SNAS811A
July 2020 – July 2025
CDCE6214
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
EEPROM Characteristics
5.6
Reference Input, Single-Ended Characteristics
5.7
Reference Input, Differential Characteristics
5.8
Reference Input, Crystal Mode Characteristics
5.9
General-Purpose Input Characteristics
5.10
Triple Level Input Characteristics
5.11
Logic Output Characteristics
5.12
Phase Locked Loop Characteristics
5.13
Closed-Loop Output Jitter Characteristics
5.14
Input and Output Isolation
5.15
Buffer Mode Characteristics
5.16
PCIe Spread Spectrum Generator
5.17
LVCMOS Output Characteristics
5.18
LP-HCSL Output Characteristics
5.19
LVDS Output Characteristics
5.20
Output Synchronization Characteristics
5.21
Power-On Reset Characteristics
5.22
I2C-Compatible Serial Interface Characteristics
5.23
Timing Requirements, I2C-Compatible Serial Interface
5.24
Power Supply Characteristics
5.25
Typical Characteristics
6
Parameter Measurement Information
6.1
Reference Inputs
6.2
Outputs
6.3
Serial Interface
6.4
PSNR Test
6.5
Clock Interfacing and Termination
6.5.1
Reference Input
6.5.2
Outputs
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Reference Block
7.3.1.1
Zero Delay Mode, Internal and External Path
7.3.2
Phase-Locked Loop (PLL)
7.3.2.1
PLL Configuration and Divider Settings
7.3.2.2
Spread Spectrum Clocking
7.3.2.3
Digitally-Controlled Oscillator and Frequency Increment or Decrement - Serial Interface Mode and GPIO Mode
7.3.3
Clock Distribution
7.3.3.1
Glitchless Operation
7.3.3.2
Divider Synchronization
7.3.3.3
Global and Individual Output Enable
7.3.4
Power Supplies and Power Management
7.3.5
Control Pins
7.4
Device Functional Modes
7.4.1
Operation Modes
7.4.1.1
Fall-Back Mode
7.4.1.2
Pin Mode
7.4.1.3
Serial Interface Mode
7.5
Programming
7.5.1
I2C Serial Interface
7.5.2
EEPROM
7.5.2.1
EEPROM - Cyclic Redundancy Check
7.5.2.2
Recommended Programming Procedure
7.5.2.3
EEPROM Access
7.5.2.3.1
Register Commit Flow
7.5.2.3.2
Direct Access Flow
7.5.2.4
Register Bits to EEPROM Mapping
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curves
8.3
Power Supply Recommendations
8.3.1
Power-Up Sequence
8.3.2
Decoupling
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Examples
9
Device and Documentation Support
9.1
Device Support
9.1.1
Development Support
9.1.2
Device Nomenclature
9.2
Documentation Support
9.2.1
Related Documentation
9.3
Receiving Notification of Documentation Updates
9.4
Support Resources
9.5
Trademarks
9.6
Electrostatic Discharge Caution
9.7
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
封装选项
机械数据 (封装 | 引脚)
RGE|24
MPQF124G
散热焊盘机械数据 (封装 | 引脚)
RGE|24
QFND593
订购信息
snas811a_oa
snas811a_pm
Data Sheet
CDCE6214
Ultra-Low Power Clock Generator With One PLL, Four Differential Outputs, Two Inputs, and Internal EEPROM