# PMP30157RevB Test Results



| 1  | Sta                             | artup                           | 2  |  |
|----|---------------------------------|---------------------------------|----|--|
| 2  | Sh                              | nutdown                         | 2  |  |
| 3  | Eff                             | ficiency                        | 3  |  |
| 4  | Loa                             | ad Regulation                   | 4  |  |
| 5  | Output Ripple Voltage           |                                 |    |  |
| 6  | Input Ripple Voltage            |                                 |    |  |
| 8  | Control Loop Frequency Response |                                 |    |  |
| 9  | Mi                              | iscellaneous Waveforms          | 9  |  |
| 9  | .1                              | Switchnode (drain-source)       | 9  |  |
| 9  | .2                              | Gate to Source                  | 10 |  |
| 9  | .3                              | Voltage D3 (referenced to VOUT) | 11 |  |
| 10 | -                               | Thermal Image                   | 12 |  |

Topology: SEPIC with added feature for battery charging (TLC272)

Device: TPS40210

The circuit switches on at 14.8V and switches off at 13.28V input voltage.

Unless otherwise indicated, resistive load was applied, load current was adjusted to 0.45A

and input voltage was set to 19Vdc





## 1 Startup

The startup waveform is shown in the Figure 1.



Figure 1

### 2 Shutdown

The shutdown waveform is shown in the Figure 2. The power supply was disconnected.



Figure 2



## 3 Efficiency

The efficiency is shown in the Figure 3 below, current limit set around 480mA.



Figure 3

Another view of the efficiency and loss is shown in Figure 4



Figure 4



## 4 Load Regulation

The load regulation of the output is shown in the Figure 5 below, CV loader behavior.



Figure 5

Another view for the load regulation is shown in Figure 6, CV loader behavior.



Figure 6



# 5 Output Ripple Voltage

The output ripple voltage is shown in Figure 7.



Figure 7

## 6 Input Ripple Voltage

The input ripple voltage is shown in Figure 8. The measurement was done one the bottom side of the board at 450mA load – input filter prevents from reflected ripple = conducted emissions.



Figure 8



#### In Figure 9 the measurement was done directly on the testpoints TP1 and TP8



Figure 9

#### In Figure 10 the measurement was done near C6



Figure 10



In Figure 11 the measurement was done near C11 ("powerstage VIN")





# 8 Control Loop Frequency Response

Figure 12 shows the loop response. Diode D5 was removed, so only voltage loop was measured. Output current was set to 500mA – voltage loop needs to be slower than current loop.



Figure 12

| Vin                 | 19     |
|---------------------|--------|
| Bandwidth (kHz)     | 173    |
| Phase margin        | 105.6° |
| slope (20dB/decade) | 0.95   |

Table 1



## 9 Miscellaneous Waveforms

## 9.1 Switchnode (drain-source)

The waveform of the voltage on switchnode (drain to source) is shown in Figure 13.



Figure 13



#### 9.2 Gate to Source

The waveform of the voltage on the gate to source is shown in Figure 14



Figure 14



## 9.3 Voltage D3 (referenced to VOUT)

The waveform of the voltage is shown in Figure 15.





# 10 Thermal Image

Figure 16 shows the thermal image.



Figure 16

| Name | Temperature |
|------|-------------|
| L2   | 47.2°C      |
| D3   | 44.0°C      |
| Q2   | 43.1°C      |
| R13  | 42.2°C      |
| R14  | 40.5°C      |
| L1   | 38.6°C      |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated