TI Designs: TIDA-01002 # Automotive 1-MP Camera Module Reference Design With YUV422 Output Format, FPD-Link III, and Power Over Coax (PoC) ## Description This reference design provides uncompressed 1-MP, high dynamic range (HDR) YUV422 video for use in advanced driver assistance systems (ADAS) and infotainment systems. The design uses TI's FPD-Link III SerDes technology and the ON Semiconductor® AS0140AT complementary metal oxide semiconductor (CMOS) imager to transmit video data, bidirectional control signals, and power all over a single coax cable. This design can be used for surround view systems, rearview cameras, or as a replacement for analog or Ethernet cameras. #### Resources TIDA-01002 Design Folder DS90UB913A-Q1 Product Folder TPS62170-Q1 Product Folder TPS62171-Q1 Product Folder ASK Our E2E™ Experts #### **Features** - Space-Optimized Design Fits on a Single PCB (20 mm x 20 mm) - Power Supply Using Exclusively Switch Mode Supplies for High Efficiency - Module Outputs YUV422 720 p up to 30 fps - Single Rosenberger FAKRA Coax Connector for Digital Video, Power, Control, and Diagnostics - Includes Design Considerations and Bill of Materials (BOM) Analysis ## **Applications** - Surround View Systems - ADAS Vision Systems - Rearview Camera - Smart Mirror An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information. System Description www.ti.com # 1 System Description For many automotive safety systems, small camera modules that provide low-latency, uncompressed video are required. This reference design addresses these requirements by combining a 1-MP imager with an integrated image signal processor, a 1.4 Gbit/s serializer, and a necessary power supply for the two to provide uncompressed, displayable 720-p resolution at up to 30-fps video data. This functionality is contained on a 20-mm $\times$ 20-mm circuit card. The only connection required by the system is a single $50-\Omega$ coaxial cable. This camera module is intended to be used as either a rearview camera, a camera in a surround view system, or as a replacement for an analog camera module. An added feature to this design is that the integrated image signal processor performs the color-space conversion and distortion correction necessary to display video. In short, the output is an uncompressed, readily-displayed video feed, which frees up processing of an onboard processor. Analog and Ethernet cameras cannot provide uncompressed, low-latency displayable video without extra processing. Figure 1 shows the block diagram of the design. Copyright © 2016, Texas Instruments Incorporated Figure 1. Camera Block Diagram As shown in Figure 1, the combined signal, which contains the FPD-Link front and back channels and DC power, enters the board from a coaxial cable through the FAKRA coax connector. The PoC filter shown in Figure 2 blocks all of the high-speed content of the signal, without significant attenuation, while allowing the DC portion of the signal to pass through inductor L3. Copyright © 2018, Texas Instruments Incorporated Figure 2. FPD-Link III Signal Path The DC portion connects to the input of the TPS62170-Q1 and TPS62171-Q1 buck converters to output 2.8 V and 1.8 V. The high-frequency portion of the signal connects to the serializer through an AC coupling capacitor to block out any DC. The video data and control back channel transmits through the AC coupling capacitors and coaxial cable between the serializer and deserializer. The output of the CMOS imager connects to the serializer through a parallel digital video interface. The serializer converts the video www.ti.com System Description data to a single, high-speed serial stream that is transmitted over a single low-voltage differential signaling (LVDS) pair to a deserializer located on the other end of the coax cable. On the same coax cable, there is separate low-latency, bidirectional control channel that transmits control information from an I<sup>2</sup>C port. This control channel is independent of video blanking period and is used by the system microprocessor to configure and control both the imager and serializer. # 1.1 Key System Specifications **PARAMETER TYP COMMENTS** MIN MAX UNIT Supply voltage Power over coax 9 14.5 ٧ $V_{IN}$ 5 Total power VPOC = 12 V 0.7 W 1.1 $P_{TOTAL}$ consumption $F_{sw}$ Switching frequency AM avoidance 1.8 MHz Pixel clock frequency 25 100 MHz $F_{PCLK}$ **Table 1. Key System Specifications** # 2 System Overview # 2.1 Block Diagram Figure 3. Block Diagram of TIDA-01002 ## 2.2 Highlighted Products This design uses the following TI products: - The DS90UB913A-Q1 is the serializer portion of a chipset that offers a FPD-Link III interface with a high-speed forward channel and a bidirectional control channel for data transmission over a single coaxial cable or differential pair. This chipset incorporates differential signaling on both the high-speed forward channel and bidirectional control channel data paths. The serializer and deserializer pair is targeted for connections between imagers and video processors in an electronic control unit (ECU). - The *TPS62170-Q1* is an automotive-qualified step-down DC converter optimized for applications with high-power density. A typical switching frequency of 2.25 MHz allows the use of small inductors and provides fast transient response. - The TPS62171-Q1 is the 1.8-V fixed-output version of the TPS62170-Q1. The ON Semiconductor AS0140AT $\frac{1}{4}$ -inch CMOS image sensor and signal processor is the sensor and processor used in this design. More information on each device and why they were chosen for this application follow in the next sections. System Overview www.ti.com ## 2.2.1 AS0140AT Imager Plus ISP Available from ON Semiconductor, this device has both the AR0140AT imager and AP0100AT image signal processor conveniently available in one single package. It contains a ¼-inch 1-MP CMOS imager with high dynamic range (HDR) and YUV422 8-bit, 10-bit, or 10- to 12-bit tone-mapped Bayer output data formats. There is also a fully programmable spatial transform engine (STE) which can perform spatial transforms and eliminate the requirement for an expensive digital signal processor (DSP) for lens distortion correction. This sensor-processor combination package is suitable for automotive viewing systems. Some additional features of the imager are: - Supports image sizes 1280 x 800 and 720-p (16:9) images - 45 fps at 1 MP, 60 fps at 720 p - 50-Hz and 60-Hz auto-flicker detection and avoidance - Superior low-light performance - Configured using I<sup>2</sup>C #### 2.2.2 DS90UB913A-Q1 Using a serializer to combine video data with a bidirectional control signal onto one coax or a twisted pair greatly simplifies system complexity, cost, and cabling requirements. The parallel video input of the DS90UB913A-Q1 combines with the 12-bit parallel output of the AS0140AT imager. When combined with the power over coax (PoC) filter, video, I<sup>2</sup>C control, diagnostics, and power can all be transmitted up to 15 meters on a single, inexpensive coax cable. For more information on the cable itself, see the cable requirements in the *Cable Requirements for the DS90UB913A & DS90UB914A Application Report*[4]. #### 2.2.3 TPS62170-Q1 To keep the camera small, the power supply must be small. The power supply must also be power efficient while not adding measurable noise to the video from the imager. Often, these two requirements stand in opposition. A switching power supply is more efficient than a linear regulator, but a switching power supply can add noise to the system and size to the discrete components in the solution. It is important to avoid interfering with the AM radio band and camera sensor circuits, which are usually sensitive to noise at frequencies below 1 MHz. To avoid interference with the AM radio band and camera sensor circuits, staying above 1.8 MHz is desirable. The TPS62170-Q1 switching regulator operating at 2.25 MHz will meet both requirements, switching above 1.8 MHz. This high-switching frequency also helps reduce the size of the discrete components in the circuit. The image sensor and serializer have a few power sequencing requirements. Fortunately, both the imager and serializer require that the 2.8-V rail must be on before the 1.8-V rail, and finally the serializer will require an active-high signal on its power down bar (PDB) pin to come out of reset once the 1.8-V rail has stabilized. The power good (PG) signals from the switchers will provide the proper power sequencing for both the imager and serializer. #### 2.2.4 TPS62171-Q1 This device is the 1.8-V fixed-output version of the TPS62170-Q1. Because the device is fixed output, there is no resistor feedback network. The external component count is reduced and total solution size decreases, which is desirable with such tight board size requirements. To meet the sequencing requirement, the enable pin of the TPS62171-Q1 will receive the PG signal from the TPS62170-Q1 once the 2.8-V rail has stabilized. The device will then transmit a PG signal to the serializer to pull it out of reset once the 1.8-V rail is stable. www.ti.com System Overview # 2.3 System Design Theory ## 2.3.1 PCB and Form Factor This design was not intended to fit any particular form factor. The only goal of the design with regards to the PCB was to make as compact a solution as possible. The square portion of the board is $20 \text{ mm} \times 20 \text{ mm}$ . The area near the board is used for attaching the optics housing that holds the lens with screws. Figure 4. PCB Top View Figure 5. PCB Bottom View The mounting tab on the bottom of the board allows for easy mounting to tripods through the ¼-inch screw hole. This tab has no circuitry and is only intended to be used for mounting. It can be removed if desired. Figure 6 shows the mounting of the board to a tripod. Figure 6. Mounted Board System Overview www.ti.com # 2.3.2 Power Supply Design Because this design is targeted at automotive applications, there are few considerations that constrict the design choices. In addition, there are systems-level specifications which shaped the design. - The total solution size must be minimized to meet the size requirement, which is less than 20 mm × 20 mm. Parts that integrate FETs, diodes, compensation networks, and feedback resistor dividers to eliminate external circuitry should be chosen. - The input voltage range is 5 V to 14.5 V (9 V nominal). - To avoid interference with the AM radio band, all switching frequencies must be greater than 1800 kHz or lower than 540 kHz. Lower switching frequencies are less desirable in this case because they require large inductors and can still produce harmonics in the AM band. For this reason higher frequency switchers, above 1.8 MHz, are desirable. - All devices must be advanced embedded control (AEC) Q100 (-Q1) rated. - Efficiency is important insofar as to keep the total power budget below 1 W. Efficiency can be balanced with size and cost, but 1 W is a good number stay below. Though the system will be quite low-power, it is also an extremely small board in a hot environment. Before choosing parts, the input voltage range, required rails, and current required by each rail must be known. The input voltage is a pre-regulated 9-V supply coming in over coax. The range is discussed later, but this is the nominal value. The system has only two main integrated circuits (ICs), which will consume the majority of the power. Table 2 shows requirements for each supply on these devices. | PARAMETER | VOLTAGE (V) | CURRENT (TYP)<br>(A) | CURRENT (MAX)<br>(A) | POWER (TYP) (W) | POWER (MAX) (W) | | | |---------------|-------------|----------------------|----------------------|-----------------|-----------------|--|--| | DS90UB913A-Q1 | | | | | | | | | VDDT | 1.8 | 0.061 | 0.08 | 0.1098 | 0.144 | | | | VDDIO | 2.8 | 0.005 | 0.008 | 0.0027 | 0.0054 | | | | ON AS0140AT | | | | | | | | | VDD_1V8 | 1.8 | 0.2313 | 0.46 | 0.41634 | 0.828 | | | | VDDA_DAC | 2.8 | 0.0001 | 0.0003 | 0.00028 | 0.00084 | | | | VDDIO_2V8 | 2.8 | 0.0329 | 0.06 | 0.09212 | 0.168 | | | | VAA_2V8 | 2.8 | 0.0405 | 0.07 | 0.1134 | 0.196 | | | | RAIL TOTAL | | | | | | | | | | 1.8 | 0.2923 | 0.548 | 0.52884 | 0.9864 | | | | | 2.8 | 0.0785 | 0.1383 | 0.2085 | 0.38724 | | | | TOTAL POWER | | | | | | | | | | | | | 0.73734 | 1.37364 | | | **Table 2. Power Budget** Summing these values, the 1.8-V rail requires 292 mA and the 2.8-V rail requires 78.5 mA. If later chosen to cascade these power supplies, the 2.8-V regulator must source the current for the 1.8-V rail as well. These calculations neglect the consumption of passive components, oscillators, IC quiescent currents, but is a good ballpark number. With the input and output voltages, output current requirements, and typical total power consumption, nominal input currents can be calculated as Equation 1. $$P_{out} = P_{in} = I_{in} \times V_{in} \rightarrow 737 \text{ mW} = I_{in} \times 9 \text{ V} \rightarrow I_{in} = 81.88 \text{ mA (Typ)}$$ (1) These numbers give a good starting point for selecting the parts and topology for the regulators, as well as the inductor selections later on. However, this calculation does not take into account the efficiencies of the power supplies. www.ti.com System Overview As previously mentioned, the parts in the power supply must be Q100 rated, switch above the AM band, and satisfy the voltage and current requirements listed above. Because the input voltage is a regulated voltage that will always be greater than any of the power rail requirements, choose from step down converters and low-dropout regulators (LDOs) only. However, keep in mind that in some situations a designer may sacrifice the efficiency in order to avoid the inherent noise and electromagnetic interference (EMI) issues associated with switching power supplies. The key feature of the system is the small size so integration of external circuitry is a high priority. Integrating FETs, compensation networks, and sometimes feedback can significantly reduce total solution size. Many of the buck regulators integrate everything but the input and output caps and the inductor into very small packages. With high integration, efficiency loss across different operating points can occur. However for this design, some efficiency was sacrificed for size and simplicity. Ultimately this design uses two device families: the TPS621x0 and the TPS6223x. Both of these device families have high integration of external circuitry and high efficiency. #### 2.3.2.1 TPS62170-Q1 Figure 7. 2.8-V Supply Schematic More component selection and design theory can be found in the application section of the TPS6217x-Q1 3-V to 17-V 0.5-A Step-Down Converters with DCS-Control<sup>TM</sup> Data Sheet[2]. # 2.3.2.1.1 Calculating the Output Inductance As mentioned above, it is required in this design that the switching frequency of the converter remains above 1.8 MHz to stay outside the AM band. The design will stay above the AM band if the converter operates in pulse width modulation (PWM) mode. The nominal switching frequency of this mode is 2.25 MHz, and the frequency variation depends on the input and output voltage and inductance. To stay in PWM mode, the output current must be greater than half the inductor ripple current and the inductor must be in continuous current mode. First, calculate the minimum inductance required for continuous inductor current. Because the input voltage and output voltage are fixed and the output current is almost constant and can be predicted easily, the minimum inductance, L, for the converter to operate with continuous inductor current can be calculated using Equation 2. $$L = \frac{V_{out} \left( V_{in} - V_{out} \right)}{2 \times V_{in} \times I_{out} \times f} = \frac{2.8 \text{ V} \left( 14.5 \text{ V} - 2.8 \text{ V} \right)}{2 \times 14.5 \text{ V} \times 0.08 \text{ A} \times 2.25 \text{ mHz}} = 6.28 \,\mu\text{H} \tag{2}$$ System Overview www.ti.com Note in the equation above, the larger the output current, the lower the minimum inductance required to conduct continuously. Therefore, the typical current draw value of 80 mA instead of the transient maximum value of 150 mA is used. A light load and wide delta between input and output voltage is the worst case here. Because 6.28 $\mu$ H is between standard inductor values, the next standard value of 10 $\mu$ H is used because this value provides considerable headroom, and there are inductors with the same footprint as the 6.8 $\mu$ H inductor (more inductance in the same amount of space). For more information on calculating the inductance for continuous current mode, see the end of Section 2 of *Low-Noise CMOS Camera Supply Application Report*[6]. With the inductance value chosen, inductor with a proper saturation current is required. The proper saturation will be the combination of the steady state supply current as well as the inductor ripple current. The current rating must be sufficiently high but minimized as much as possible to reduce the physical size of the inductor. Equation 3 is used to calculate the inductor ripple current (from *TPS6217x-Q1 3-V to17-V 0.5-A Step-Down Converters with DCS-Control* Data Sheet[2]). $$\Delta I_{L} = V_{out} \times \left( \frac{\left(1 - \frac{V_{out}}{V_{in}}\right)}{L \times f_{SW}} \right)$$ (3) Where the parameters for the design using the TPS62170-Q1: - $V_{out} = 2.8 \text{ V}$ - $V_{in} = 14.5 \text{ V}$ - L = µH - $f_{SW} = 2.25 \text{ MHz}$ This equation yields an inductor ripple current of $\Delta I_L = 100$ mA. To stay in PWM mode, the load current must be greater than 50 mA. Because the estimated load current is 80 mA, there is a fair amount of headroom to work with because an inductor with an inductance of 10 $\mu$ H as opposed to 6.8 $\mu$ H was used. The maximum current draw of this rail is conservatively estimated to be 150 mA. Finally, Equation 4 gives the minimum saturation. $$L_{sat} \ge \left(I_{max} + \frac{\Delta I_{L}}{2}\right) \times 1.2 = \left(150 \text{ mA} + \frac{100 \text{ mA}}{2}\right) \times 1.2 = 240 \text{ mA}$$ (4) The 10- $\mu$ H Wurth Elektronik 744798893310, which has a saturation current of 500 mA, was used. This part comes in a very small 2.0 mm $\times$ 2.5 mm package. It is important to note that with smaller inductors with high inductances there is a DC resistance. If efficiency is of a greater concern, a lower DCR should be given more priority when selecting inductors. This inductor has a data capture record (DCR) of 300 m $\Omega$ . With a load current of roughly 80 mA, an estimated 24 mW will be dissipated in this inductor. www.ti.com System Overview # 2.3.2.1.2 Choosing the Output Capacitor Because the device is internally compensated, it is stable for certain LC filter component values. From Optimizing the TPS62130/40/50/60/70 Output Filter Application Report[5], the stable values shown in Table 3 is used. With 10 $\mu$ H, anything in between 4.7 to 22 $\mu$ F can be used. A 10- $\mu$ F output capacitor is used, which puts the corner frequency near the center of this region and provides considerable headroom for harsh transients and operating conditions. **NOMINA** INDUCTA NOMINAL CERAMIC CAPACITANCE VALUE (EFFECTIVE = 1/2 NOMINAL) NCE **VALUE** 4.7 µF 10.0 µF 22 µF 47 µF 100 µF 200 µF 400 µF 800 µF 1600 µF **EFFECTIVE CORNER FREQUENCIES** $0.47 \mu F$ 151.4 kHz 103.8 kHz 70.0 kHz 47.9 kHz 32.8 kHz 23.2 kHz 16.4 kHz 11.6 kHz 8.2 kHz 1.00 µF 103.8 kHz 71.2 kHz 48.0 kHz 32.8 kHz 22.5 kHz 15.9 kHz 11.3 kHz 8.0 kHz 5.6 kHz 2.2 µF 70.0 kHz 48.0 kHz 32.4 kHz 22.1 kHz 15.2 kHz 10.7 kHz 7.6 kHz 5.4 kHz 3.8 kHz 57.2 kHz $3.3 \mu F$ 39.2 kHz 26.4 kHz 18.1 kHz 12.4 kHz 8.8 kHz 6.2 kHz 4.4 kHz 3.1 kHz $4.7 \mu F$ 47.9 kHz 32.8 kHz 22.1 kHz 10.4 kHz 7.3 kHz 5.2 kHz 3.7 kHz 2.6 kHz 15.1 kHz 10.0 µF 32.8 kHz 22.5 kHz 15.2 kHz 7.1 kHz 10.4 kHz 5.0 kHz 3.6 kHz 2.5 kHz 1.8 kHz Recommended for TPS6213x, TPS6214x, TPS6215x, TPS6216x, and TPS6217x Recommended for TPS6213x, TPS6214x, and TPS6215x only Stable without Cff (within recommended LC corner frequency range) Stable without Cff (outside recommended LC corner frequency range) Unstable Table 3. Stability Versus Effective LC Corner Frequency # 2.3.2.1.3 Choosing the Feedback Resistor Values The output voltage is determined by the resistor divider to the feedback pin. Equation 5 is the calculation for the output voltage. The goal is 2.8-V out but with the ability to work with readily available resistor values $$R_1 = R_2 \times \left(\frac{V_{out}}{V_{ref}} - 1\right) \rightarrow V_{out} = \left(\frac{R1}{R2} + 1\right) \times V_{ref} = \left(\frac{82.5 \text{ k}\Omega}{33.2 \text{ k}\Omega} + 1\right) \times 0.8 \text{ V} = 2.84 \text{ V}$$ (5) Equation 5 gives a close enough output voltage to the desired 2.8 V. For improved accuracy, all FB resistor dividers should use components with 1% or better tolerance. #### 2.3.2.1.4 Sequencing The PG signal of the device is used for sequencing. The PG is an open-drain output. Because the open-drain output must be driven high, the PG signal is pulled-up through a $100-k\Omega$ resistor and connected to the enable pin of the TPS62171-Q1. The system sequencing requirement is that the 2.8-V rail must come up and stabilize before the 1.8-V rail does. System Overview www.ti.com #### 2.3.2.2 TPS62171-Q1 Copyright © 2017, Texas Instruments Incorporated Figure 8. 1.8-V Supply Schematic This device is a bit simpler than the TPS62170-Q1 because it is a fixed voltage device. The considerations are nearly identical and the process to select components will be the same as selecting components for the TPS62170-Q1. Following the same procedure as for the TPS62170, the output LC filter for this supply was selected. The equations from Section 2.3.2.1 are used to find the design values here. To remain in continuous current mode, an inductance of at least 1.2 $\mu$ H is required. The next larger standard inductance value of 2.2 $\mu$ H was chosen to provide more headroom to maintain continuous current mode operation. Referring again to Table 3 in the previous section, this converter is stable with a 1- or 2.2- $\mu$ H inductor and a 10- $\mu$ F capacitor. The minimum LSAT is 318 mA required for the inductor. The Würth Elektronik is ultimately selected. The PG signal from this device is connected to the PDB of the serializer for proper sequencing. This PG signal is set high once the output voltage has stabilized. The serializer is brought up out of reset once the 1.8-V rail is stable, and the PDB pin is set high by the PG signal. The output of PG must be pulled-up to 2.8 V for proper activation of the serializer. #### 2.3.3 FPD-Link III Interface The FPD-Link III interface allows for proper power and high-throughput data transmission and is made up of a PoC filter and the DS90UB913A-Q1. This section discusses the PoC filter followed by a discussion of key parameters when designing with the serializer. #### 2.3.3.1 Power Over Coax (PoC) Filter One of the most critical portions of a design with PoC is the filter circuitry. The goal of the PoC filter is twofold: - 1. Deliver a clean DC supply to the input of the switching regulators. - 2. Protect the FPD-Link communication channels from noise coupled backwards from the rest of the system. The DS90UB913A/DS90UB914 SerDes devices used in this system communicate over two carrier frequencies: 700 MHz at full speed ("forward channel") and 2.5 MHz ("backchannel") determined by the deserializer device. The filter should attenuate this rather large band spanning both carriers, only passing DC. This DC portion is connected to the input of the LM53600-Q1 buck converter to output 3.3 V. By filtering out the backchannel frequency, the PoC filter can also filter the switching frequencies from the upstream power supplies. In Figure 9, L2 represents the full PoC filter in this reference design: www.ti.com System Overview Figure 9. Power Over Coax The nominal backchannel speed is 2.5 MHz but can vary from 1 MHz to 4 MHz when taking into account process variation, temperature, and power supply. To achieve the $1-k\Omega$ impedance for the POC network across the full frequency range of 1 MHz to 700 MHz, it is recommended to use two inductors: a 4.7- $\mu$ H inductor for high frequency forward channel filtering, and a 100- $\mu$ H inductor for low-frequency backchannel filtering. See the PoC application note for more details[1]. Figure 10 shows the schematic of the PoC filter for this system: Copyright © 2018, Texas Instruments Incorporated Figure 10. Power Over Coax Schematic Ferrite bead L1 increases conducted immunity tested in bulk current injection (BCI) tests. The resistor parallel to the inductors prevents the impedance from spiking above $2-k\Omega$ across the band of interest. System Overview www.ti.com #### 2.3.3.2 DS90UB913A-Q1 Figure 11 closely resembles the FPD-Link III interface of this reference design and is shown to demonstrate important components and sub-blocks of this system. Figure 11. Typical Operation in External Oscillator Mode Aside from the passives used in this configuration circuitry, an oscillator must be selected. The TIDA-01002 uses a non-automotive grade 48-MHz oscillator for the serializer to operate in external oscillator mode and 12-bit high frequency mode to achieve 720 p at 30 fps (see Section 2.3.3.2.1 for more details on why this was selected). This camera module supports outputs from the ISP in 8- and 10-bit YUV422. Note that the data output of the AS0140AT is LSB aligned. LSB aligned was ultimately selected for compatibility across multiple test platforms that use a parallel or CSI-2 interface. The following critical design parameters are covered in the following subsections: - Modes of Operation - PCLK Frequency - Synchronizing Multiple Cameras - GPIO Pins - Power-up and PDB Pin - ID[X] Pin Find more details on component selection and design theory in DS90UB913A-Q1 25-MHz to 100-MHz 10/12-Bit FPD-Link III Serializer[1]. www.ti.com System Overview ## 2.3.3.2.1 Modes of Operation This reference design uses the serializer in a 12-bit high-frequency mode with an external 48-MHz oscillator as the reference clock. There is an important distinction to note between these two types of modes: the 10- or 12-bit mode relates to the number of data bits input to the serializer, and the other relates to the way the serializer-deserializer pair gets its reference clock. These modes are set in hardware but can be overridden over I<sup>2</sup>C. For the oscillator mode, this is set in hardware on the serializer side of the channel. For the bit mode, this is set in hardware on the deserializer side of the channel. Some systems may require using the pixel clock (PCLK) as the reference clock source for the system. This can be done to achieve higher frame rates or simply for flexibility of the timing signals, such as PCLK and VSYNC. However, the PCLK from an imager can have jitter that exceeds the serializer jitter tolerance in the PCLK mode compared to when the serializer is in external oscillator mode. It is recommended to use an external clock source for the reference clock of the serializer. In this mode, the serializer has a higher jitter tolerance than when operating with pixel clock from imager as the reference clock. This reference design follows this recommendation. When the serializer operates in external oscillator mode, the reference clock signal that is fed to the ISP from the serializer will be half the external oscillator frequency. The output from the external oscillator goes into the serializer through GPO pin 3, and through a divide-by-2 circuit before being outputted at GPO pin 2. The 30-fps requirement drives the reference clock requirement and, in turn, resonant frequency requirement of the external oscillator to be within 48 MHz to 60 MHz. The ISP requires a reference clock to be within 6 MHz and 30 MHz. The following values were derived from the data sheets of both serializer and imager. Here are the requirements for the external oscillator: - · Resonant frequency of 48 to 60 MHz - Supply voltage rated for V<sub>DDIO</sub> or 2.8 V - · Small footprint The TIDA-01002 design uses a 48-MHz crystal oscillator from Pericom. The oscillator has a small footprint (2.5 mm $\times$ 2.0 mm), a jitter of $\pm$ 10 ppm over temperatures of $-40^{\circ}$ C to $\pm$ 105°C, and supports a supply voltage range of 1.8 V to 3.3 V. See the device data sheet for details on the required circuitry to implement the clocking scheme described in this section. ## 2.3.3.2.2 Pixel Clock (PCLK) Frequency Because the serializer will be operating in 12-bit high frequency mode using an external oscillator as its reference clock, PCLK and external oscillator ratio must be fixed. In 12-bit high frequency mode, the device divides the incoming pixel clock internally by 1.5. Therefore, the pixel clock frequency must be 1.5 times the external oscillator frequency. In this reference design, the external oscillator frequency is 48 MHz. This means the PCLK frequency from the AS0140AT to the serializer must be 72 MHz. System Overview www.ti.com # 2.3.3.2.3 Synchronizing Multiple Cameras For surround view systems, synchronizing multiple cameras is required. To achieve this with this serializer, the GPIO pins transmit the control signals for syncing multiple cameras. The system controller must provide a field sync output, such as a vertical sync or frame sync signal, and the imager must be set to accept an auxiliary sync input. Figure 12 shows an example of the synchronization. Figure 12. Synchronizing Multiple Cameras When control data is reconstructed from the bidirectional control channel, there is a time variation of GPIO signals arriving at different target devices between the parallel links (camera A and B). For synchronization, the maximum latency delta, T1, of the GPIO data transmitted across multiple links is 25 µs. This 25 µs is the maximum time between the rising edge of GPIO and the time the signal arrives at the camera. Note the timing variations between the different links must always be verified to system and timing specifications. Figure 13 shows an example of what this maximum latency looks like. Figure 13. GPIO Maximum Latency www.ti.com System Overview ## 2.3.3.2.4 GPO Pins There are four GPO pins available on the serializer. However, because this reference design is running in External Oscillator mode, GPO3 is automatically configured to be the input for the external clock, and GPO2 is configured to be the output of the divide-by-2 clock, which is fed to the imager as its reference clock. This leaves two GPO pins for use. Because this reference design also must be able to use this camera in a synchronized multi-camera system, one of these GPO pins will be used as the frame sync signal transmitter, and the last GPO pin serves as the reset for the imager. ## 2.3.3.2.5 Power Up and PDB The Power Down Bar input pin, or PDB pin, enables or disables the serializer. The purpose of PDB is to ensure the serializer turns on when system voltages have stabilized. When PDB is low and it is powered down, the internal PLL is shut off and current draw is minimized. The PDB pin must be ramped after the VDDIO and VDD\_n supplies reach final voltage levels. In this case, 2.8 V must come up before 1.8 V then finally PDB. Figure 14 shows how the sequence should look. Figure 14. Target Power Up Sequence The PG output from the 1.8-V switcher is used to enable the serializer. The main constraint is that $V_{DD_{-}n}$ does not lead in ramping before the $V_{DDIO}$ system supply. In this system, PDB is pulled-up to $V_{DDIO}$ . System Overview www.ti.com # 2.3.3.2.6 ID[x] The ID[x] pin is used to assign the device I<sup>2</sup>C address. The pin is used to decode and set the physical slave address of the serializer to allow up to five devices on the bus connected to the serializer. There are six possible addresses for each serializer device. In this design's serializer, address 0x58 will be set with a 0- $\Omega$ resistor as R<sub>ID</sub>, or the ID setting resistor. The recommended maximum resistor tolerance is 1%. Figure 15 shows the resistor divider which sets the ID. Figure 15. ID[x] Address Decoder of Serializer In the following section, there will be more details about the I<sup>2</sup>C communication of the system. # 3 Hardware, Software, Testing Requirements, and Test Results ## 3.1 Required Hardware and Software #### 3.1.1 Hardware The TIDA-01002 only requires one connection to a system with a compatible deserializer. Simply connect the FAKRA connector of the coax cable to the coax connector of deserializer board and TIDA-01002. Figure 16. Getting Started With Board When the TIDA-01002 is connected to a deserializer board, the LOCK signal on the deserializer should be high. This signifies that the PLL is locked and forward channel communication is possible. The deserializers have a LOCK and PASS pin to monitor the state of the link. On some EVMs, the LOCK status is reported by turning on an LED. Whenever the forward channel link is lost, LOCK will go low. Whenever there is an error detected in the transmission of data, the PASS pin goes low. These two pins used in conjunction are a way to determine the reliability of the link. Triggering on an event such as a loss of LOCK while monitoring other signals, such as the pixel clock or other I<sup>2</sup>C commands, can yield very useful information about the system and the link quality. For more details on troubleshooting and diagnostic features of the deserializer, see the corresponding device data sheet. # 3.1.1.1 I<sup>2</sup>C FPD-Link III Initialization In order to stream video from the imager, the serializer-deserializer pair must be properly initialized. This is done in a few simple steps over the backchannel using I<sup>2</sup>C. As discussed in previous sections, the default addresses of both the serializer and deserializer are selected by voltage dividers on the ID[x] pins. In this reference design, the default addresses are 0xB0 (0x58 7-bit) for the serializer, and 0xC0 (0x60 in 7-bit) for the '914A-Q1 deserializer and 0x60 (0x30 in 7-bit) for the '934-Q1. The deserializer must be initialized first as it is the first "stop" in the communication chain. The first step is to write the serializer address to the serializer ID register of the deserializer. This is not always mandatory because ser-des is designed to do this automatically once the pair is locked; this step is included for thoroughness. The second step is to write the ISP address to the slave ID register and the slave alias ID register of the deserializer. Now the deserializer and serializer are initialized. To bring the imager out of reset, the serializer GPO that controls the imager reset must be set high. Once it is set, the TIDA-01002 design is ready to talk to the ISP. The last thing to ensure is that the deserializer is in 12-bit high frequency mode. The writes to initialize the 913-914 pair are as follows: - Deserializer I<sup>2</sup>C address 0xC0 (8-bit) or 0x60 (7-bit): - Register 0x07 with 0xB0: Sets serializer ID to 0xB0 - Register 0x08 with 0x90: Sets slave ID for imager to 0x90 - Register 0x10 with 0x90: Sets slave alias for imager to 0x90 - Register 0x1F with 0x12: Overrides mode set by pin, enables 12-bit HF mode - Serializer I<sup>2</sup>C address 0xB0 (8-bit) or 0x58 (7-bit): - Register 0x0D with 0x99: Sets GPO0 and 1 on serializer, disables remote deserializer GPO control For the 913-934 pair, see the following writes: - Deserializer I<sup>2</sup>C address 0x60 (8-bit) or 0x30 (7-bit): - Register 0x4c with 0x01: Enables register writes for Port 0 - Register 0x58 with 0x58: I<sup>2</sup>C passthrough enabled - Register 0x5C with 0xB0: Sets serializer alias to 0xB0 - Register 0x65 with 0x90: Sets slave ID for imager to 0x90 - Register 0x6D with 0x7E: Configures port to coax mode and FPD III to RAW 12 HF mode - Serializer I<sup>2</sup>C address 0xB0 (8-bit) or 0x58 (7-bit): - Register 0x0D with 0x99: Sets GPO0 and 1 on serializer, disables remote deserializer GPO control #### 3.1.1.1.1 Software The software used to verify and display video is DevWareX, from ON Semiconductor. # 3.2 Testing and Results For the following tests, the camera was connected to a single camera system. The DS90UB914A-Q1 EVM was used to connect to the camera module, and a Demo3 was connected to the EVM through two adapter boards. Figure 17. Simplified Block Diagram # 3.2.1 Test Setup # 3.2.1.1 Setup for Verifying Power Supply Requirements The following sections go over the test set up for verification of the design. The power-up sequence, switching frequencies of the DC/DC converters, and system efficiency will be tested. For the switching frequencies and efficiency tests, the camera will be transmitting video. ## 3.2.1.1.1 Power-up Sequence The sequencing requirement is that 2.8-V rail turns on before the 1.8-V rail, which turns on the serializer. - 1. V<sub>IN</sub> ON - 2. 2.8-V ON - 3. 1.8-V ON - 4. PDB ON Figure 18 shows where the test leads are connected. Figure 18. Power-up Sequence Test Lead Connections ## 3.2.1.1.2 Switching Frequencies One of the system requirements is to keep switching frequencies of the DC/DC converters outside of the AM band (530 kHz to 1.8 MHz). To test this, the side of L10 is tapped, which connects to the SW pin 7 of U3, TPS62170, and the same for L11 of U4. Tapping the wrong side of the inductor will show a filtered version without the frequency content. Figure 19 shows the probe points to get the scope shots. Figure 19. Switching Frequency Test Setup ## 3.2.1.1.3 Power Supply Efficiency A total efficiency of 77% was estimated for a 9-V input. However, the available test platform provides a 5-V input. The efficiency estimation for 5-V input to the switchers is roughly 89.1%. To test the system efficiency, the current will be measured directly out of the output inductors of the switchers and out of the PoC input inductor. This measurement will be done by placing a current probe on each loop to measure the RMS DC current draw of the board and output currents for both switchers during video transmission. The input voltage for the test setup will be 5 V (the output voltage of the switchers). This is enough information to yield a good measure of system efficiency. ## 3.2.1.2 Setup for Verifying Video The main requirement of this system is of course a clear video feed. In this section, the video feed will be tested by showing a screenshot of the video transmission from the software tool, DevwareX. Some screenshots of the video feed are required as captured by the software associated with the imager and ISP in the following output formats: - 8-bit YUV422 - 10-bit YUV422 RAW 12-bit Bayer Results are shown in Section 3.2.2.2. ## 3.2.1.3 Setup for Verifying I<sup>2</sup>C Communications For this test, a logic analyzer with I<sup>2</sup>C decode is used to monitor the I<sup>2</sup>C traffic on the buses. The two buses of interest are: - 1. I<sup>2</sup>C connection from serializer to imager - 2. I2C connection from microprocessor to deserializer Figure 20. Setup for Monitoring I<sup>2</sup>C Transactions When I<sup>2</sup>C communication is working properly, transactions meant for addresses on the remote end of the FPD-Link III can be detected. #### 3.2.2 Test Results This section contains not only test data to verify the design of the system but also some of the problems encountered and what was implemented to move past them. One should always be extremely careful and thorough when designing, especially with signal processors. For those times when extra caution could have been exercised, the following may help with debug. # 3.2.2.1 Power Supply Requirements Testing and Modification Examine the power supply to ensure it meets the requirements outlined in Section 3.2.1.1. # 3.2.2.1.1 Power-up Sequence The power-up sequence requires the 2.8-V rail to come up before 1.8-V rail and for PDB to come out of reset once the 1.8-V rail is stabilized. This sequencing is achieved through cascading power good signals and an RC circuit to delay the turn on of the serializer and ISP. The values used are a 0.1-µF capacitor and 100-k pullup resistor. Figure 21 shows the target waveform. Figure 21. Target Power-up Sequence Figure 22 shows a screen shot of the actual power-up sequence. Figure 22. Power-up Sequence # 3.2.2.1.2 Switching Frequencies The switching frequencies of both DC/DC converters are well above the required 1.8 MHz for a good margin from the AM band. Figure 23 and Figure 24 show the oscilloscope images of the waveforms at the switching node of each DC/DC converter. Figure 23. 2.8-V Switching Node Figure 24. 1.8-V Switching Node # 3.2.2.1.3 Power Supply Efficiency Before discussing the results, note that input voltage of the tested system was 5 V. With a 5-V input, the power supply efficiency is estimated to be 89.1%. The total measured efficiency was 88.5%, which is only slightly lower than the estimate. Figure 25 and Figure 26 show the current waveforms measured through each inductor. Figure 25. Loading on 2.8-V Rail Figure 26. 2.8-V Ripple Current As shown in Figure 25 and Figure 26, the RMS current of the 2.8-V rail was found to be 70.4 mA. This result was quite close to the estimated 80 mA. Using the RMS current as a good representation of the current consumed by the system, the output power of this rail is 197.12 mW. Figure 27. Loading on 1.8-V Rail Figure 28. 1.8-V Ripple Current The RMS current for the 1.8-V rail is roughly 160 mA, much lower than the original estimate of 230 mA. The 1.8-V rail power consumption is therefore roughly 290 mW. Figure 29 shows the input current through inductor L3. Figure 29. Input Current Through L3 Equation 6 is used to calculate a good estimate of the system efficiency and does not include power dissipation through DC resistances of external components: Efficiency = $$\frac{P_{1.8 \text{ V}} + P_{2.8 \text{ V}}}{P_{\text{in}}} = \frac{1.8 \times 0.161 + 2.8 \times 0.0704}{5 \times 0.110} = 88.5\%$$ (6) Because the current of the 1.8-V rail was roughly 161 mA, the current on the 2.8-V rail was roughly 70.4 mA, and the input current was 110 mA, the total efficiency is calculated to be 88.5%. # 3.2.2.2 Video Verification Figure 30 was taken of the live video feed. DevWareX runs at 720 p at 30 fps with 8-bit YUV422 output format. Video streamed for five and half minutes when this frame was captured. The number of frames captured is stored in the mon\_heartbeat register shown in the upper-right corner of the capture. Figure 30. 720 p at 30 fps Figure 31 shows the 10-bit YUV422 video output. Video streamed for three and a half minutes when this frame was captured. Figure 31. 10-bit YUV422 # 3.2.2.3 I<sup>2</sup>C Communications Figure 32 shows that the I<sup>2</sup>C communication through the FPD-Link III is working. The I<sup>2</sup>C master on the deserializer end successfully reading a register in the ISP is demonstrated in Figure 32. Figure 32. I<sup>2</sup>C ISP Transaction Design Files www.ti.com This transaction only occurs if the deserializer is properly initialized, as described in Section 3.1.1.1. By acknowledging the I<sup>2</sup>C write, the ISP has confirmed that it is present and active. Reading the status registers can confirm the status of the imager as well as verify that the correct imager was installed during assembly. ## 4 Design Files ## 4.1 Schematics To download the schematics, see the design files at TIDA-01002. ## 4.2 Bill of Materials To download the bill of materials (BOM), see the design files at TIDA-01002. # 4.3 PCB Layout Recommendations ## 4.3.1 Layout Prints To download the layer plots, see the design files at TIDA-01002. ## 4.3.2 Power Supply Layout During part placement and routing, it is critical to consider all current paths in the circuit, especially fast-changing currents. Careful placement is especially important for this case where both a sensor and ISP are loading each rail. Proper and strategic use of power planes and vias enables maximum performance of the power supplies to respond to dynamic loading and sensitivity of the imager and ISP rails to avoid video defects and FPD-Link communication disruption. For this reference design, the top priority is the placement and orientation of the sensor. After the imager placement is locked in, the placement of the PoC filter and power supplies are designed to minimize noise. The distance between the rails of the ISP and the supplies are kept short, and the high di/dt current paths are kept as far away as possible from sensitive circuitry and high-speed video signals. After mapping out critical power paths, the required escaped vias are spaced to minimize voids in the power and ground planes. There are many different ways to prioritize component placement, but for this type of system, prioritizing power paths is the most critical for a high quality system output: clear video. The layout for the 1.8-V supply did not require any special technique besides what the data sheet recommends. As the 1.8-V switcher is a fixed output device, the FB pin was tied to GND on the thermal pad. Figure 33 shows the component placement of the 1.8-V supply. www.ti.com Design Files Figure 33. 1.8-V Supply Component Placement The red arrows designate current flow. Current flows in from the PoC network through R11, and the output is 1.8 V at the L11-C33 node. This 1.8-V output is distributed to the serializer and ISP through power planes on the top layer, inner Layer 4, and the bottom layer, as shown in Figure 34. Design Files www.ti.com Figure 34 shows the power planes on the top layer, Layer 4, and the bottom layer. The yellow boxes appear where the corresponding chips are placed. Figure 34. 1.8-V Power Plane www.ti.com Design Files Figure 35 shows the 2.8-V supply component placement. Similar to the 1.8-V supply component placement, the data sheet recommendations are followed very closely, with all passive components on the same layer (top layer) as the device. One difference to note between the 1.8- and 2.8-V supply layout is that the input to the 2.8-V supply comes from the 9-V IN plane on Layer 3, as opposed to on the top layer like for the 1.8-V supply. This change is done to keep the 9-V IN plane away from the 2.8-V switch node on the top layer. Figure 35. 2.8-V Supply Component Placement The red arrows show current flow. Design Files www.ti.com Figure 36 shows the 2.8-V power plane, which is on the top layer, Layer 4, and the bottom layer. Figure 36. 2.8-V Power Plane www.ti.com Design Files # 4.3.3 High-Speed Trace and PoC Layout The layout for the PoC filter is critical for reliable FPD-Link communication. Because the PoC filter is required to provide clean power to the system and enable reliable communication, small mistakes can cause big problems in performance. First, the layout of the high-speed, $50-\Omega$ trace which will carry both power and signal is discussed, followed by a look at the power over coax filter network. For this application, a single-ended impedance of 50 $\Omega$ is required for the coax interconnect between DOUTP and the AC coupling cap C17. Whenever possible, this trace should also be kept short to reduce system susceptibility to noise, and minimize EMI and parasitics. The routing of the high speed serial line is shown in Figure 37. The total length of the trace is 9.74 mm or 383 mils. Figure 37. High Speed Data Line Trace Design Files www.ti.com Figure 38 shows the path that DC and filter out AC will take through the power over coax filter to the system supplies. Figure 38. Input Current Path Through PoC The red arrows follow DC to the system supplies, and the bidirectional green arrow that travels along the same trace as the red arrow represents the FPD-Link communication. The dashed green arrow shows the path through C2 that unfiltered high frequency noise takes. Placement of this high-frequency filter capacitor is critical and can have a direct effect on link performance. This capacitor (or capacitors) should always be placed in such a way as to minimize the current loop through the PoC network and isolate the filtered high frequency noise from the rest of the system. Here, the current loop is kept within the top corner of board, near the coax connector. www.ti.com Design Files Figure 39 shows the actual traces of the PoC network, which are on the top layer, along with solid yellow lines to represent DC and dashed yellow to represent bypassed high frequency noise. Figure 39. PoC Layout to Supplies # 4.3.4 PCB Layer Stackup Recommendations The following are PCB layer stackup recommendations. Because automotive is the target space, there are a few extra measures and considerations to take when dealing with high speed signals and small PCBs. - Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the differential lines to prevent coupling from the LVCMOS lines to the differential lines. - If using a four layer board, layer two should be a ground plane. Because most of the components and switching currents are on the top layer, this middle ground layer reduces the inductive effect of the vias when currents are returned through the plane. - An additional two layers were used in this board to simplify BGA and serializer fan out and routing. Figure 40 shows the stack up used in this board. Figure 40. Layer Stackup Design Files www.ti.com # 4.4 Altium Project To download the Altium project files, see the design files at TIDA-01002. ## 4.5 Gerber Files To download the Gerber files, see the design files at TIDA-01002. # 4.6 Assembly Drawings To download the assembly drawings, see the design files at TIDA-01002. ## 5 Software Files To download the software files, see the design files at TIDA-01002. ## 6 Related Documentation - 1. Texas Instruments, DS90UB913A-Q1 25-MHz to 100-MHz 10/12-Bit FPD-Link III Serializer Data Sheet - 2. Texas Instruments, TPS6217x-Q1 3-V to17-V 0.5-A Step-Down Converters with DCS-Control™ Data Sheet - 3. Texas Instruments, Sending Power Over Coax in DS90UB913A Designs Application Report - 4. Texas Instruments, Cable Requirements for the DS90UB913A & DS90UB914A Application Report - 5. Texas Instruments, Optimizing the TPS62130/40/50/60/70 Output Filter Application Report - 6. Texas Instruments, Low-Noise CMOS Camera Supply Application Report # 6.1 Trademarks E2E, DCS-Control are trademarks of Texas Instruments. ON Semiconductor is a registered trademark of Semiconductor Components Industries, LLC. All other trademarks are the property of their respective owners. www.ti.com Revision History # **Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Cr | nanges from B Revision (November 2017) to C Revision | Page | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed Figure 2: FPD-Link III Signal Path | 2 | | • | Changed Figure 4: PCB Top View | 5 | | • | Changed Figure 5: PCB Bottom View | 5 | | • | Changed Figure 10: Power Over Coax Schematic | . 11 | | • | Added layout guidelines in Section 4.3.2: Power Supply Layout | . 28 | | • | Changed Figure 33: 1.8-V Supply Component Placement | . 29 | | • | Changed Figure 34: 1.8-V Power Plane | . 30 | | • | Changed Figure 36: 2.8-V Power Plane | . 32 | | • | Changed Figure 37: High Speed Data Line Trace | . 33 | | • | Changed Figure 38: Input Current Path Through PoC | . 34 | | • | Changed Figure 39: PoC Layout to Supplies | . 35 | | • | Changed Figure 40: Layer Stackup | . 35 | | Cł | nanges from A Revision (December 2016) to B Revision | Page | | • | Changed right board image | | | • | Changed design guide to fit current template and writing guidelines | | | • | Deleted The other 1.8-V rail required by the serializer and the imager is provided by the TPS62171-Q1 buck converted | | | • | Added and TPS62171-Q1, and 1.8 V, through a parallel digital video interface, and The serializer converts the | | | • | Deleted Section 2.2.1 Power Supply Topology Evaluation | | | • | Changed image and caption for Figure 7 | | | • | Changed image and caption for Figure 8 | | | • | Added The FPD-Link III interface allows for proper power and high-throughput data transmission and is made up of a filter and the DS90UB913A-Q1. This section discusses the PoC filter followed by a discussion of key parameters when designing with the serializer. | n | | • | Deleted The FPD-Link III interface allows for proper power, high-throughput data transmission, and video data. The interface is made up of a power over coax filter and the DS90UB913A-Q1 device. First the power over coax filter is described, which uses a special new inductor, followed by a discussion of key parameters when designing with the serializer. | | | • | Changed Section 2.3.3.2 | | | • | Added Section 2.3.3.2.1 | | | • | Added Section 2.3.3.2.2 | | | • | Changed Section 2.3.3.2.4 | | | • | Changed Section 2.3.3.2.5 | | | • | Deleted Section 2.4 I2C Addressing, Section 2.4.1 I2C FPD-Link III Initialization, and Section 2.4.2 Multiple Device | | | | Addressing | . 16 | | • | Added Section 3.1.1.1 | . 17 | | • | Deleted Section 4.1.4 System Operating Temperature | . 21 | | • | Changed Section 3.2.2.1.1 | . 22 | | • | Added Figure 22 | | | • | Deleted Section 4.4.1.4 System Operating Temperature | . 25 | | • | Changed Section 3.2.2.2 | . 26 | | • | Changed Figure 30 | . 26 | | • | Changed Figure 31 | . 27 | | • | Changed title of Section 4.3.2 from PoC Filter and Power Supplies to Power Supply Layout | . 28 | | • | Changed Section 4.3.2. | | | • | Added Figure 33 | . 29 | | • | Added Figure 34 | . 30 | | • | Added Figure 35 | . 31 | | Revision History www.t | i.com | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | <ul> <li>Added Figure 36</li> <li>Changed title of Section 4.3.3 from Serializer Layout Recommendations to High-Speed Trace and PoC Layout</li> <li>Changed Section 4.3.3</li> <li>Added Figure 37</li> <li>Added Figure 38</li> <li>Added Figure 39</li> </ul> | 33<br>33<br>34 | | Changes from Original (September 2016) to A Revision | Page | | <ul> <li>Changed Figure 6: Power Over Coax Schematic</li> <li>Deleted and replaced Figure 32.</li> </ul> | . 11 | #### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice. This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>). Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated