#### **Dinesh Kumar** ### TIDA-00429- "e-Fuse Power Switch with DevSleep SATA Interface" \_\_\_\_\_\_ #### 1. System Introduction: This reference design demostrates DevSleep capability of TPS25940x eFuse from Texas Intruments. The need to consume less power and provide extended battery life is a critical part for today's portable devices. DevSleep is a new state introduced in the SATA® specification, which requires SATA-based storage solutions to reach a level of low power operation. This is necessary to meet the aggressive power/battery life requirements of SATA-based mobile devices. DevSleep enables hosts and devices to completely hibernate the SATA interface. In this mode, power consumption of the device is limited to 5 mW or less for SSDs. Typically, device shall exit DevSleep mode in <=20ms. TPS25940 provides a dedicated DevSleep interface terminal (DEVSLP) to force the device in low power mode. The DEVSLP pin is compatible with standard hardware signals asserted from the host controller. When pulled high, it puts the device in low power DevSleep mode. In this mode, the quiescent current consumption of the TPS25940 is limited to $95~\mu\text{A}$ typical. The interesting part of this design is that, during DeVSleep mode, the output voltage remains active and overload current limit is set to (DEVSLP(LIM)), which is 0.67A (Typ). The functionality of reverse comparator and current monitoring is disabled in this mode. All other protections are still active and ensuring the safety of the system even in DevSleep mode. #### 2. System Operation and Test Set-Up The TPS25940EVM is fully capable to demostrate the DevSleep feature EVM has two channels on the board for Autoretry and latched version of TPS25940 and both channels are capable for DevSleep Operation. This experiment is conducted on channel one, which is auto-retry version. Refer to the schematic shown in figure 1, and test set up shown in figure 2. The test set-up needs external control signal (from function generator or microcontroller) to be applied at the DEVsleep pin thru J6 connector with jumper in 1-2 loaction. Whenever DevSleep signal goes high the device is forced into sleep mode. The necessary weveforms of DevSleep operation are shown and discussed in test results section below. Figure 1: TPS25940EVM Schematic Figure 2: TPS25940EVM Test Set-up for DevSleep feature Demostartion ## 3. Test Results ## **Test setup for DevSleep Demostration** - Vin from the Bench Power supply = 12V - Output Voltage from TPS25940EVM = 12V - TPS25940 EVM Current limit set by RILIM= 16.9KOhm (5.3A), J4 Jumper (1,2) - Output Load Variation 500mA to 850mA ### **Scope label Information** - VIN- Input supply voltage to TPS25940 EVM. - ILOAD Load current - VOUT Load voltage - DEV\_SLP External Enable/disable signal on DevSleep pin (DEVSLP). - IMON- Load current monitoring ## **Test Result 1:** When the load current from the device is lower than the DevSleepILIM (670mA typical), the high or low signal on DEVSLP pin has no impact on the load current and the device operation is as shown on figure 3. Figure 3: Vin=12V, Iload=500mA(<680mA), enabling DevSleep mode has no impact on load current ## Test Result 2: When the load current from the device is increase to the higher value than the DevSleepILIM (670mA typical), Enabling of devSleep bring down the load current to DeVSleep Limit as shown on figure 5. Figure 4: Vin=12V, Iload=850mA(>680mA), enabling DevSleep mode reduces the load current(Iload) to DevSleep LIM # **Test Result 3:** Figure 6 shows, IMON feature gets disbled when DevSleep mode is enabled. Figure 5: IMON feature is disabled, when Devsleep Mode is enable ## **Test Result 4:** This case demeostarte the time device takes to enabling the IMON when DevSleep Mode is disabled. Figure 6: Showing IMON enabling time after disabling DevSleep #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated