# AM62A Low-Power Starter Kit Evaluation Module ## **Description** The SK-AM62A-LP starter kit (SK) evaluation module (EVM) is built around our AM62A artificial intelligence (AI) vision processor, which includes an image signal processor (ISP) supporting up to 5MP at 60fps, a 2 tera-operations-per-second (TOPS) AI accelerator, a quad-core 64-bit Arm® Cortex®-A53 microprocessor, a single-core Arm Cortex-R5F and an H.264/H.265 video encode/decode. SK-AM62A-LP is an ideal choice for those looking to develop low-power smart camera, dashcam, machine-vision camera and automotive front-camera applications. ## **Get Started** - 1. Order the EVM at SK-AM62A-LP - 2. Download the latest libraries. - 3. Download the comprehensive reference design files at SK-AM62A-LP. - 4. Read this technical user's guide. ## **Features** - Processing - AM62A74 with four Arm Cortex-A53 - Cortex-R5F - Deep-learning accelerator - Display - One High-Definition Multimedia Interface (HDMI™) connector over RGB888 with audio CODEC TLV320AlC3106 - M.2 key E interface support for Wi-Fi<sup>®</sup> and Bluetooth<sup>®</sup> modules, four-lane MIPI CSI-2 camera connector, up to two gigabit Ethernet - Connectivity - One USB Type-A 2.0 - One USB Type-C<sup>®</sup> dual-role device (DRD) 2.0 supports USB booting - Onboard XDS110 Joint Test Action Group (JTAG) emulator - Four Universal Asynchronous Receiver/ Transmitters (UARTs) via USB Type-B 2.0 - Storage - 4GB LPDDR4 - Bootable interfaces on SK [microSD, USB, QSPI, Ethernet, UART] - Software - TI processor SDK Linux<sup>®</sup> - RT-Linux ## **Applications** - Machine vision camera - Dashcam - · Automotive front camera system - Smart camera This design incorporates HDMI® technology. Evaluation Module Overview www.ti.com ## 1 Evaluation Module Overview ### 1.1 Introduction This evaluation module user's guide is an excellent resource for those looking to develop applications with TI's AM62A Low-Power SK EVM. This low-cost Starter Kit is built around TI's AM62A AI Vision processor which includes an image signal processor (ISP) supporting 5MP@60FPS, 2 tera-operations-per-second (TOPS) AI Accelerator, Quad-Core 64-bit Arm-Cortex A53 microprocessor, Single-Core Arm Cortex-R5F, and H.264/ H.265 video encode/decode. The SK-AM62A-LP is an ideal choice for those looking to develop smart camera, dashcam, machine vision camera, and automotive front camera applications. The starter kit also includes both a MIPI CSI-2 camera connector for a single camera and additional expansion connector for up to four cameras, making it suitable for a variety of embedded vision and AI applications on the edge. For a variety of applications, TI's ISP can handle different lighting conditions in video streams by using HDR encoding and RBG-IR camera support. With the help of edge AI, Deep Learning on video streams like image classification and object detection have greatly improved performance on AM62A's AI accelerator. Therefore, giving significant improvement in frame rate, latency, and performance to allow offloading intensive processes from general purpose cores. Furthermore, the starter kit supports Linux development with feature rich EdgeAl SDK. On-chip emulation logic allows for emulation and debugging using standard development tools such as Code Composer Studio™ from TI. #### Note This evaluation board is a pre-production release and has a few known issues that should not be copied into a production system. SK-AM62A-LP also includes both a mobile industry processor interface (MIPI®) CSI-2 camera connector for a single camera and an additional expansion connector for up to four cameras, making it suitable for a variety of embedded vision and AI applications on the edge. For a variety of applications, our ISP can handle different lighting conditions in video streams by using high dynamic range (HDR) encoding and RGB-IR camera support. With edge AI, deep learning on video streams like image classification and object detection have greatly improved performance on the AM62A AI accelerator, therefore giving significant improvement in frame rate, latency and performance to allow offloading intensive processes from general-purpose cores. Furthermore, the SK-AM62A-LP supports Linux® development with a feature-rich edge AI software development kit (SDK). On-chip emulation logic allows for emulation and debugging using standard development tools such as the Code Composer Studio integrated development environment (IDE) (CCSTUDIO) as well as an intuitive out-of-box user's guide to quickly start design evaluation. During custom board design, customers tend to reuse the SK design files and make edits to the design file. Alternatively customers reuse some of the common implementations including the SOC, memory and communication interfaces. Since the SK is expected to have additional functionalities, customers optimize the SK implementation to suit their board design requirements. While optimizing the SK schematics, errors get introduced into the custom design that can cause functional, performance or reliability issues. When optimizing customers have queries regarding the SK implementation resulting in design errors. Many of the optimization and design errors are common across designs. Based on the learnings and data sheet pin connectivity recommendations, comprehensive Design Notes (D-Note:), Review Notes (R-Note:) and Cad Notes (Cad Note:) have been added near each section of the SK schematic that customers can review and follow to minimize errors. Additional files as part of the design downloads have been included to support customer evaluation. www.ti.com Evaluation Module Overview ### 1.2 Kit Contents #### Included: - EVM - · Quick Start Guide #### Note The maximum length of the IO cables shall not exceed 3 meters. ## Not included: - USB-C 5V to 15V and 3A power supply and cable - MicroSD card - USB micro-B cable for UART serial communication ## 1.3 Specification ## 1.3.1 Key Features The AM62A Low Power SK EVM is a high performance, standalone development platform that enables users to evaluate and develop industrial applications for Texas Instrument's AM62A System-on-Chip (SoC). The following sections discuss the SK EVM's key features. #### 1.3.1.1 Processor AM62A SOC,18mm x 18mm, 0.8mm pitch, 484-pin FCBGA and FCCSP. ### 1.3.1.2 Memory - 4GB LPDDR4 supporting data rate up to 3733Mb/s - Micro SD Card slot with UHS-1 support - 1Gbit Octal SPI Flash memory - 512Kbit board ID EEPROM - · 16GB eMMC Flash #### 1.3.1.3 JTAG Emulator - XDS110 On-Board Emulator - Supports 20-pin JTAG connection from external emulator #### 1.3.1.4 Supported Interfaces and Peripherals - 1x USB2.0 Type C Interface, support DFP and UFP modes(Data) and DRP mode(Power) - 1x USB2.0 Host Interfaces, Type A - 1x HDMI Interface - · Audio Line In and MIC + Headphone out - M.2 Key E interface support for both Wi-Fi and Bluetooth modules - 2x Gigabit Ethernet port supporting 10/100/1000Mbps data rate on RJ45 connector - · Quad port UART to USB circuit over microB USB connector - User Test LEDs - · INA devices for current monitoring - 2x Temperature Sensors near SoC and LPDDR4 for thermal monitoring ## 1.3.1.5 Expansion Connectors Headers to Support Application Specific Add On Boards - CSI 22 Pin Camera flex connector - CSI MIPI connector - User Expansion connector - MCU Header Evaluation Module Overview www.ti.com ## 1.4 Device Information The Design built around AM62A processor, which integrates ARM cortex cores and support high-performance computing with low power consumption Power management is handled throughTPS65988 USB PD controller and PMIC, DC/DC convertor to provide stable power rails for the SoC and peripherals. The system features a wide range of connectivity including Gigabit Ethernet, USB 2.0 and SD/eMMC interface. Multimedia support is enabled via an HDMI transmitter, audio codec with headphone/microphone interface. and expansion for CSI camera input. Additional peripherals include UART I2C SPI and GPIO's making the platform flexible for industrial automotive and consumer application. The board also integrates debugging and expansion connector and system integration ## 2 Hardware ## 2.1 EVM Revisions and Assembly Variants The various AM62A SK EVM PCB design revisions, and assembly variants are listed in Table 2-1. Specific PCB revision is indicated in silkscreen on the PCB. Specific assembly variant is indicated with additional sticker label. Table 2-1. SK EVM PCB Design Revisions, and Assembly Variants | OPN | PCB Revision | Assembly Variant | Revision and Assembly Variant Description | |-------------|--------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SK-AM62A-LP | PROC135E1 | N/A (single variant produced) | First prototype, early release revision of<br>the AM62A SK EVM. Implements the<br>Sitara™ AM62A MPU with a PMIC power<br>solution | | SK-AM62A-LP | PROC135E2 | N/A | Second prototype, early release revision of the AM62A SK EVM. Implements a number of changes and bug fixes. | | SK-AM62A-LP | PROC135E3 | N/A | Third prototype. Added 2nd onboard<br>Ethernet port and support for dual core<br>voltage (0.85V and 0.75V) | | SK-AM62A-LP | PROC135A | N/A | Production version. | | SK-AM62A-LP | PROC135A1 | N/A | Production version with updated SoC part number (AM62A74AVMSIANFRQ1). Functionally equivalent to PROC135A (AM62A74AUMSIAMBRQ1) with only package change. No PCB Design modification | ## 2.2 System Description ## 2.2.1 Board Image With Markings Figure 2-1. Top Side - Rev E1 and E2 Hardware Vww.ti.com Figure 2-2. Top Side - Rev E3 and A Figure 2-3. Top Side - Rev A1 Hardware INSTRUMENTS www.ti.com Figure 2-4. Bottom Side - Rev E1 and E2 Hardware Figure 2-5. Bottom Side - Rev E3 and A Hardware INSTRUMENTS www.ti.com Figure 2-6. Bottom Side - Rev A1 ## 2.2.2 Functional Block Diagram The functional block diagram of the AM62A Low Power SKEVM Board is shown in Figure 2-7 and Figure 2-8. Figure 2-7. Block Diagram - Rev E1 and E2 Hardware www.ti.com Figure 2-8. Block Diagram - Rev E3 and A ## 2.2.3 AM62A Low Power SK EVM Interface Mapping Table 2-2. Interface Mapping | Interface Name Port on SoC DevicePart Number | | | | | |----------------------------------------------|--------------------------------------------------------|-------------------------|--|--| | Interface Name | 1 011 011 000 | Devicer art Number | | | | Memory – LPDDR4 | DDR0 | MT53E2G32D4DE-046 AAT:A | | | | Memory –OSPI | OSPI0 | W35N01JWTBAG | | | | Memory –Micro SD Socket | MMC1 | MEM2051-00-195-00-A | | | | Memory –eMMC | MMC0 | MTFC16GAPALBH-IT | | | | Memory –Board ID EEPROM | SoC_I2C0 | AT24C512C-MAHM-T | | | | Ethernet 1– RGMII | SoC_RGMII1 | DP83867IRRGZ | | | | Ethernet 2– RGMII | SoC_RGMII2 | DP83867IRRGZ | | | | GPIO Port Expander1 | SoC_I2C1 | TCA6424ARGJR | | | | User Expansion Connector – 2x20 HDR | SPI0,SPI2, UART5, SoC_I2C0, SoC_I2C2, McASP1 and GPIOs | PEC20DAAN | | | **Table 2-2. Interface Mapping (continued)** | Interface Name | Port on SoC | DevicePart Number | | |-----------------------------|---------------------------------------------------------------|---------------------------------------------|--| | MCU Header – 2x14 HDR | MCU MCU_UART0, MCU_MCAN0,<br>MCU_SPI0, MCU_I2C0 and MCU GPIOs | PREC014DAAN-RC | | | USB- 2.0 Type C | USB0 | 2012670005 | | | USB- 2.0 Type A | USB1 | 629104151021 | | | CSI Interface | CSI0 | 54548-2271 | | | Commenace | C310 | QSH-020-01-L-D-DP-A-K | | | НОМІ | VOUT0, McASP1and SoC_I2C1 | Sil9022ACNU+ TPD12S016PWR + 10029449-001RLF | | | Audio Codec | McASP1and SoC_I2C1 | TLV320AIC3106IRGZT+ SJ-43514-SM | | | GPIO Port Expander2 | SoC_I2C1 | TCA6424ARGJR | | | UART Terminal (UART-to-USB) | SoC_UAR SoC_UART[1:0], WKUP_UART0 and MCU_UART0 | FT4232HL + 629105150521 | | | Test Automation Header | SoC_I2C1 | FH12A-40S-0.5SH | | | Temperature Sensors | SoC_I2C1 | TMP100NA/3K | | | Current Monitors | SoC_I2C1 | INA231AIYFDR | | | Connectivity– M.2 Key E | MMC2,McASP1 and SoC_UART1 | 2199119-4 | | ## 2.2.4 Power ON/OFF Procedures Power to the EVM is provided through an external power supply with PD capability to either of the two USB Type-C Ports. ## 2.2.4.1 Power-On Procedure - 1. Place the SKEVM boot switch selectors (SW2, SW3) into selected boot mode. Example boot-mode for SD card is shown in Figure 2-9. - 2. Connect your boot media (if applicable). - 3. Attach the PD capable USB Type-C cable to the SKEVM Type-C (J13 or J15) Connector. - 4. Connect the other end of the Type-C cable to the source, either AC Power Adapter, or Type C source device (such as a Laptop computer). - 5. Visually inspect that either LD4 or LD6 LED is illuminated. - 6. XDS110 JTAG and UART debug console outputs are routed to micro-USB ports J18 and J17, respectively. Figure 2-9. Example Boot Mode (SD Boot) ## 2.2.4.2 Power-Off Procedure - 1. Disconnect AC power from AC/DC converter. - 2. Remove the USB Type-C cable from the SKEVM. Hardware Www.ti.com ## 2.2.4.3 Power Test Points Test points for each power output on the board are mentioned in Table 2-3. **Table 2-3. Power Test Points** | SI# | Power Supply | Test Point | Voltage | |-----|------------------|------------|----------| | 1 | VDD_1V2 | TP13 | 1.2 | | 2 | VDDSHV_SDIO | TP34 | 3.3/ 1.8 | | 3 | VPP_1V8 | TP35 | 1.8 | | 4 | VDDA1V8 | TP40 | 1.8 | | 5 | VCC_0V85 | TP30 | 0.85 | | 6 | VCC1V8_SYS | TP32 | 1.8 | | 7 | VCC_CORE | TP25 | 0.75 | | 8 | VCC1V1 | TP39 | 1.1 | | 9 | VMAIN | TP68 | 12 | | 10 | VCC_5V0 | TP73 | 5 | | 11 | VCC3V3_TA | TP88 | 3.3 | | 12 | VCC3V3_XDS | TP79 | 3.3 | | 13 | VCC_3V3_SYS | TP47 | 3.3 | | 14 | VCC_3V3_MAIN | TP46 | 3.3 | | 15 | VDD_2V5 | TP29 | 2.5 | | 16 | VDD_1V0 | TP17 | 1 | | 17 | VINT_PMIC_1V8 | TP101 | 1.8 | | 18 | VRTC_PMIC_1V8 | TP37 | 1.8 | | 19 | VDD_CANUART | C507.1 | 0.75 | | 20 | VDD_MMC1 | FL5.1 | 3.3 | | 21 | XDS_USB_VBUS | TP89 | 5 | | 22 | VCC3V3_EXP | J3.1 | 3.3 | | 23 | VCC5V0_EXP | J3.2 | 5 | | 24 | VBUS_5V0_TYPEA | U30.4 | 5 | | 25 | VCC_CSI_IO | C8.1 | 1.8/ 3.3 | | 26 | VBUS_TYPEC1 | C118.1 | 12 | | 27 | VBUS_TYPEC2 | R203.1 | 12 | | 28 | VCC_3V3_FT4232 | C152.2 | 3.3 | | 29 | LDO_3V3 | U34.8 | 3.3 | | 30 | LDO_1V8 | C122.1 | 1.8 | | 31 | FT4232_USB_VBUS | J17.1 | 5 | | 32 | VCC_5V0_HDMICONN | J5.18 | 5 | | 33 | VCC_1V8_FT4232 | C157.2 | 1.8 | ## 2.2.5 Peripheral and Major Component Description The following sections provide an overview of the different interfaces and circuits on the AM62A Low Power SK EVM. #### **2.2.5.1 Clocking** Figure 2-10 shows the clock architecture of the AM62A-Low Power SK EVM. Figure 2-10. Clock Architecture A clock generator of part number LMK1C1104PWR is used to drive the 25MHz clock to the SOC, two Ethernet PHYs and CSI Camera devices. LMK1C1104PWR is a 1:4 LVCMOS clock buffer, which takes the 25MHz crystal/LVCMOS reference input and provides four 25MHz LVCMOS clock outputs. The source for the clock buffer shall be either the CLKOUT0 pin from the SOC or a 25MHz oscillator, the selection of which is made using a set of resistors. By default, an oscillator is used as an input to the clock buffer on the AM62A-Low Power SK EVM. Output Y1 and Y2 of the clock buffer are used as reference clock inputs for the two Gigabit Ethernet PHYs. Output Y3 of the clock buffer is used as a reference clock input for CSI Camera interface. There is one external crystal (32.768KHz) attached to the AM62A SOC to provide clock to its WKUP domain. Hardware Very INSTRUMENTS www.ti.com ## SOC WKUP DOMAIN Figure 2-11. SoC WKUP Domain Clock ## 2.2.5.1.1 Peripheral Ref Clock Clock inputs required for peripherals such as XDS110, FT4232, M.2 Interface, HDMI Transmitter and Audio Codec are generated locally using separate crystals or oscillators. Crystals or Oscillators used to provide the reference clocks to the EVM peripherals are shown in Table 2-4. | TUDIO 1 TI GIOCIL TUDIO | | | | | |-------------------------|----------------------|------------------------|-----------|--| | Peripheral | Mfr.Part # | Description | Frequency | | | XDS110 emulator (Y4) | XRCGB16M000FXN01R0 | CRY 16.000MHz 8pF SMD | 16.000MHz | | | FT4232 Bridge (Y5) | 445I23D12M00000 | CRY12.000MHz 18pF SMD | 12.000MHz | | | M.2 Interface (U56) | ECS-327MVATX-2-CN-TR | OSC 32.768KHz CMOS SMD | 32.768KHz | | | Audio Codec (U86) | MC2016Z12.2880C19XSH | OSC12.288MHz CMOS SMD | 12.288MHz | | | HDMI Transmitter (U9) | MC2016Z12.2880C19XSH | OSC12.288MHz CMOS SMD | 12.288MHz | | Table 2-4. Clock Table The clock required by the HDMI transmitter can be provided by either the on board oscillator or the SOC's AUDIO\_EXT\_REFCLK1, which can be selected through a resistor mux. SOC's EXT\_REFCLK1 is used to provide clock to the User Expansion Connector on the SKEVM. The 32.768KHz clock to the M.2 module is provided by default from WKUP\_CLKOUT0 ball of AM62A SOC. #### 2.2.5.2 Reset Figure 2-12 shows the Reset Architecture of AM62A Low Power SK EVM. The SOC has the following resets: - · RESETSTATz is the Main domain warm reset status output - PORz\_OUT is the Main domain power ON reset status output - RESET REQz is the Main domain warm reset input - MCU PORz is the MCU domain power ON/ Cold Reset input - MCU RESETSTATz is the MCU domain warm reset status output Upon Power on Reset, all peripheral devices connected to the main domain get reset by RESETSTATz. Figure 2-12. Reset Block Diagram Hardware Www.ti.com #### 2.2.5.3 CSI Interface The CSI-2 signals from the AM62A SOC can be connected to a 22 pin FFC connector to interface a CSI-2 standard Camera Card/Module or to a MIPI Connector for FPD Link interface through a 12 Bit Mux/Demux. The FFC and the MIPI connector shares some common auxiliary inputs from the IO Expander. Figure 2-13. CSI Interface Block Diagram Table 2-5 contains 40 pin Camera MIPI connector pin-out. # Table 2-5. CSI Camera Connector (J1) Pinout | Pin No | Pin Description | Pin No | Pin Description | |--------|-------------------|--------|-----------------| | 1 | NC | 21 | CSI0_MIPI_RXP3 | | 2 | CSI_MIPI_I2C2_SCL | 22 | CSI_MIPI_GPIO4 | | 3 | NC | 23 | CSI0_MIPI_RXN3 | | 4 | CSI_MIPI_I2C2_SDA | 24 | Ground | | 5 | CSI0_MIPI_RXCLKP | 25 | NC | | 6 | CSI_MIPI_GPIO0 | 26 | NC | | 7 | CSI0_MIPI_RXCLKN | 27 | NC | | 8 | CSI_MIPI_GPIO1 | 28 | NC | | 9 | CSI0_MIPI_RXP0 | 29 | NC | | 10 | CSI_REFCLK | 30 | VCC_3V3_SYS | | 11 | CSI0_MIPI_RXN0 | 31 | NC | | 12 | Ground | 32 | VCC_3V3_SYS | | 13 | CSI0_MIPI_RXP1 | 33 | NC | | 14 | CSI_MIPI_RSTz | 34 | VCC_3V3_SYS | | 15 | CSI0_MIPI_RXN1 | 35 | NC | | 16 | Ground | 36 | VCC_3V3_SYS | | 17 | CSI0_MIPI_RXP2 | 37 | NC | | 18 | CSI_MIPI_GPIO2 | 38 | VCC_CSI_IO | | 19 | CSI0_MIPI_RXN2 | 39 | NC | | 20 | CSI_MIPI_GPIO3 | 40 | VCC_CSI_IO | Hardware Very Instruments Www.ti.com ## 2.2.5.4 Audio Codec Interface AM62A Low Power SK EVM houses TI's TLV320AlC3106 Stereo Audio Codec to interface with AM62A via McASP1 group of signals. TLV320AlC3106 is a low-power stereo audio codec with stereo headphone amplifier, as well as multiple inputs and outputs programmable in single ended or fully differential configurations. The record path of the TLV320AlC3106contains integrated microphone bias, digitally controlled stereo microphone preamplifier and Automatic gain control (AGC) with mix/Mux capability among the multiple analog inputs. The stereo audio DAC supports sampling rates from 8kHz to 96kHz. 1x Standard 3.5mm TRRS Audio Jack connector (J14) Mfr. Part# SJ-43514 is provided for MIC IN and Headphone output. Audio Codec's Line inputs are terminated to Test points. The codec can be configured over I2C with device address set to 0x1B. The Controller Clock input, MCLK to the Audio Codec is provided through a 12.288MHz Oscillator. Audio serial data bus bit clock (BCLK) & Audio serial data bus input and output (DIN & DOUT) are connected to SOC's MCASP1\_AXR0 and MCASP1\_AXR2 through a Mux/Demux. An AND output of RESETSTATz and a GPIO sourced via IO expander is used to reset the Audio codec. The TLV320AlC3106 is powered by an analog supply of 3.3V, a digital core supply of 1.8V, and a digital I/O supply of 3.3V. Figure 2-14. Audio Codec Interface Block Diagram ### 2.2.5.5 HDMI Display Interface The DSS (Display Sub system) interface from AM62A SOC is used on the SKEVM to provide a HDMI Interface through a standard Type-A Connector. The SKEVM features a Sil9022A HDMI Transmitter from Lattice semiconductors to convert the 24bit Parallel RGB DSS output stream as well as McASP1 signals to a HDMI-compliant digital audio and video signal. The Data mapping format used is RGB888. The data bus width is 24-bits. To use the Sil9022A, the SOC needs to setup the device. This is done via the I2C1 interface between the SOC and the Sil9022A. SoC\_I2C1 instance connected to the HDMI Transmitter accesses the compatible mode registers, the TPI registers, and the CPI registers. Audio Data is sent from the SOC to HDMI transmitter through the McASP1 instance. HDMI I2C Bus accesses the EDID and HDCP data on an attached sink device. TMDS Differential data pairs along with the differential clock signals from the transmitter are connected to the HDMI connector through the HDMI ESD device Mfr Part# TPD12S016PWR. This device also acts as a load switch to limit current supplied to the HDMI connector from board 5V supply. The HDMI Framer is powered using 3.3V Board IO Supply and 1.2V for the AVCC and DVCC supply by a dedicated LDO. Figure 2-15. HDMI Interface Block Diagram Hardware Www.ti.com #### 2.2.5.6 JTAG Interface The AM62A Low Power SK EVM board includes XDS110 class on board emulation. The connection for this emulator uses an USB 2.0 micro-B connector and the circuit acts as a Bus powered USB device. The VBUS power from the connector is used to power the emulation circuit such that connection to the emulator is not lost when the power to the SKEVM is removed. Voltage translation buffers are used to isolate the XDS110 circuit from the rest of the SKEVM. Optionally, the JTAG Interface on SKEVM is also provided through a 20 pin Standard JTAG cTI Header J19. This allows the user to connect an external JTAG Emulator Cable. Voltage translation buffers are used to isolate the JTAG signals of cTI header from the rest of the SKEVM. The output of the voltage translators from XDS110 Section and cTI Header Section are muxed and connected to the AM62A JTAG Interface. If a connection to the cTI 20 Pin JTAG connector is sensed using an auto presence detect circuit, the mux routes the 20 pin signals from the cTI connector to the AM62A SoC in place of the on-board emulation circuit. Figure 2-16. JTAG Interface Block Diagram The pin-out of the cTI 20 pin JTAG connector are provided in Table 2-6. A ESD protection part number TPD4E004 is provided on USB signals to steer ESD current pulses to VCC or GND. TPD4E004 protects against ESD pulses up to ±15-kV Human-Body Model (HBM) as specified in IEC 61000-4-2 and provides ±8-kV contact discharge and ±12- kV air-gap discharge. Table 2-6. JTAG Connector (J19) Pin-Out | Pin No. | Signal | |---------|----------------| | 1 | JTAG_TMS | | 2 | JTAG_TRST# | | 3 | JTAG_TDI | | 4 | JTAG_TDIS | | 5 | VCC_3V3_SYS | | 6 | NC | | 7 | JTAG_TDO | | 8 | SEL_XDS110_INV | | 9 | JTAG_cTI_RTCK | | 10 | DGND | | 11 | JTAG_cTI_TCK | | 12 | DGND | | 13 | JTAG_EMU0 | | 14 | JTAG_EMU1 | | 15 | JTAG_EMU_RSTn | | 16 | DGND | | 17 | NC | | 18 | NC | | 19 | NC | | 20 | DGND | Hardware www.ti.com #### 2.2.5.7 Test Automation Header AM62A Low Power SK EVM has a 40 pin test automation header (FH12A-40S-0.5SH) to allow an external controller to manipulate some basic operations like Power Down, POR, Warm Reset, Boot Mode control, and so forth. The Test Automation Circuit is powered by the 3.3V supply generated by a dedicated Always On regulator Mfr.Part# TPS62177DQCR. The SOC's I2C1 instance is connected to the test automation header. Another I2C instance (BOOTMODE\_I2C) from the Test Automation Header is connected to the 24 bit I2C boot mode IO Expander of Mfr. Part# TCA6424ARGJR to allow control of the boot modes for the AM62A SOC. Figure 2-17. Test Automation Interface Block Diagram The test automation circuit has voltage translation circuits so that the controller is isolated from the IO voltages used by the AM62A. Boot mode for the AM62A can be user controlled by either using DIP Switches or the test automation header through the I2C IO Expander. Boot Mode Buffers are used to isolate the Boot Mode controls driven through DIP Switches or I2C IO Expander. The boot mode can be set using two 8-bit DIP switches on the board, which connect a pull-up resistor to the output of a buffer when the switch is set to the ON position and to a weaker pull-down resistor when set to the OFF position. The output of the buffer is connected to the boot mode pins on the AM62A SOC and the output is enabled when the boot mode is needed during a reset cycle. When boot mode is set through Test Automation header, the required switch values are set at the I2C IO expander output, which overwrites the DIP switch values to give the desired boot values to the SOC. The pins used for boot mode also have other functions which are automatically isolated by disabling the boot mode buffer during normal operation. The power down signal from the Test automation header instructs the SKEVM to power down all the rails except for dedicated power supplies on the board. Similarly PORZn signal provides a hard reset to the SOC and WARM RESETn for a warm reset to the SOC. | Pin No. | Signal | IO Direction | Pin No. | Signal | IO Direction | |---------|-----------|--------------|---------|------------------|---------------| | 1 | VCC3V3_TA | Power | 21 | NC | NA | | 2 | VCC3V3_TA | Power | 22 | NC | NA | | 3 | VCC3V3_TA | Power | 23 | NC | NA | | 4 | NC | NA | 24 | NC | NA | | 5 | NC | NA | 25 | DGND | Power | | 6 | NC | NA | 26 | TEST_POWERDOWN | Input | | 7 | DGND | Power | 27 | TEST_PORZn | Input | | 8 | NC | NA | 28 | TEST_WARMRESETn | Input | | 9 | NC | NA | 29 | NC | NA | | 10 | NC | NA | 30 | TEST_GPIO1 | Input | | 11 | NC | NA | 31 | TEST_GPIO2 | Bidirectional | | 12 | NC | NA | 32 | TEST_GPIO3 | Input | | 13 | NC | NA | 33 | TEST_GPIO4 | Input | | 14 | NC | NA | 34 | DGND | Power | | 15 | NC | NA | 35 | NC | NA | | 16 | DGND | Power | 36 | SoC_I2C1_TA_SCL | Bidirectional | | 17 | NC | NA | 37 | BOOTMODE_I2C_SCL | Bidirectional | | 18 | NC | NA | 38 | SoC_I2C1_TA_SDA | Bidirectional | | 19 | NC | NA | 39 | BOOTMODE_I2C_SDA | Bidirectional | | 20 | NC | NA | 40 | DGND | Power | #### 2.2.5.8 UART Interface The four UART ports of the SOC (MCU UART0, WKUP UART0, SOC UART0 and SOC UART1) are interfaced with an FTDI Bridge FT4232HL for UART-to-USB functionality and then terminated on a USB micro-B connector (J17) on board. When the AM62A Low Power SK EVM is connected to a Host using USB cable, the computer can establish a Virtual COM Port that can be used with any terminal emulation application. The FT4232HL device is bus powered. Since the circuit is powered through the USB BUS, the connection to the COM port is not lost when the SKEVM power is removed. Hardware www.ti.com ## Table 2-7. UART Interface | UART Port | USB to UART Bridge | USB Connector | COM Port | |------------|--------------------|---------------|----------| | SOC_UART0 | FT4232HL | J17 | COM1 | | SOC_UART1 | | | COM2 | | WKUP_UART0 | | | COM3 | | MCU_UART0 | | | COM4 | The FT4232 chip is configured to operate in 'Single chip USB to four channel UART' mode using the configuration file from an external SPI EEPROM connected to it. The EEPROM (93LC46B) supports 1 Mbit/s clockrate. The EEPROM is programmable in-circuit over USB using a utility program called FT\_PROG available from FTDI's web site. The FT\_PROG is also used for programming the board serial number for users to identify the connected COM port with board serial number when one or more boards are connected to the computer. Figure 2-18. UART Interface Block Diagram #### 2.2.5.9 USB Interface ### 2.2.5.9.1 USB 2 0 Type A Interface USB2.0 data lines from Type A connector J7 are connected to the USB1 interface of the AM62A SOC to provide USB high-speed/full-speed communication. USB1\_VBUS to the SOC is provided through a resistor divider network to support (5V-30V) VBUS operation. USB1\_DRVVBUS from SOC is connected to the enable pin of Load switch Mfr Part # TPD3S014DBVR to allow on board 5V supply to power the VBUS. A common mode choke of Mfr Part# DLW21SZ900HQ2B is provided on USB Data lines for EMI/ EMC reduction. USB Data lines from Type-A connectors are also connected to the Current Limit Load Switch and ESD Protection IC Mfr Part# TPD3S014DBVR. This switch limits the current to 500mA and dissipates the ESD strikes above the maximum level specified in the IEC 61000-4-2. Figure 2-19. USB Type A Interface Block Diagram ## 2.2.5.9.2 USB 2 0 Type C Interface On SKEVM, USB 2.0 Interface is offered through USB Type-C Connector J15 Mfr part# 2012670005 which supports data rate up to 480Mbps. J15 can be used for data communication and also as a power connector sourcing supply to the low power SK EVM. It is configured as DRP port using PD controller TPS65988DHRSHR IC. So it can act as either a Host or Device. Role of the port depends on the type of the device getting connected on the connector and its ability to either sink or source. When the port is acting as DFP, it can source up to 5V @500mA. USB2.0 Data lines from J15 are provided with a choke and an ESD protection device. USB0\_VBUS to the SOC is provided through a resistor divider network to support (5V-30V) VBUS operation. A common mode choke of Mfr Part# DLW21SZ900HQ2B is provided on USB Data lines for EMI/ EMC reduction.An ESD protection device of part number ESD122DMXR is included to dissipate ESD strikes on Hardware Superior INSTRUMENTS www.ti.com USB2.0 DP/DM signals. An ESD protection device of part number TPD1E01B04DPLT is included on CC signals and TVS2200DRVR IC is included on VBUS rail of Type-C Connector J15 to dissipate ESD strikes. Figure 2-20. USB2.0 Type C Interface Block Diagram ### 2.2.5.10 Memory Interfaces #### 2.2.5.10.1 LPDDR4 Interface AM62A Low Power SK EVM houses Micron's (MT53E2G32D4DE-046) dual Rank dual Die 4GB, 32 bit wide LPDDR4 memory supporting data rates up to 4266 Mb/s. The LPDDR4 memory is placed optimally and routed to the DDR0 group of SOC to support point to point communication. The LPDDR4 memory requires 1.8V for its core supply, thus reducing power demand. The I/Os are supplied from a 1.1V supply output from the PMIC. LPDDR4 reset (Active low) controlled by the AM62A SOC is pulled down to set the default active state. The provision for mounting a pull up resistor is also provided. Figure 2-21. LPDDR4 Interface Block Diagram ## 2.2.5.10.2 Octal Serial Peripheral Interface (OSPI) AM62A Low Power SK EVM board features a 1-Gbit OSPI memory device from Cypress Part# W35N01JWTBAG which is connected to the OSPI0 interface of the AM62A SOC. The OSPI supports single and double data rates with clock speeds up to 166 Mhz STR and 120Mhz DTR. **OSPI and QSPI implementation:** $0\Omega$ resistors are provided for DATA[7:0], DQS, INT# and CLK signals. Footprints to mount external pull up resistors are provided on DATA[7:0] to prevent bus floating. The footprint for the OSPI memory also allows the installation of either a QSPI memory or an OSPI memory. The $0\Omega$ series resistors provided for pins OSPI\_DATA[4:7] can be removed if a QSPI Flash is to be mounted. **Reset**: The reset for the OSPI flash is connected to a circuit that ANDs the RESETSTATz from the AM62A SOC with the signal GPIO\_OSPI\_RSTn from the SOC. A pull-up resistor is provided on GPIO\_OSPI\_RSTn to set the default active state. Hardware www.ti.com **Power**: Both VCC and VCCQ pins of the OSPI Flash memory is supplied through an on board 1.8V system power. The OSPI I/O group is powered by the VDDSHV1 domain of SOC and is also connected to 1.8V system power. Figure 2-22. OSPI Block Diagram ### 2.2.5.10.3 MMC Interfaces The AM62A SOC features three MMC ports (MMC0, MMC1 and MMC2). MMC0 is connected to eMMC, MMC1 is interfaced with a Micro SD Card connector and MMC2 is terminated to a connector for M.2 form factored Wi-Fi and BT Module Interface. ### 2.2.5.10.3.1 MMC0 - eMMC Interface The SKEVM board contains 16GB of eMMC flash memory from Micron Part# MTFC16GAPALBH-IT connected to MMC0 port of the AM62A SOC. The flash is connected to 8 bits of the MMC0 interface supporting HS400 double data rates up to 200MHz. The Micron eMMC is a communication and mass data storage device that includes a Multimedia Card (MMC) interface and a NAND Flash component. Option to mount external pull up resistors are provided on DAT[7:1] to prevent bus floating and series resistor is provided for CLK signal close to SOC pad to match the characteristic impedance of PCB. The eMMC device requires two power supplies, 3.3V for NAND memory and 1.8V for the eMMC interface. The MMC0interface of the SOC is powered by the VDDSHV4 power domain, which is connected to 1.8V IO supply. eMMC device requires active low reset from host. By default, the RST\_n signal is temporarily disabled in the device. The host must set ECSD register byte 162, bits[1:0] to 0x1 to enable this functionality before the host can use it. The External Reset is provided by ANDing RESETSTATz from SOC and a GPIO from IO Expander. A pull up is provided on GPIO pin to set the default active state. Hardware Superior INSTRUMENTS www.ti.com Figure 2-23. EMMC Interface block diagram #### 2.2.5.10.3.2 MMC1 - Micro SD Interface The SKEVM board provides a micro SD card interface connected to the MMC1 port of the AM62A SOC. The MicroSD card socket of Mfr. Part# MEM2051-00-195-00-A is used to support this interfacing. UHS1 operation is supported, including IO operations at both 1.8V and 3.3V. The Micro SD card interface is set to operate in SD mode by default. For high-speed cards, the ROM Code of the SOC attempts to find the fastest speed that the card and controller can support and then have a transition to 1.8V through a VSEL\_SD\_SOC signal. The SD Card connector power is provided using a load switch of Mfr. Part # TPS22918DBVR, which is controlled by ANDing the output of RESETSTATz, PORz\_OUT and a GPIO from IO Expander. An ESD protection device of part number TPD6E001RSE is provided for data, clock, and command signals. TPD6E001RSE is a line termination device with integrated TVS diodes providing system-level IEC 61000-4-2 ESD protection, $\pm$ 8-kV contact discharge and $\pm$ 15kV air-gap discharge. Figure 2-24. Micro SD Interface block diagram ## 2.2.5.10.3.3 MMC2 - M.2 Key E Interface AM62A Low Power SK EVM has a M.2 Key E interface for connecting WiFi BT modules connected to MMC2, UART2 instances and McASP1 interface through buffers. This can be used to interface with a Wi-Fi, dual-band, 2.4 and 5GHz module with antennas supporting Industrial temperature grade. The M.2 is provided with 4-bit IO of the MMC2 interface supporting IEEE standard 802.11a/b/g/n data. The M.2 connector can be interfaced with modules that can offer high throughput and extended range along with Wi-Fi and Bluetooth coexistence for a power-optimized design. The M.2 Connector is provided with a 3.3V on board power supply to meet the power supply requirements of the interfacing modules. The MMC2 interface of the SOC is powered by the VDDSHV6 power domain, which is connected to 1.8V IO supply. Hardware www.ti.com Figure 2-25. M.2 Key E Interface block diagram #### 2.2.5.10.4 Board ID EEPROM AM62A Low Power SK EVM boards can be identified remotely from its version and serial number data stored on the onboard EEPROM. Board ID memory AT24C512C-MAHM-T from Microchip is interfaced to the I2C0 port of the SOC and is configured to respond to address 0x51 programmed with the header description. I2C address of the EEPROM can be modified by driving the A0 pin to high and A1, A2 pins to LOW. The first 259 bytes of memory are preprogrammed with identification information for each board. The remaining 65277 bytes are available to the user for data or code storage. Figure 2-26. Board ID EEPROM Block Diagram #### 2.2.5.11 Ethernet Interface The AM62A Low Power SK EVM offers two Ethernet Ports of 1 Gigabit Speed for external Communication. RGMII1 and RGMII2 Gigabit Ethernet CPSW Port from AM62A SOC is connected to the On-Board PHY Transceiver DP83867. CPSW\_RGMII1and CPSW\_RGMII2 Ports share a common MDIO Bus to communicate with the external PHY Transceiver. #### Note RGMII2 modular connector in E1 and E2 version EVM is descoped. Hardware Superior INSTRUMENTS www.ti.com Figure 2-27. Ethernet Interface block diagram - Rev E1 and E2 Figure 2-28. Ethernet Interface block diagram - Rev E3 and A # 2.2.5.11.1 CPSW Ethernet PHY Default Configuration The default configuration of the DP83867 is determined using a number of resistor pull-up and pull-down values on specific pins of the PHY. Depending on the values installed, each of the configuration pins can be set to one of four modes. The AM62A Low Power SK EVM uses the 48-pin QFN package which supports the RGMII interface. The DP83867 PHY uses four level configurations based on resistor strapping which generate four distinct voltages ranges. The resistors are connected to the RX data and control pins which are normally driven by the PHY and are inputs to the processor. The voltage range for each mode is shown below: Hardware Vincom Vinco Mode1 - 0V to 0.3V Mode 2 - 0.462V to 0.6303V Mode3 - 0.7425V to 0.9372V Mode4 - 2.2902V to 2.9304V Footprints for both pull-up and pull-down is provided on all the strapping pins except LED\_0. LED\_0 is for Mirror Enable, which is set to Mode1 by default, Mode4 is not applicable and Mode2, Mode3 option is not desired. The PHY is resistor strapped for the below configurations: PHY ADDR: 00000 Auto\_neg: Enabled ANG\_SEL: 10/100/1000 RGMII TXCLK skew: 0ns RGMII RXCLK skew: 2ns Table 2-8. CPSW Ethernet Strap Settings | Stuam Satting | | | Made | Value of Strap<br>Function | Description | |--------------------|----------------|---------------------------|------|----------------------------|----------------------------------| | Strap Setting | Pin Name | Strap Function | Mode | Function | Description | | | RX D2 | RX_D2 PHY_AD3 | | 0 | | | PHY Address | TON_DZ | PHY_AD2 | 1 | 0 | PHY Address: 0000 | | | RX_D0 | PHY_AD1 | 1 | 0 | FIII Addless. 0000 | | | KX_D0 | PHY_AD0 | 1 | 0 | | | Auto Negotiation | RX_DV/ RX_CTRL | Auto- neg | 3 | 0 | Autoneg Disable=0 | | | LED2 | RGMII Clock Skew<br>TX[1] | 5 | 0 | | | | LLDZ | RGMII Clock Skew<br>TX[0] | 5 | 0 | RGMIITX Clock Skew is set to 0ns | | | LED_1 | RGMIIClock Skew<br>TX[2] | 5 | 1 | | | Modes of Operation | | ANEG_SEL | 1 | 0 | Advertiseability of 10/100/1000 | | Modes of Operation | LED_0 | Mirror Enable | 1 | 0 | Mirror Enable<br>Disabled | | | GPIO_1 | RGMII Clock Skew<br>RX[2] | 1 | 0 | | | | GFIO_I | RGMII Clock Skew<br>TX[1] | 1 | 0 | RGMIIRX Clock Skew is set to 2ns | | | GPIO_0 | RGMII Clock Skew<br>RX[0] | 1 | 0 | | ## 2.2.5.12 GPIO Port Expander The I/O Expanders used in the AM62A Low Power SKEVM is a 24-Bit I2C based I/O Expander that is used for daughter cards plug-in detection and for generating resets and enable signals to various peripheral devices connected to it. The SoC\_I2C1 bus of the AM62A SOC is used to interface with the I/O Expanders. The I2C device addresses of the I/O Expander are 0x21 and 0x23. Table 2-9. IO EXPANDER - 01 | Pin No | SIGNAL DIRECTION | | PURPOSE | |--------|----------------------|--------|----------------------------------------------| | P00 | NC | - | - | | P01 | GPIO_CPSW1_RST | OUTPUT | CPSW Ethernet PHY-1 Reset Control GPIO | | P02 | BT_EN_SOC | OUTPUT | M.2 Module Bluetooth Enable | | P03 | MMC1_SD_EN | OUTPUT | SD Card Load Switch Enable | | P04 | VPP_EN | OUTPUT | SOC eFuse Voltage(VPP=1.8V) Regulator Enable | | P05 | EXP_PS_3V3_EN | OUTPUT | EXP CONN 3.3V Power Switch Enable | | P06 | EXP_PS_5V0_EN | OUTPUT | EXP CONN 5V Power Switch Enable | | P07 | EXP_HAT_DETECT | INPUT | EXP CONN HAT Board Detection | | P10 | GPIO_AUD_RSTn | OUTPUT | Audio Codec Reset Control GPIO | | P11 | GPIO_eMMC_RSTn | OUTPUT | eMMC Reset control GPIO | | P12 | UART1_FET_BUF_EN | OUTPUT | SOC UART1 Mux Select | | P13 | BT_UART_WAKE_SOC_3V3 | INPUT | BT UART WKUP Signal | | P14 | GPIO_HDMI_RSTN | OUTPUT | HDMI Transmitter Reset Control GPIO | | P15 | CSI_GPIO0 | NA | CSI0 GPIO1 | | P16 | CSI_GPIO1 | NA | CSI0 GPIO2 | | P17 | WLAN_ALERTn | INPUT | M.2 Module WLAN Alert | | P20 | HDMI_INTN | INPUT | HDMI Interrupt | | P21 | TEST_GPIO2 | INPUT | TEST GPIO2 from Test Automation Connector | | P22 | MCASP1_FET_EN | OUTPUT | | | P23 | MCASP1_BUF_BT_EN | OUTPUT | MCASP1 Enable and Direction Control | | P24 | MCASP1_FET_SEL | OUTPUT | | | P25 | UART1_FET_SEL | OUTPUT | UART1 Mux/Demux Selection control | | P26 | PD_I2C_IRQ | INPUT | Interrupt Request from PD Controller | | P27 | IO_EXP_TEST_LED | OUTPUT | User Test LED 2 | | | | | | Table 2-10 shows the list of signals being controlled by the Expander. ## Table 2-10. IO EXPANDER - 02 | 14515 2 10115 274 7445211 02 | | | | | | | |------------------------------|------------------------|----------------------------|------------------------------------------------|--|--|--| | Pin No | SIGNAL | DIRECTION | DEVICE | | | | | P10 | WL_LT_EN | OUTPUT | M.2 Interface Level Translator Enable | | | | | P11 | CSI_RSTZ | OUTPUT | CSI Reset control GPIO | | | | | P20 | SPI0_FET_SEL | OUTPUT | SOC SPI0 MUX Selection | | | | | P21 | SPI0_FET_OE | OUTPUT SOC SPI0 MUX Enable | | | | | | P22 | GPIO_CPSW2_RST | OUTPUT | CPSW Ethernet PHY-2 Reset Control GPIO | | | | | P23 | CSI_SEL2 | OUTPUT | CSI Mux/Demux Selection Control | | | | | P24 | CSI_EN | OUTPUT | CSI Mux/Demux Enable | | | | | P25 | AUTO_100M_1000M_CONFIG | OUTPUT | WLAN Reset control GPIO | | | | | P26 | CSI_VLDO_SEL | OUTPUT | CSI I/O Voltage selection control (VCC_CSI_IO) | | | | | P27 | SOC_WLAN_SDIO_RST | OUTPUT | M.2 Module WLAN/SDIO Reset | | | | Hardware Www.ti.com # 2.2.5.13 GPIO Mapping Table 2-11 describes the detailed GPIO mapping of AM62A SOC with AM62A Low Power SK EVM peripherals. Table 2-11. Mapping of AM62A SoC with AM62A Low Power SK EVM Peripherals | | 1able 2-11. N | napping or | AIVIOZA 3 | OC WITH AI | WOZA LOW | Power 5N | | ı Peri | pnerais | | |-----------|------------------------------------------------------------|-------------------------|------------------|---------------------|------------------------|-----------------------------------------|-------------------|-----------------|----------------------------------|---------------------------------------| | SL<br>NO. | GPIO Description | GPIO Netname | Functionality | GPIO Used | Package<br>Signal Name | Direction With<br>Respect to<br>Control | Defaul<br>t State | Active<br>State | Voltage<br>Domain on<br>SoC Side | Voltage Rail<br>Connected on<br>SKEVM | | 1 | Enable for WLAN Interface | WLAN_EN | ENABLE | GPIO0_71 | MMC2_SDCD | OUTPUT | LOW | HIGH | VDDSHV6 | SoC_DVDD1V8 | | 2 | WLAN Interrupt | WLAN_IRQ | INTERRUPT | GPIO0_72 | MMC2_SDWP | INPUT | HIGH | LOW | VDDSHV6 | SoC_DVDD1V8 | | 3 | Enable for BT Interface | BT_EN_SOC | ENABLE | MCU_GPIO0_0 | MCU_SPI0_CS | OUTPUT | LOW | HIGH | VDDSHV_MCU | SoC_DVDD3V3 | | 4 | CPSW Ethernet PHY Interrupt | CPSW_RGMII_<br>INTn | INTERRUPT | GPIO1_31 | EXTINTn | INPUT | HIGH | LOW | VDDSHV0 | SoC_DVDD3V3 | | 5 | OSPI Reset Control GPIO | GPIO_OSPI_R<br>STn | RESET | GPIO0_12 | OSPI0_CSn1 | OUTPUT | HIGH | LOW | VDDSHV1 | SoC_DVDD1V8 | | 6 | MCU Header GPIO0_16 | MCU_GPIO0_1<br>6 | GPIO | MCU_GPIO0_1<br>6 | MCU_MCAN1_<br>RX | NA | NA | NA | VDDSHV_CAN<br>UART | CAN_IO_3V3 | | 7 | MCU Header GPIO0_15 | MCU_GPIO0_1<br>5 | GPIO | MCU_GPIO0_1<br>5 | MCU_MCAN1_<br>TX | NA | NA | NA | VDDSHV_CAN<br>UART | CAN_IO_3V3 | | 8 | PMIC Interrupt | PMIC_INT_B | INTERRUPT | GPIO0_31 | EXTINTn | INPUT | HIGH | LOW | VDDSHV3 | SoC_DVDD3V3 | | 9 | CAN-FD fast wake up signal from switch | CAN_FD_WKU<br>P_SW_INH | | | | | | | | | | 10 | CAN-FD fast wake signal from MCU header | CAN_FD_WKU<br>P_HDR_INH | INTERRUPT | MCU_GPIO0_1<br>5 | MCU_MCAN1_<br>TX | INPUT | HIGH | LOW | VDDSHV_CAN<br>UART | CAN_IO_3V3 | | 11 | Interrupt Signal from Automotive<br>Ethernet ADD-ON board | CPSW_ETH2_I<br>NH | | | | | | | | | | 12 | User test LED control signal | SOC_GPIO1_4 | GPIO | GPIO1_49 | MMC1_SDWP | OUTPUT | LOW | HIGH | VDDSHV0 | SoC_DVDD3V3 | | 13 | Watchdog trigger input signal for<br>Watchdog Trigger mode | PMIC_WDOG_<br>TRIGG | ENABLE | MCU_GPIO0_1 | WKUP_I2C0_S<br>CL | IPNUT | LOW | HIGH | VDDSHV_MCU | SoC_DVDD3V3 | | 14 | WKUP Signal from RGMII2 | CPSW_ETH2_<br>WAKE | INTERRUPT | MCU_GPIO0_2 | WKUP_I2C0_S<br>DA | INPUT | LOW | HIGH | VDDSHV_MCU | SoC_DVDD3V3 | | 15 | User EXP Conn GPIO | EXP_GPIO1_2<br>2 | GPIO | GPIO1_22 | UART0_CTSn | NA | NA | NA | VDDSHV0 | SoC_DVDD3V3 | | 16<br>17 | IO Expander Interrupt User Interrupt | GPIO1_23_INT | INTERRUPT | GPIO1_23 | UART0_RTSn | INPUT | HIGH | LOW | VDDSHV0 | SoC_DVDD3V3 | | 18 | User EXP Conn GPIO | EXP_GPIO0_1<br>4 LT | GPIO | GPI00_14 | OSPI0_CSn3 | NA | NA | NA | VDDSHV1 | SoC_DVDD1P8 | | 19 | PMIC Standby Disable | PMIC_LPM_EN<br>0 | ENABLE | MCU_GPIO0_2 | PMIC_LPM_EN<br>0 | OUTPUT | LOW | HIGH | VDDSHV_CAN<br>UART | CAN_IO_3V3 | | 20 | User EXP Conn GPIO | EXP_EHRPWM<br>1_B | GPIO | GPIO1_10 | MCASP0_AXR<br>0 | NA | NA | NA | VDDSHV0 | SoC_DVDD3V3 | | | | | | IO EXPANDE | R - 01 | | | | | | | 1 | eMMC Reset control GPIO | GPIO_EMMC_<br>RSTN | RESET | IO_EXPANDER<br>-P11 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 2 | CPSW Ethernet PHY-1 Reset<br>Control GPIO | GPIO_CPSW1_<br>RST | RESET | IO_EXPANDER<br>-P01 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 3 | CPSW Ethernet PHY-2 Reset<br>Control GPIO | GPIO_CPSW2_<br>RST | RESET | IO_EXPANDER<br>-P00 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 4 | SD Card Load Switch Enable | MMC1_SD_EN | ENABLE | IO_EXPANDER<br>-P03 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 5 | SOC eFuse Voltage (VPP=1.8V)<br>Regulator Enable | VPP_EN | ENABLE | IO_EXPANDER<br>-P04 | | OUTPUT | LOW | HIGH | | VCC_3V3_SYS | | 6 | EXP CONN 3.3V PowerSwitch<br>Enable | EXP_PS_3V3_<br>EN | ENABLE | IO_EXPANDER<br>-P05 | | OUTPUT | LOW | HIGH | | VCC_3V3_SYS | | 7 | EXP CONN 5V PowerSwitch<br>Enable | EXP_PS_5V0_<br>EN | ENABLE | IO_EXPANDER<br>-P06 | | OUTPUT | LOW | HIGH | | VCC_3V3_SYS | | 8 | Audio Codec Reset Control GPIO | GPIO_AUD_RS<br>TN | RESET | IO_EXPANDER<br>-P10 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 9 | EXP CONN HAT Board Detection | EXP_HAT_DET<br>ECT | DETECTION | IO_EXPANDER<br>-P07 | | INPUT | HIGH | LOW | | VCC_3V3_SYS | | 10 | SOC UART1 Mux Select | UART1_FET_B<br>UF_EN | SELECT | IO_EXPANDER<br>-P12 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 11 | BT UART WKUP Signal | BT_UART_WA<br>KE_SOC | INTERRUPT | IO_EXPANDER<br>-P13 | | INPUT | HIGH | LOW | | VCC_3V3_SYS | | 12 | HDMI Transmitter Reset Control GPIO | GPIO_HDMI_R<br>STN | RESET | IO_EXPANDER<br>-P14 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 13 | Raspberry Pi Camera CSI0<br>GPIO1 | CSI_GPIO0 | INPUT/<br>OUTPUT | IO_EXPANDER<br>-P15 | | NA | NA | NA | | VCC_3V3_SYS | Table 2-11. Mapping of AM62A SoC with AM62A Low Power SK EVM Peripherals (continued) | | Table 2-11. Mappin | | 7 000 WII | ~ | -011 1 0110 | | · Ciip | ,,,c,u, | (0011tillit | ica, | |-----------|----------------------------------------------|-----------------------|-------------------|---------------------|------------------------|-----------------------------------------|-------------------|-----------------|----------------------------------|---------------------------------------| | SL<br>NO. | GPIO Description | GPIO Netname | Functionality | GPIO Used | Package<br>Signal Name | Direction With<br>Respect to<br>Control | Defaul<br>t State | Active<br>State | Voltage<br>Domain on<br>SoC Side | Voltage Rail<br>Connected on<br>SKEVM | | 14 | Raspberry Pi Camera CSI0<br>GPIO2 | CSI_GPIO1 | INPUT/<br>OUTPUT | IO_EXPANDER<br>-P16 | | NA | NA | NA | | VCC_3V3_SYS | | 15 | WLAN Alert Interrupt | WLAN_ALERT<br>n | INTERRUPT | IO_EXPANDER<br>-P17 | | INPUT | LOW | HIGH | | VCC_3V3_SYS | | 16 | HDMI Interrupt | HDMI_INTN | INTERRUPT | IO_EXPANDER<br>-P20 | | INPUT | HIGH | LOW | | VCC_3V3_SYS | | 17 | TEST GPIO2 from Test<br>Automation Connector | TEST_GPIO2 | GPIO | IO_EXPANDER<br>-P21 | | INPUT | HIGH | LOW | | VCC_3V3_SYS | | 18 | | MCASP1_FET_<br>EN | ENABLE | IO_EXPANDER<br>-P22 | | OUTPUT | LOW | LOW | | VCC_3V3_SYS | | 19 | MCASP1 Enable and Direction | MCASP1_BUF<br>_BT_EN | ENABLE | IO_EXPANDER<br>-P23 | | OUTPUT | LOW | HIGH | | VCC_3V3_SYS | | 20 | Control | MCASP1_FET_<br>SEL | DIRECTION CONTROL | IO_EXPANDER<br>-P24 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 21 | | UART1_FET_S<br>EL | DIRECTION CONTROL | IO_EXPANDER<br>-P25 | | OUTPUT | HIGH | LOW | | | | 22 | Power Delivery I2C Interrupt<br>Request | PD_I2C_IRQ | INTERRUPT | IO_EXPANDER<br>-P26 | | INPUT | HIGH | LOW | | VCC_3V3_SYS | | 23 | IO EXPANDER - 01 | IO_EXP_TEST<br>_LED | GPIO | IO_EXPANDER<br>-P27 | | ОИТРИТ | LOW | HIGH | | VCC_3V3_SYS | | | | | | IO EXPANDER | R - 02 | | | | | | | 1 | SoC SPI0 MUX Selection | SPI0_FET_SEL | ENABLE | IO_EXPANDER<br>-P20 | | ОИТРИТ | LOW | HIGH | | VCC_3V3_SYS | | 2 | SoC SPI0 MUX Enable | SPI0_FET_OE | CONTROL | IO_EXPANDER<br>-P21 | | OUTPUT | LOW | LOW | | VCC_3V3_SYS | | 3 | CSI Regulator Enable (VCC_CSI_IO) | CSI_VLDO_SE<br>L | ENABLE | IO_EXPANDER<br>-P26 | | OUTPUT | LOW | HIGH | | VCC_3V3_SYS | | 4 | WLAN Reset control GPIO | SOC_WLAN_S<br>DIO_RST | RESET | IO_EXPANDER<br>-P27 | | OUTPUT | HIGH | LOW | | VCC_3V3_SYS | | 5 | Wilink Enable | WL_LT_EN | ENABLE | IO_EXPANDER<br>-P10 | | ОИТРИТ | LOW | LOW | | VCC_3V3_SYS | | 6 | CSI Reset control GPIO | CSI_RSTZ | RESET | IO_EXPANDER<br>-P11 | | ОИТРИТ | LOW | HIGH | | VCC_3V3_SYS | | 7 | CSI flex and mipi MUX Selection | CSI_SEL2 | ENABLE | IO_EXPANDER<br>-P23 | | ОИТРИТ | HIGH | HIGH | | VCC_3V3_SYS | | 6 | CSI MUX Enable | CSI_EN | ENABLE | IO_EXPANDER<br>-P24 | | OUTPUT | HIGH | HIGH | | VCC_3V3_SYS | | | | | | | | | | | | | ### 2.2.5.14 Power ## 2.2.5.14.1 Power Requirements AM62A Low Power SK EVM can be powered through either of the two USB Type C Connectors – - Connector1(J13) Power role SINK, No Data role - Connector2(J15) Power role DRP, Data role USB 2.0 DFP or UFP The AM62A SK EVM supports voltage input ranges of 5V - 15V and 3A of current. A USB PD controller Mfr. Part# TPS65988DHRSHR is used for PD negotiation upon cable detection to get necessary power required for the board. Connector 1 is configured to be an UFP Port and has no Data role. Connector 2 is configured as a DRP port, it can act as DFP only when the board is being powered by Connector 1. When both the connectors are connected to external power supply, the port with highest PD power contract is selected to power the board. Table 2-12. Type-C Power Roles | J13 (UFP) | J15 (DRP) | BoardPower | Remarks | |------------|------------|----------------|----------------------------------------------------------------------------------------------| | Plugged in | NC | ON - J13 | J13 is UFP and can only sink<br>power and J15 can act as DFP<br>if a peripheral is connected | | NC | Plugged in | ON - J15 | J15 is UFP and can only sink power | | Plugged in | Plugged in | ON- J13 or J15 | Board is powered by the port with highest PD power contract | Hardware www.ti.com The PD IC uses a SPI EEPROM to load the necessary configuration on power up so it can negotiate a power contract with a compatible power source. The configuration file is loaded to the EEPROM using header J11. Once the EEPROM is programmed the PD obtains the configuration files via SPI communication. Upon loading the configuration files the PD negotiates with the source to obtain the necessary power requirement. #### Note The EEPROM is pre-programmed with the configuration file for the operation of the PD controller. Power indication LEDs are provided for both the Type-C connectors for the user to identify which connector is powering the SKEVM Board. Anexternal power supply (Type-C output) can be used to power the EVM but is not included as part of the SKEVM kit. ## The external power supply requirements (Type-C) are: Minimum Voltage: 5VDC, Recommended Minimum Current: 3000mA Maximum Voltage: 15VDC, Maximum current: 5000mA Table 2-13. Recommended Power Supplies | Manufacturer | Manufacturer Part # | |---------------|----------------------| | GlobTek, Inc. | TR9CZ3000USBCG2R6BF2 | | Qualtek | QADC-65-20-08CB | #### Note Because SK-AM62A implements USB PD for power, the device is able to negotiate to the highest Voltage/Current combination supported by both the Device and Power Adapter, as such, if the power supply exceeds the maximum voltage and current requirements listed above is acceptable as long as the power adapter is compliant with the USB-C PD specification. ### **Note** TI recommends using an external power supply or power accessory that complies with applicable regional safety standards such as (by example) UL, CSA, VDE, CCC, PSE, and so forth. ## 2.2.5.14.2 Power Input Both Type-C Connectors (VBUS and CC lines) are connected to a Dual PD controller Mfr Part# TPS65988. The TPS65988 is a stand-alone USB Type-C and Power Delivery (PD) controller providing cable plug and orientation detection for two USB Type-C Connectors. Upon cable detection, the TPS65988 communicates on the CC wire using the USB PD protocol. When cable detection and USB PD negotiation are complete, the TPS65988 enables the appropriate power path. The two internal power paths of TPS65988 are configured as sink paths for the two Type-C ports and an external FET path is provided for Type-C CONN 2 to source 5V when acting as DFP. The external FET path is controlled by GPIO17/PP\_EXT2 of the PD controller along with a resistor option to also enable using USB0 DRVVBUS from AM62A SOC. TPS65988 PD controller can provide an output of 3A (15V max) through CC negotiation. The VBUS pins from both the Type C connectors are connected to the VBUS pins of the PD controller. The output of the PD is VMAIN which is suplied to on board Buck-Boost and Buck regulators to generate fixed 5V and 3.3V supply for the SKEVM board. Figure 2-29. Power Input block diagram Hardware Www.ti.com #### 2.2.5.14.3 Power Supply AM62A Low Power SK EVM utilizes an array of DC-DC converters to supply the various memories, clocks, SOC and other components on the board with the necessary voltage and the power required. Figure 2-30 shows the various discrete regulators, PMIC and LDOs used to generate power rails and the current consumption of each peripheral on AM62A Low Power SK EVM board. Figure 2-30. Power Architecture The following sections describe the power distribution network topology that supplies the SKEVM board, supporting components and reference voltages. The AM62A Low Power SK EVM board includes a power solution based on combination of PMIC and discrete power supply components. The initial stage of the power supply will be VBUS voltage from either of the two USB Type C connectors J13 and J15. USB Type-C Dual PD controller of Mfr. Part# TPS65988DHRSHR is used for negotiation of the required power to the system. Buck-Boost controller TPS630702RNMR and Buck converter LM5141-Q1 are used for the generation of 5V and 3.3V respectively and the input to the regulators is the PD output. These 3.3V and 5V are the primary voltages for the AM62A Low Power SK EVM Board power resources. The 3.3V supply generated from the Buck regulator LM5141-Q1 is the input supply to the PMIC, various SOC regulators and LDOs. The 5V supply generated from the Buck Boost regulator TPS630702RNMR is used for powering the onboard peripherals. Discrete regulators and LDOs used on Board are: - TPS62824DMQR- To generate VDD\_2V5 rail for PHY and DDR peripherals - TLV75510PDQNR– To generate VDD\_1V0 for Ethernet PHYs - TLV75512PDQNR- To generate VDD\_1V2 for HDMI Framer - TPS65931-Q1 (PMIC) To generate various SoC and Peripheral supplies - TPS62177 Regulator Powering the always on circuits of Test Automation Section - TLV705075YFPT LDO VDD\_CANUART power of SoC - TPS79601LDO XDS110 On board emulator - TPS73533LDO FT4232 UART to USB Bridge - TLV7103318DSET LDO CSI IO supply for MIPI camera boards Additionally, GPIO from the test automation header is connected to the nPWRON/ ENABLE pin of PMIC to control ON/OFF of the SKEVM via the test automation board. It only disables the VCC\_5V0 output of TPS630702RNMR from which several other power supplies are derived. ### 2.2.5.14.4 AM62A SoC Power The Core voltage of the AM62A SOC can be 0.75V or 0.85V based on the PMIC Configuration and on the power optimization requirement. By Default the PMIC is configured to supply VDD\_CORE to 0.75V. It can be changed to 0.85V by changing the PMIC Configuration register. Current monitors are provided on all the SOC Power rails. The SOC has different IO groups. Each IO group is powered by specific power supplies as listed in Table 2-14. Table 2-14. Soc Power Supply | SI.No | Power Supply | SoC Supply Rails | IO Power Group | Voltage | | |-------|------------------|------------------|----------------|-----------|--| | | | VDDA_CORE_USB | USB | | | | 4 | VDD CODE | VDDA_CORE_CSI | CSI | 0.75/0.05 | | | 1 | VDD_CORE | VDD_CANUART | CANUART | 0.75/0.85 | | | | | VDD_CORE | CORE | | | | 2 | VDDR_CORE | VDDR_CORE | CORE | 0.85 | | | | | VDDA_1V8_CSIRX | CSI | | | | | | VDDA_1V8_USB | USB | | | | 3 | VDDA_1V8 | VDDA_1V8_MCU | MCU GENERAL | 1.8 | | | | | VDDA_1V8_OSCO | OSCO | | | | | | VDDA_PLL[0:4] | | | | | 4 | VDD I DDDD4 | VDDS_DDR | DDDO | 4.4 | | | 4 | VDD_LPDDR4 | VDDS_DDR_C | DDR0 | 1.1 | | | 5 | CAN_IO_3V3 | VDDSHV_CANUART | CANUART | 3.3 | | | 6 | VPP_1V8 | VPP_1V8 | | 1.8 | | | 7 | SoC_VDDSHV5_SDIO | VDDSHV5 | MMC1 | 3.3/ 1.8 | | | | | VDDSHV1 | OSPI | | | | 0 | COC DVDD4V0 | VDDSHV4 | MMC0 | 1.0 | | | 8 | SOC_DVDD1V8 | VDDSHV6 | MMC2 | 1.8 | | | | | VMON_1P8_SOC | | | | | | | VDDSHV0 | GENERAL | | | | | | VDDSHV2 | RGMII | | | | 0 | COC DVDD01/0 | VDDSHV3 | GPMC | 2.2 | | | 9 | SOC_DVDD3V3 | VDDSHV_MCU | MCU GENERAL | 3.3 | | | | | VMON_3P3_SOC | | | | | | | VDDA_3P3_USB | USB | | | Hardware www.ti.com #### 2.2.5.14.5 Current Monitoring INA231 power monitor devices are used to monitor current and voltage of various power rails of AM62A Low Power processor. The INA231 interfaces to the AM62A Low Power through I2C interface (SoC\_I2C1). Four terminal, high precision shunt resistors are provided to measure load current. | 1000 2 101 1177 120 200100 7 101 00000 | | | | | | | | |----------------------------------------|-------------|----------------|-------------------------------------------------|--|--|--|--| | Source | Supply net | Device Address | Value of the Shunt Connected to the Supply Rail | | | | | | VCC_CORE | VDD_CORE | 0x40 | 1mΩ± 1% | | | | | | VCC_0V85 | VDDR_CORE | 0x41 | 10mΩ± 1% | | | | | | VCC_3V3_SYS | SoC_DVDD3V3 | 0x4C | 10mΩ± 1% | | | | | | VCC1V8_SYS | SoC_DVDD1V8 | 0x45 | 10mΩ± 1% | | | | | | VDDA1V8 | VDDA_1V8 | 0x4D | 10mΩ± 1% | | | | | | VCC1V1 | VDD_LPDDR4 | 0x47 | 1mΩ± 1% | | | | | Table 2-15. INA I2C Device Adresses ## 2.2.5.15 AM62A Low Power SK EVM User Setup and Configuration #### 2.2.5.15.1 Boot Modes The boot mode for the SK EVM board is defined by two banks of switches SW2 and SW3 or by the I2C buffer connected to the Test automation connector. This allows for AM62A SOC Boot mode control by either the user (DIP Switch Control) or by the Test Automation connector. All the bits of switch (SW2 and SW3) have weak pull down resistor and a strong pull up resistor as shown in Figure 2-31. Note that OFF setting provides a low logic level ('0') and an ON setting provide a high logic level ('1'). Figure 2-31. Bootmode Switches The boot mode pins of the SOC have associated alternate functions during normal operation. Hence, isolation is provided using Buffer IC's to cater for alternate pin functionality. The output of the buffer is connected to the boot mode pins on the AM62A SOC and the output is enabled only when the boot mode is needed during a reset cycle. The input to the buffer is connected to the DIP switch circuit and to the output of an I2C IO Expander set by the test automation circuit. If the test automation circuit controls the boot mode, all the switches can be manually set to the OFF position. The boot mode buffer is powered by an always ON power supply to make sure that the boot mode remains present even if the SOC is power cycled. Switch SW2 and SW3 bits [15:0] are used to set the SOC Boot mode. The switch map to the boot mode functions is provided in the tables below. # Table 2-16. Bootmode Pin Strapping | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------------|--------------|---------------------------------------------|-------|---------|-------|--------------------|---------|------|---------|---------|------|------|---------|------------|------| | Reserv<br>ed | Reserv<br>ed | Backup<br>Boot<br>Mode<br>Config<br>uration | | Boot Mo | de | Primary<br>Configu | Boot Mo | de | Primary | Boot Mo | de | | PLL Cor | nfiguratio | n | ## Table 2-17. PLL Reference Clock Selection BOOTMODE[2:0] | SW2.3 | SW2.2 | SW2.1 | PLL REF CLK (MHz) | |-------|-------|-------|-------------------| | OFF | OFF | OFF | 19.2 | | OFF | OFF | ON | 20 | | OFF | ON | OFF | 24 | | OFF | ON | ON | 25 | | ON | OFF | OFF | 26 | | ON | OFF | ON | 27 | | ON | ON | OFF | RSVD | | ON | ON | ON | RSVD | # Table 2-18. Boot Device Selection BOOTMODE[6:3] | Table 2-10. Boot Device Selection BOOT MODE[0.3] | | | | | | | | | |--------------------------------------------------|-------|-------|-------|---------------------------------|--|--|--|--| | SW2.7 | SW2.6 | SW2.5 | SW2.4 | Primary Boot Device<br>Selected | | | | | | OFF | OFF | OFF | OFF | Serial NAND | | | | | | OFF | OFF | OFF | ON | OSPI | | | | | | OFF | OFF | ON | OFF | QSPI | | | | | | OFF | OFF | ON | ON | SPI | | | | | | OFF | ON | OFF | OFF | Ethernet RGMII | | | | | | OFF | ON | OFF | ON | Ethernet RMII | | | | | | OFF | ON | ON | OFF | I2C | | | | | | OFF | ON | ON | ON | UART | | | | | | ON | OFF | OFF | OFF | MMC/SD card | | | | | | ON | OFF | OFF | ON | eMMC | | | | | | ON | OFF | ON | OFF | USB0 | | | | | | ON | OFF | ON | ON | GPMC NAND | | | | | | ON | ON | OFF | OFF | GPMC NOR | | | | | | ON | ON | OFF | ON | Rsvd | | | | | | ON | ON | ON | OFF | xSPI | | | | | | ON | ON | ON | ON | No boot/Dev Boot | | | | | # Table 2-19. Primary Boot Media Configuration BOOTMODE [9:7] | SW3.2 | SW3.1 | SW2.8 | Boot Device | |-----------|-------------|-------------|----------------| | Reserved | Read Mode 2 | Read Mode 1 | Serial NAND | | Reserved | Iclk | Csel | QSPI | | Reserved | Iclk | Csel | OSPI | | Reserved | Mode | Csel | SPI | | Clkout | 0 | Link Info | Ethernet RGMII | | Clkout | Clk src | 0 | Ethernet RMII | | Bus Reset | Reserved | Addr | I2C | | Reserved | Reserved | Reserved | UART | | 1 | Reserved | Fs/raw | MMC/ SD card | | Reserved | Reserved | Reserved | eMMC | Hardware www.ti.com Table 2-19. Primary Boot Media Configuration BOOTMODE [9:7] (continued) | j = j j | | | | | |-----------|-----------|-----------|------------------|--| | SW3.2 | SW3.1 | SW2.8 | Boot Device | | | Core Volt | Mode | Lane swap | USB0 | | | Reserved | Reserved | Reserved | GPMC NAND | | | Reserved | Reserved | Reserved | GPMC NOR | | | Reserved | Reserved | Reserved | Reserved | | | SFPD | Read Cmd | Mode | xSPI | | | Reserved | ARM/Thumb | No/Dev | No boot/Dev Boot | | **Table 2-20. Serial NAND Configuration Fields** | <b>BOOTMODE Pins</b> | Field | Value | Description | |----------------------|-------------|-------|-------------------------------------------------------------------------------------| | | | 0 | Reserved (Read mode is taken from Read Mode 1 | | 8 [SW3.1] | Read Mode 2 | 1 | SPI/ 1-1-1 mode (Read mode is taken from Read<br>Mode 2 and Read Mode 1 is ignored) | | 7 [SW2.8] | Read Mode 1 | 0 | OSPI/ 1-1-8 Mode (valid only when Read Mode 2 is 0) | | | Read Mode 1 | 1 | OSPI/ 1-1-4 Mode (valid only when Read Mode 2 is 0) | **Table 2-21. OSPI Boot Configuration Fields** | BOOTMODE Pins | Field | Value | Description | |---------------|-------|-------|-----------------------| | 7 [SW2.8] | Csel | 0 | Boot Flash is on CS 0 | | | | 1 | Boot Flash is on CS 1 | Table 2-22. QSPI Boot Configuration Fields | BOOTMODE Pins | Field | Value | Description | |----------------|-------|-------|-----------------------| | 7 [SW2.8] Csel | Cool | 0 | Boot Flash is on CS 0 | | | Csei | 1 | Boot Flash is on CS 1 | Table 2-23. SPI Boot Configuration Fields | <b>BOOTMODE Pins</b> | Field | Value | Description | |----------------------|-------|-------|-----------------------| | 8 [SW3.1] | Mode | 0 | SPI Mode 0 | | | | 1 | SPI Mode 3 | | 7 [SW2.8] | Csel | 0 | Boot Flash is on CS 0 | | | | 1 | Boot Flash is on CS 1 | Table 2-24. Ethernet RGMII Boot Configuration Fields | BOOTMODE Pins | Field | Value | Description | |---------------|-----------|-------|---------------------------------------------------| | 9 [SW3.2] | Clkout | 0 | Must be set to 0 to choose external clock | | | Cikout | 1 | Reserved | | 8 [SW3.1] Do | Delay | 0 | Must be set to 0 for RGMII with internal Tx delay | | | | 1 | Reserved | | 7 [SW2.8] | Link info | 0 | MDIO PHY scan used for link parameters | | | | 1 | Link parameters programmed by the ROM | Table 2-25. Ethernet RMII Boot Configuration Fields | Table 2 20. Ethernet Kimi Boot Connigaration Floras | | | | |-----------------------------------------------------|---------|-------|-----------------------------------------| | BOOTMODE Pins | Field | Value | Description | | 9 [SW3.2] | Clkout | 0 | 50MHz clock not generated on CLKOUT0 | | | | 1 | 50MHz clock generated on CLKOUT0 | | 8 [SW3.1] | Clk src | 0 | External clock source for RMII1_REF_CLK | | | | 1 | Internal clock source for RMII1_REF_CLK | | 7 [SW2.8] | RMII | 0 | This bit must be set to 0 | | | | 1 | Reserved | Table 2-26. Ethernet RMII Clocking | 14010 1 101 11101110t 1411111 010011111g | | | | | |------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--| | BOOTMODE Pin 9 (Clk out) | BOOTMODE Pin 8 (Clk src) | Description | | | | 0 | 0 | 50MHz external source to RMII_REF_CLK and to external Ethernet PHY input clock (CLKOUT0 is unused) These are the recommended settings | | | | 0 | 1 | Not a valid configuration | | | | 1 | 0 | CLKOUT0 is configured to 50MHz and connect to both RMII1_REF_CLK and to external Ethernet PHY input clock | | | | 1 | 1 | Not a valid configuration | | | Table 2-27. Ethernet Backup Boot Configuration Field | | | - | | |------------------|-----------|-------|---------------------------------| | BOOTMODE Pins | Field | Value | Description | | 13 [SW3.2] Inter | Interface | 0 | RGMII with internal TX delay | | 13 [3443.2] | Interrace | 1 | RMII with external clock source | **Table 2-28. I2C Boot Configuration Fields** | 1440.0 = 101.120 = 2001 001.11gu. 44.101 1 101.40 | | | | |---------------------------------------------------|-----------|-------|----------------------------------| | <b>BOOTMODE Pins</b> | Field | Value | Description | | 9 [SW3.2] Bus reset | Rue rocot | 0 | Hung bus reset attempt after 1ms | | | bus reset | 1 | No hung bus reset attempted | | 7 [SW2.8] | Address | 0 | EEPROM's address is 0x50 | | | | 1 | EEPROM's address is 0x51 | # **Table 2-29. SD Card Boot Configuration Fields** | <b>BOOTMODE Pins</b> | Field | Value | Description | |----------------------------------------|----------|-----------------------------------------------------|------------------| | 9 [SW3.2]<br>13 <sup>(1)</sup> [SW3.2] | 0 | Reserved | | | | 1 | MMC Port 1 (4 bit width). This bit must be set to 1 | | | 7 [SW2.8] FS. | FS/Raw | 0 | File system mode | | | 1 G/INaw | 1 | Raw Mode | ## (1) When MMCSD is the backup mode ## Table 2-30. eMMC Boot Configuration Fields | · · · · · · · · · · · · · · · · · · · | | | | | |---------------------------------------|---------|-------|-------------------------------------------------------|--| | <b>BOOTMODE Pins</b> | Field | Value | Description | | | 9 [SW3.2] | Port | 0 | MMCSD Port 0 (8 bit width). This bit must be set to 0 | | | 13 <sup>(1)</sup> [SW3.2] | Port | 1 | Reserved | | | 7 [2\\/2 0] | FS/Raw | 0 | Filesystem mode | | | 7 [SW2.8] | I-3/Naw | 1 | Raw Mode | | ## (1) When MMCSD is the backup mode ## **Table 2-31. USB Boot Configuration Fields** | Table 2 of 1. God Book Golffiguration Fields | | | | | |----------------------------------------------|--------------|-------|-----------------------------------|--| | <b>BOOTMODE Pins</b> | Field | Value | Description | | | 9 [SW3.2] | Coro Voltago | 0 | 0.85V core voltage | | | 9 [3773.2] | Core Voltage | 1 | 0.75V core voltage | | | 8 [SW3.1] | Mode | 0 | DFU (USB device firmware upgrade) | | | 13 <sup>(1)</sup> [SW3.2] | Mode | 1 | Host (MSC boot) | | | 7 (0)4/0 01 | Long Swan | 0 | D+/D- lines are not swapped | | | 7 [SW2.8] | Lane Swap | 1 | D+/D- lines are swapped | | <sup>(1)</sup> When USB is the backup mode. Hardware INSTRUMENTS www.ti.com Table 2-32. xSPI Boot Configuration Fields | <b>BOOTMODE Pins</b> | Field | Value | Description | | |----------------------|-------------|-------|-----------------------|--| | 9 [SW3.2] | SFDP | 0 | SFDP disabled | | | 9 [3003.2] | SFDF | 1 | SFDP enabled | | | 0.1014/0.41 | Read cmd | 0 | 0x0B Read Command | | | 8 [SW3.1] | rveau ciliu | 1 | 0xEE Read Command | | | 7 [SW2.8] | Mada | 0 | 1S-1S-1S mode @ 50MHz | | | | Mode | 1 | 8D-8D-8D mode @ 25MHz | | Table 2-33. Backup Bootmode Selection BOOTMODE[12:10] | SW3.5 | SW3.4 | SW3.3 | Backup Boot Device Selected | |-------|-------|-------|-----------------------------| | OFF | OFF | OFF | None(No backup mode) | | OFF | OFF | ON | USB | | OFF | ON | OFF | Reserved | | OFF | ON | ON | UART | | ON | OFF | OFF | Ethernet | | ON | OFF | ON | MMC/SD | | ON | ON | OFF | SPI | | ON | ON | ON | I2C | #### 2.2.5.15.2 User Test LEDs TheAM62A Low Power SK EVM board contains two LEDs for user defined functions. Table 2-34 indicates the User test LEDs and the associated GPIOs used to control it. Table 2-34. User Test LEDs and the Associated GPIOs | SI# | LED | GPIO used | SCHNet Names | |-----|-----|-------------|-----------------| | 1 | LD1 | GPIO1_49 | SOC_GPIO1_49 | | 2 | LD5 | U92.24(P27) | IO_EXP_TEST_LED | ## 2.2.5.16 Expansion Headers The AM62A Low Power SK EVM features two expansion Headers, 40 pin User expansion connector & 28 pin MCU Header. ## 2.2.5.16.1 User Expansion Connector The AM62A Low Power SK EVM supports RPi expansion interface using a 40-pin User expansion connector Mfr. Part# PEC20DAAN. Three mounting holes are oriented with the connector to allow for connection of these HAT boards. The following interfaces and IOs are included on to the 40 pin User Expansion connector: - 2x SPI: SPI0 with 2 CS and SPI2 with 3 CS - 2x I2C: SoC\_I2C0 and SoC\_I2C2 - 1x UART: UART5 - 2x PWM: EHRPWM0 A, EHRPWM1 B - 1x CLK: CLKOUT0 - 10x GPIO: GPIOs from main domain - 5V and 3.3V supply (current limited to 155mA and 500mA) Each of the power supplies 5V and 3.3V are current limited to 155mA and 500mA, respectively. This is achieved by using two individual load switch TPS22902YFPR and TPS22946YZPR. Enable for the load switches are controllable by an I2C based GPIO Port expander. Signals routed from User Expansion connector are listed in Table 2-35. Hardware # Table 2-35. 40 Pin Power Connector Pinout | Pin No. | Soc Ball | Net name | |---------|----------|-------------------------------------| | 1 | - | VCC3V3_EXP | | 2 | - | VCC5V0_EXP | | 3 | M20 | EXP_I2C2_SDA | | 4 | - | VCC5V0_EXP | | 5 | M22 | EXP_I2C2_SCL | | 6 | - | DGND | | 7 | B16 | EXP_CLKOUT0 | | 8 | C18 | EXP_UART5_TXD | | 9 | - | DGND | | 10 | B17 | EXP_UART5_RXD | | 11 | A19 | EXP_SPI2_CS1 | | 12 | A21 | EXP_SPI2_CLK | | 13 | M21 | EXP_GPI00_42 | | 14 | - | DGND | | 15 | F14 | EXP_GPIO1_22 | | 16 | R17 | EXP_GPIO0_38 | | 17 | - | VCC3V3_EXP | | 18 | K17 | EXP_GPIO0_39 | | 19 | B15 | EXP_SPI0_D0 | | 20 | - | DGND | | 21 | E15 | EXP_SPI0_D1 | | 22 | G20 | EXP_GPI00_14 | | 23 | A17 | EXP_SPI0_CLK | | 24 | D16 | EXP_SPI0_CS0 | | 25 | - | DGND | | 26 | C16 | EXP_SPI0_CS1 | | 27 | E16 | SoC_I2C0_SDA | | 28 | D17 | SoC_I2CO_SCL | | 29 | M18 | EXP_GPIO0_36 | | 30 | L18 | EXP_GPI00_32 | | 31 | L17 | EXP_GPIO0_33 | | 32 | K18 | EXP_GPIO0_40/ PR0_ECAP0_IN_APWM_OUT | | 33 | B20 | EXP_EHRPWM1_B | | 34 | - | DGND | | 35 | B21 | EXP_SPI2_CS0/EHRPWM0_A | | 36 | B18 | EXP_SPI2_CS2 | | 37 | M19 | EXP_GPI00_41 | | 38 | B19 | EXP_SPI2_D1/ECAP2_IN_APWM_OUT | | 39 | - | EXP_HAT_DETECT | | 40 | C19 | EXP_SPI2_D0 | Hardware www.ti.com #### 2.2.5.16.2 MCU Connector AM62A Low Power SK EVM has a 14 x 2 standard 0.1" spaced MCU connector which includes signals connected to the MCU Domain of the SOC. The connected signals include MCU\_I2C0, MCU\_UART0 (with flow control), MCU\_SPI0 and MCU\_MCAN0 signals. Additional control signals connected on the Header includes CONN\_MCU\_RESETz, CONN\_MCU\_PORz, MCU\_RESETSTATz, MCU\_SAFETY\_ERRORn, 3.3V IO supply and GND. MCU\_UART0 signals from AM62A SOC are connected to both MCU Header and FT4232 Bridge through a MUX Mfr Part # SN74CB3Q3257PWR. The MCU Header does not include the Board ID memory interface. Allowed current limit is 100mA on 3.3V rail. Figure 2-32. MCU Connector Interface Table 2-36. MCU Table Connector | Pin No. | SoCBall No. | Netname | |---------|-------------|---------------------| | 1 | - | VCC_3V3_SYS | | 2 | - | DGND | | 3 | - | DGND | | 4 | B12 | MCU_SPI0_D1 | | 5 | D7 | CAN_FD_WKUP_HDR_INH | | 6 | A15 | MCU_SPI0_D0 | | 7 | - | DGND | | 8 | C11 | MCU_SPI0_CS1 | | 9 | - | DGND | | 10 | D7 | MCU_GPIO0_15 | | 11 | B9 | MCU_GPIO0_16 | | 12 | B11 | MCU_UART0_CTS_CONN | ## Table 2-36. MCU Table Connector (continued) | Pin No. | SoCBall No. | Netname | |---------|-------------|-----------------------| | 13 | D8 | MCU_UART0_RXD_CONN | | 14 | - | DGND | | 15 | - | DGND | | 16 | C7 | MCU_MCAN0_TX | | 17 | D10 | MCU_UART0_RTS_CONN | | 18 | B13 | MCU_SPI0_CLK | | 19 | F8 | MCU_UART0_TXD_CONN | | 20 | - | DGND | | 21 | D9 | MCU_I2C0_SDA | | 22 | E8 | MCU_MCAN0_RX | | 23 | D14 | MCU_RESETSTATz | | 24 | E12 | MCU_I2C0_SCL | | 25 | C12 | CONN_MCU_RESETz | | 26 | B8 | MCU_SAFETY_ERRORz_3V3 | | 27 | - | DGND | | 28 | A7 | CONN_MCU_PORz | ## 2.2.5.17 I2C Address Mapping There are four I2C interfaces used in SK EVM board: - SoC\_I2C0 Interface: SoC I2C[0] is connected to Board ID EEPROM, User Expansion Connector Header, USB PD controller and PMIC - SOCI2C1 Interface: SoC I2C[1] is connected to Test Automation Header, Current Monitors (x6), Temperature Sensors (x2), Audio Codec, HDMI Transmitter & GPIO Port Expander (x2). - SOCI2C2 Interface: SoC I2C[2] is connected to the User Expansion Connector Header and both the CSI Camera connectors (Flex and MIPI). - MCUI2C0 Interface: MCU I2C[0] is connected to the MCU Header and PMIC. Figure 2-33 depicts the I2C tree, and Table 2-37 provides the complete I2C address mapping details present on the AM62A Low Power SK EVM. Hardware Superior INSTRUMENTS www.ti.com Figure 2-33. AM62A LP SK EVM I2C Tree - Rev E1 and E2 Figure 2-34. AM62A LP SK EVM I2C Tree - Rev E3 and A Hardware Design Files Www.ti.com Table 2-37. I2C Mapping Table | I2C Port | Device/Function | Part # | I2C Address | |--------------|--------------------------|--------------------------------------|-------------------------------------| | SoC_I2C0 | Board ID EEPROM | AT24C512C-MAHM-T | 0x51 | | SoC_I2C0 | User Expansion Connector | <connector interface=""></connector> | | | SoC_I2C0 | USB PD Controller | TPS65988DHRSHR | 0x38, 0x3F | | SoC_I2C0 | PMIC | TPS65931-Q1 | 0x48, 0x49, 0x5A, 0x5B | | SoC_I2C1 | Test Automation Header | <connector interface=""></connector> | | | SoC_I2C1 | Current Monitors | INA231AIYFDR | 0x40, 0x41, 0x4C, 0x45, 0x4D & 0x47 | | SoC_I2C1 | Temperature Sensors | TMP100NA/3K | 0x48, 0x49 | | SoC_I2C1 | Audio Codec | TLV320AIC3106IRGZT | 0x1B | | SoC_I2C1 | HDMI Transmitter | Sil9022ACNU | 0x3B, 0x3F, 0x62 | | SoC_I2C1 | GPIO Port Expander | TCA6424ARGJR | 0x22, 0x23 | | SoC_I2C2 | CSI MIPI Connector | <connector interface=""></connector> | | | | CSI Flex Connector | | | | SoC_I2C2 | User Expansion Connector | <connector interface=""></connector> | | | MCU_I2C0 | PMIC | TPS65931-Q1 | | | MCU_I2C0 | MCU Header | <connector interface=""></connector> | | | Others | | | | | BOOTMODE_I2C | I2C Bootmode Buffer | TCA6424ARGJR | 0x22 | | BOOTMODE_I2C | Test Automation Header | <connector interface=""></connector> | | # 3 Hardware Design Files # 3.1 Schematics, PCB Layout and BOM - Design files Engineering Revision E1, E2, E3: https://www.ti.com/lit/zip/SPRR459 - Design files for AMB package: https://www.ti.com/lit/zip/SPRR491 - Design files for ANF package: https://www.ti.com/lit/zip/SPRCAM0 ## **4 Additional Information** ## 4.1 Known Hardware or Software Issues | Issue Number | Issue Title | Issue Description | Variant(s) Affected | |--------------|-------------------------------------|---------------------------------------------------------|---------------------| | 1 | eMMC operation | eMMC does not function in 4 bit mode | E1 | | 2 | Test Automation | Test automation does not work | E1 | | 3 | WiFi Enable | WiFi module with 3.3V enable does not work | E1 | | 4 | Ethernet (RGMII2) modular connector | Ethernet (RGMII2) modular connector is descoped | E1, E2 | | 5 | Low power mode | Low power modes may not work as expected | E1, E2 | | 6 | LPDDR4 part number | LPDDR4 part number is not correct in schematics and BOM | E1, E2 | | 7 | Test Automation | Test automation through XDS110 may not work | E2 | # 4.2 EMC, EMI, and ESD Compliance Components installed on the product are sensitive to Electric Static Discharge (ESD). It is required to use this product in an ESD controlled environment. This can include a temperature and/or humidity controlled environment to limit the buildup of ESD. It is also required to use ESD protection such as wrist straps and ESD mats when interfacing with the product. ww.ti.com Additional Information The product is used in the basic electromagnetic environment as in laboratory conditions, and the applied standard is as per EN IEC 61326-1:2021. ### 4.3 Trademarks Code Composer Studio<sup>™</sup> and Sitara<sup>™</sup> are trademarks of Texas Instruments. Arm® and Cortex® are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. Wi-Fi® is a registered trademark of Wi-Fi Alliance. Bluetooth® is a registered trademark of Bluetooth SIG. USB Type-C® is a registered trademark of USB Implementers Forum (USB-IF). Linux<sup>®</sup> is a registered trademark of Linus Torvalds in the U.S. and other countries. All trademarks are the property of their respective owners. The terms HDMI, HDMI High-Definition Multimedia Interface, HDMI trade dress, and the HDMI Logos are trademarks or registered trademarks of HDMI Licensing Administrator Inc. # **5 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision A (December 2023) to Revision B (September 2025) | ) Page | |-------------------------------------------------------------------------|--------| | Added FCCSP in Section 1.3.1.1 | | | Corrected LPDDR data rate in Section 1.3.1.2 | 3 | | Add RevA1 revision details in Section 2.1 | 4 | | Updated Rev A1 EVM image in Section 2.2.1 | | | Added tables for Primary boot media configuration in Section 2.2.5.15.1 | | | Update design file links in Section 3.1 | | | | | ### STANDARD TERMS FOR EVALUATION MODULES - Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms. - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system. - 2 Limited Warranty and Related Remedies/Disclaimers: - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement. - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after the defect has been detected. - 2.3 Tl's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. Tl's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by Tl and that are determined by Tl not to conform to such warranty. If Tl elects to repair or replace such EVM, Tl shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period. # WARNING Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads. NOTE: EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG. #### 3 Regulatory Notices: #### 3.1 United States 3.1.1 Notice applicable to EVMs not FCC-Approved: **FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter. 3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant: #### CAUTION This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment. ### FCC Interference Statement for Class A EVM devices NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense. #### FCC Interference Statement for Class B EVM devices NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures: - Reorient or relocate the receiving antenna. - Increase the separation between the equipment and receiver. - · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - Consult the dealer or an experienced radio/TV technician for help. ### 3.2 Canada 3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247 ### **Concerning EVMs Including Radio Transmitters:** This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device. # Concernant les EVMs avec appareils radio: Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement. ## **Concerning EVMs Including Detachable Antennas:** Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types lated in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device. ### Concernant les EVMs avec antennes détachables Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur ### 3.3 Japan - 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に輸入される評価用キット、ボードについては、次のところをご覧ください。 - https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-delivered-in-japan.html - 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan. If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User): - 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan, - 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or - 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above. User will be subject to penalties of Radio Law of Japan. 【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けていないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。 - 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。 - 2. 実験局の免許を取得後ご使用いただく。 - 3. 技術基準適合証明を取得後ご使用いただく。 - なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ ンスツルメンツ株式会社 東京都新宿区西新宿6丁目24番1号 西新宿三井ビル - 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-for-power-line-communication.html - 3.4 European Union - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive): This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures. - 4 EVM Use Restrictions and Warnings: - 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS. - 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages. - 4.3 Safety-Related Warnings and Restrictions: - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm. - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees. - 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements. - 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free. ### 6. Disclaimers: - 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS. - 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED. - 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED. - 8. Limitations on Damages and Liability: - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TIMORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED. - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, , EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT. - 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs. - 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated