# TMS320C674x/OMAP-L1x USB Compliance Checklist Christina Lam DSPS Applications #### **ABSTRACT** This application report contains the USB checklist for the TMS320C674x/OMAP-L1x (C674x/OMAP-L1x). The C674x/OMAP-L1x has a compliant full-speed USB device port and does not support a low-speed USB device operation. | | Contents | | |----|-----------------------------------------|---| | 1 | Introduction | 1 | | 2 | Signals and Timing | | | 3 | Signaling Protocol and Error Handling | | | 4 | Recommended Questions/Device Robustness | | | 5 | References | 7 | | | | | | | List of Tables | | | 1 | Signals and Timing | 2 | | 2 | Low-Speed Ports | 2 | | 3 | Full-Speed Ports | 3 | | 4 | Bitstreams | 4 | | 5 | Fields | 4 | | 6 | Packets | 5 | | 7 | Transactions | | | 8 | Transfers | | | 9 | Bistreams | | | 10 | Fields | | | 11 | Packets | | | 12 | | | | | Transactions | | | 13 | Transfers | 7 | #### 1 Introduction The USB Compliance Checklist Peripheral Silicon (Excluding Hub Silicon) for the 2.0 USB Specification Checklist, Version 1.08, December 18, 2001 is written by the USB Organization. The purpose of the checklist is to help designers of USB peripherals to assess their product's compliance with the Universal Serial Bus Specification, Revision 2.0, and is necessary to qualify a USB interface silicon for the USB-IF Integrators List. For more information regarding the USB Specification Checklist, the Universal Serial Bus Specification, and qualifying a USB product for the USB-IF Integrators List, see the USB Organization's website at <a href="https://www.usb.org">www.usb.org</a>. All trademarks are the property of their respective owners. Signals and Timing www.ti.com # 2 Signals and Timing Table 1 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. **Table 1. Signals and Timing** | ID | Question | Response | Sections in Spec. | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------| | ST1 | Is the data line crossover voltage between 1.3 V and 2.0 V? | Yes | 7.1.2 | | ST2 | Do all single ended receivers recognize 0.8 V or below as a logic low? | Yes | 7.1.4 | | ST3 | Do all single-ended receivers recognize 2.0V or more as a logic high? | Yes | 7.1.4 | | ST4 | Do all differential receivers have an input sensitivity of at least 200 mV between 0.8 V and 2.5 V common mode? | Yes | 7.1.4 | | ST5 | Is the device's pull up active only when V <sub>BUS</sub> is 1.17 V or more? | Yes | 7.1.5 | | ST6 | Is the input impedance of D+ and D- without termination and the pull up resistors more than 300 $k\Omega?$ | Yes | 7.1.6 | | ST7 | Does the device respond to a reset no sooner than 2.5 $\mu$ s and no later than 10 ms after the SE0 begins, regardless of the SE0's position in a bitstream? | Yes | 7.1.7.3 | | ST8 | Is the device's reset recovery time less than 10 ms? | Yes | 7.1.7.3 | | ST9 | At the end of reset, is the device in the default state? | Yes | 7.1.7.3<br>9.1.1 | | ST10 | Does the device enter suspend if the bus is idle for 3 ms or more? | Yes | 7.1.7.4 | | ST11 | Has the device's power consumption dropped to its suspended value after the hub's upstream bus segment has been idle for 10 ms? | Yes | 7.1.7.4 | | ST12 | When suspended, does the device recognize any non-idle state on its upstream port, including a reset as a resume signal? | Yes | 7.1.7.5 | | ST13 | Does the device recognize the end of resume signaling and return to the state it was in prior to suspend? | Yes | 7.1.7.5 | | ST14 | Is the device able to accept a SetAddress() request 10 ms after resume is signaled? | Yes | 7.1.7.5 | | ST15 | Does the device complete its wakeup within 20 ms? | Yes | 7.1.7.5 | | ST16 | Do active data line outputs drive to 2.8 V $-$ 3.6 V with a 14.25k $\!\Omega$ load to ground? | Yes | 7.3.2 | | ST17 | Do active data line outputs drive to 0–0.3V with a 1.425k $\Omega$ load to 3.6 V? | Yes | 7.3.2 | # 2.1 Low-Speed Ports Table 2 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. **Table 2. Low-Speed Ports** | ID | Question | Response | Sections in<br>Spec | |------|----------------------------------------------------------------------------------------------------------------------------------|----------|---------------------| | LS1 | Are data line rise times between 75 ns and 300 ns when driving into any single ended, capacitive load between 200 pF and 450 pF? | Yes | 7.1.2 | | LS2 | Are data line fall times between 75 ns and 300 ns when driving into any single ended, capacitive load between 200 pF and 450 pF? | Yes | 7.1.2 | | LS3 | Are the rise and fall times matched to within 20% for $J\to K$ transitions? | Yes | 7.1.2 | | LS4 | Are the rise and fall times matched to within 20% for $K \rightarrow J$ transitions? | Yes | 7.1.2 | | LS5 | Is a SE0 less than 210 ns long ignored at all transitions in a bitstream? | Yes | 7.1.4 | | LS6 | Is a SE1 less than 100 ns long ignored at all transitions in a bitstream? | Yes | | | LS7 | Does the device drive the J state at the end of an end of period (EOP) for a full low-speed bit time? | Yes | 7.1.7 | | LS8 | Is the transmission data rate between 1.4775 Mb/s and 1.5225 Mb/s? | Yes | 7.1.11 | | LS9 | Is the differential driver jitter for consecutive transitions less than $\pm25~\text{ns}?$ | Yes | 7.1.13.1 | | LS10 | Is the differential driver jitter for paired transitions less than $\pm$ 10 ns? | Yes | 7.1.13.1 | www.ti.com Signals and Timing Table 2. Low-Speed Ports (continued) | ID | Question | Response | Sections in<br>Spec | |------|-----------------------------------------------------------------------------------------------------------------------------|----------|---------------------| | LS11 | Is the EOP width between 1.25 μs and 1.5 μs at the transmitter? | Yes | 7.1.13.2 | | LS12 | Does the receiver accept an SE0 between 670 ns and 1.76 ms long, followed by a J, as an EOP? | Yes | 7.1.13.2 | | LS13 | Does the receiver accept a packet whose first bit has been distorted by as much as $\pm25\text{ns}?$ | Yes | 7.1.14 | | LS14 | Does the receiver accept a packet whose last bit has been lengthened by as much as 260 ns (dribble bit)? | Yes | 7.1.14<br>7.1.9 | | LS15 | Is the receiver data jitter tolerance at least $\pm$ 141 ns for consecutive transitions? | Yes | 7.1.15 | | LS16 | Is the receiver jitter tolerance for paired transitions at least $\pm$ 184 ns? | Yes | 7.1.15 | | LS17 | Is the device's turn-around time between two and 6.5 low-speed bit times, or 7.5 bit times if the device has a fixed cable? | Yes | 7.1.18 | | LS18 | Is the time-out period 16–18 low-speed bit times? | Yes | 7.1.19 | | LS19 | Is D- between 2.7 V and 3.6 V and D+ between 0.0 V and 0.3 V when the bus is idle? | Yes | 7.2.3 | # 2.2 Full-Speed Ports Table 3 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. **Table 3. Full-Speed Ports** | ID | Question | Response | Sections in<br>Spec | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------| | FS1 | With series termination resistors, does the device's source impedance remain in the shaded areas of Figure 7-3 in the USB Specification, Revision 2.0? | Yes | 7.1.1.1 | | FS2 | Are data line rise times between 4.0 ns and 20 ns when driving into a singleended 50 pF load? | Yes | 7.1.2 | | FS3 | Are data line fall times between 4.0 ns and 20 ns when driving into a singleended 50 pF load? | Yes | 7.1.2 | | FS4 | Are the rise and fall times matched to within 10% for $J \rightarrow K$ transitions? | Yes | 7.1.2 | | FS5 | Are the rise and fall times matched to within 10% for $K \rightarrow J$ transitions? | Yes | 7.1.2 | | FS6 | Is a SE0 less than 14 ns long ignored at all transitions in a bitstream? | Yes | 7.1.4 | | FS7 | Is a SE1 less than 8 ns long ignored at all transitions in a bitstream? | Yes | | | FS8 | Does the device drive the J state at the end of an EOP for complete full speed bit time? | Yes | 7.1.7 | | FS9 | If the device tracks the K $\rightarrow$ low-speed EOP J transition on its upstream port at the end of resume, does it correctly handle the low-speed EOP? | Yes | 7.1.7.5 | | FS10 | Is the transmission data rate between 11.97 Mb/s and 12.03 Mb/s? | Yes | 7.1.11 | | FS11 | Is the differential driver jitter for consecutive transitions less than $\pm2.0$ ns? | Yes | 7.1.13.1 | | FS12 | Is the differential driver jitter for paired transitions less than $\pm$ 1.0 ns? | Yes | 7.1.13.1 | | FS13 | Is the EOP width between 160 ns and 175 ns at the transmitter? | Yes | 7.1.13.2 | | FS14 | Does the device accept an SE0 between 82 ns and 250 ns long, followed by a J, as an EOP? | Yes | 7.1.13.2<br>7.1.14 | | FS15 | Does the receiver accept a packet whose first bit has been distorted by as much as $\pm25~\text{ns?}$ | Yes | 7.1.14 | | FS16 | Does the receiver accept a packet whose last bit has been lengthened by as much as 75 ns? | Yes | 7.1.14<br>7.1.9 | | FS17 | Is the receiver data jitter tolerance at least $\pm20.0$ ns for consecutive transitions? | Yes | 7.1.15 | | FS18 | Is the receiver jitter tolerance for paired transitions at least $\pm$ 12.0 ns? | Yes | 7.1.15 | | FS19 | Is the device's turn-around time between two and 6.5 full-speed bit times, or 7.5 bit times if the device has a fixed cable? | Yes | 7.1.18 | Table 3. Full-Speed Ports (continued) | ID | Question | Response | Sections in<br>Spec | |------|------------------------------------------------------------------------------------|----------|---------------------| | FS20 | Is the time-out period 18 full-speed bit times? | Yes | 7.1.19 | | FS21 | Is D+ between 2.7 V and 3.6 V and D- between 0.0 V and 0.3 V when the bus is idle? | Yes | 7.2.3 | # 3 Signaling Protocol and Error Handling #### 3.1 Bitstreams Table 4 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. Table 4. Bitstreams | ID | Question | Response | Sections in<br>Spec | |----|-------------------------------------------------------------------------------------------------|----------|---------------------| | B1 | Is the possibility of both D+ and D- registering as NIB 1 during bus transitions accounted for? | Yes | 7.1.2<br>7.1.13.1 | | B2 | Is the USB signaling either full-speed or low-speed, but not both? | Yes | 7.1.5 | | В3 | Does the sense of USB signaling correspond to the signaling speed? | Yes | 7.1.7 | | B4 | Is the bitstream on the bus nonreturn to zero inverted (NRZI) encoded? | Yes | 7.1.8 | | B5 | Is bit stuffing performed on all data transmitted, including CRCs, prior to NRZI encoding? | Yes | 7.1.9<br>8.3.5 | | B6 | Is bit stuffing performed even if the stuffed bit follows the last bit of a packet? | Yes | 7.1.9 | | B7 | Is NRZI to nonreturn to zero (NRZ) decoding done before bit unstuffing? | Yes | 7.1.9 | | B8 | Is bit unstuffing performed on all received data, including CRCs? | Yes | 7.1.9<br>8.3.5 | | B9 | Is bit unstuffing done before the bitstream is parsed? | Yes | 7.1.9 | #### 3.2 Fields Table 5 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. Table 5. Fields | ID | Question | Response | Sections in<br>Spec | |----|------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------| | F1 | Is the SYNC field, as measured on the bus wires, correct (NIB KJKJKK)? | Yes | 8.2 | | F2 | Are all PIDs used among those listed in Table 8-1? | Yes | 8.3.1 | | F3 | Are the PID check bits the ones complement of the packet type field? | Yes | 8.3.1 | | F4 | Are the CRC generator's contents inverted and sent to the checker MSb first? | Yes | 8.3.5 | | F5 | Is the token CRCs generated with the polynomial NZB 00101 on the ADDR and ENDP fields of the IN, SETUP, and OUT tokens? | Yes | 8.3.5.1 | | F6 | If all bits are received without error, does the CRC computation on a token or state of finish (SOF) leave a residual of NZB 01100 at the EOP? | Yes | 8.3.5.1 | | F7 | Is the data CRC generated with the polynomial NZB 100000000000101 on the data field of a data packet? | Yes | 8.3.5.2 | | F8 | If all bits are received without error, does the CRC computation on the data field leave a residual of NZB 1000000000001101 at the EOP? | Yes | 8.3.5.2 | # 3.3 Packets Table 6 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. Table 6. Packets | ID | Question | Response | Sections in Spec | |----|---------------------------------------------------------------------------------------------------------------------------------|----------|------------------| | P1 | Are all token packets 32 bits long and followed by an EOP? | Yes | 8.4.1 | | P2 | Are all token packets of the form SYNC PID address endpoint token CRC EOP? | Yes | 8.4.1 | | P3 | Are all data packets an integral number of bytes long (4 to 1027) excluding the EOP? | Yes | 8.4.3 | | P4 | Is the data packet constituted as sync followed by PID followed by 0 to 1023 bytes of data followed by data CRC followed by EOP | Yes | 8.4.3 | | P5 | Are all handshake packets 16 bits + EOP? | Yes | 8.4.4 | | P6 | Are all handshake packets of the form SYNC PID EOP? | Yes | 8.4.4 | | P7 | Is the data payload of a low-speed packet limited to a maximum of 8 bytes? | Yes | 8.6.5 | | P8 | Is the PRE packet 16 bits long? | Yes | 8.6.5 | | P9 | Does the PRE packet consist of only a SYNC followed by a PID? | Yes | 8.6.5 | #### 3.4 Transactions Table 7 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. **Table 7. Transactions** | ID | Question | Response | Sections in Spec | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------| | TA1 | Does an isochronous endpoint synthesize frame markers to replace SOFs which may be lost due to bus error? | Yes | 5.10.6 | | TA2 | Do handshakes conform to order of precedence described in section 8.4.5? | Yes | 8.4.5 | | TA3 | Does the generated packet comply with the flows show in Figure 8-9, 8-11, 8-13, or 8-14 in the USB Specification, Revision 2.0, as appropriate? | Yes | 8.5<br>8.6.5 | | TA4 | Do interrupt endpoints used in rate feedback mode toggle the sequence bit without regard to presence or type of handshake? | Yes | 8.5.3 | | TA5 | Is an unsuccessful (NAKed or timed-out in non-token phase) transaction retried? | Yes | 8.6 | | TA6 | Does the retried transaction use the same data PID as the original transaction? | Yes | 8.6 | #### 3.5 Transfers Table 8 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at <a href="http://www.usb.org/developers/docs/">http://www.usb.org/developers/docs/</a>. **Table 8. Transfers** | ID | Question | Response | Sections in Spec | |-----|--------------------------------------------------------------------|----------|------------------| | TF1 | Does the data stage always start with a data1 PID? | Yes | 8.5.2 | | TF2 | Are all the transactions of the data stage in the same direction? | Yes | 8.5.2 | | TF3 | Is there status stage's direction opposite that of the data stage? | Yes | 8.5.2 | | TF4 | Is the data packet used in the status stage zero bytes in length? | Yes | 8.5.2 | # 4 Recommended Questions/Device Robustness ### 4.1 Bistreams Table 9. Bistreams | ID | Question | Response | Sections in Spec | |-----|-----------------------------------------------------------------------------------------------------------------------|----------|------------------| | RB1 | Is a single ended NIB 1 more than one bit time long ignored? | Yes | _ | | RB2 | Does an agent ignore a truncated (up to 90%) first bit of the sync field without impacting the rest of the bitstream? | Yes | _ | | RB3 | Is the state of the differential receiver ignored during single ended signaling? | Yes | _ | | RB4 | Does the target reject bitstreams less than one bit time long without impacting future transactions? | Yes | _ | | RB5 | Does the target adjust to the difference in frequency and phase between incoming clock and its internal clock? | Yes | _ | | RB6 | Is a packet with a bit-stuff error rejected by the target? | Yes | _ | | RB7 | Is a bitstream, which is not part of a packet, with bit stuff error ignored by the target? | Yes | _ | | RB8 | Does the target reject packets with bit stuff error at the last bit of the packet? | Yes | _ | #### 4.2 Fields Table 10. Fields | ID | Question | Response | Sections in<br>Spec | |-----|-------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------| | RF1 | Is the sync field recognized as valid even if the first two bits of it are corrupted? (Only the last 3 bits actually need to be decoded.) | Yes | _ | | RF1 | Is a packet with packet type not listed in Table 8-1 ignored by the target | Yes | _ | | RF2 | Is a packet with a corrupt PID (PID check error) ignored by the target? | Yes | _ | | RF3 | Is a token with a bad CRC ignored by the target? | Yes | _ | | RF4 | Is a CRC error on a data packet recognized by the target? | Yes | _ | ## 4.3 Packets Table 11 references sections from the Universal Serial Bus Specification, Revision 2.0, which is available at http://www.usb.org/developers/docs/. **Table 11. Packets** | ID | Question | Response | Sections in Spec | |-----|--------------------------------------------------------------------------------------------------|----------|------------------| | RP1 | Does the device ignore a token, whose address field does not match any address in the device? | Yes | _ | | RP2 | Does the device ignore a token, whose endpoint field does not match any endpoint in the address? | Yes | _ | | RP3 | Does the device ignore a token, which does not match the direction of its target endpoint? | Yes | _ | | RP4 | Is a SETUP token to a unidirectional endpoint ignored by the device? | Yes | _ | | RP5 | Is every endpoint capable of handling zero length data packets in its assigned directions? | Yes | _ | | RP6 | Does an ISO endpoint use a zero length data packet if fresh frame data is not available? | Yes | _ | www.ti.com References ## Table 11. Packets (continued) | ID | Question | Response | Sections in Spec | |------|----------------------------------------------------------------------------------------------------------------------|----------|------------------| | RP7 | Does the target, whose length does not match the standard length for the packet type, reject a packet? | Yes | _ | | RP8 | Does the measurement of packet length take into account the possibility of jitter and hub repeater skews in the EOP? | Yes | _ | | RP9 | Does the target reject a bitstream that does not constitute a valid packet? | Yes | _ | | RP10 | Are low-speed packets received by full-speed upstream ports ignored? | Yes | 8.6.5 | #### 4.4 Transactions **Table 12. Transactions** | ID | Question | Response | Sections in Spec | |------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------| | RTA1 | Do all pipes in the device return to normal operation when the device resumes from suspend? | Yes | _ | | RTA2 | Is a packet which doesn't fit the current phase of a transaction rejected by the target? | Yes | _ | | RTA3 | Does the receipt of a token always start a new transaction and end a pending transaction? | Yes | _ | | RTA4 | Is a data packet with same PID as the previous data packet to an endpoint ignored, other than ACKing the data packet? | Yes | _ | | RTA5 | Does a time-out or error in any phase cause the transaction to be terminated? | Yes | _ | | RTA6 | Is a transaction always started with a token? | Yes | _ | | RTA7 | Is the data toggle implemented independently for each unidirectional endpoint? | Yes | _ | | RTA8 | Does an isochronous data source ignore a handshake without impacting subsequent transactions? | Yes | _ | | RTA9 | Can consecutive packets in the same direction be handled, provided there are two or more bit times of interpacket gap between each packet? | Yes | _ | ## 4.5 Transfers **Table 13. Transfers** | ID | Question | Response | Sections in Spec | |------|--------------------------------------------------------------------------------|----------|------------------| | RTF1 | Does the receipt of a nonzero length data packet in the status stage cause the | Yes | _ | | | transfer to be terminated with an error indication? | | | #### 5 References - USB Compliance Checklist Peripheral Silicon (Excluding Hub Silicon), for the 2.0 USB Specification Checklist Version 1.08, December 18, 2001, available from the USB Organization at <a href="https://www.usb.org">www.usb.org</a>. - Universal Serial Bus Specification Revision 2.0, April 27, 2000, available from the USB Organization at www.usb.org. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated