# TMS320C64x DSP Host Port Interface (HPI) Performance Stéphane Smith C6000 Device Applications #### **ABSTRACT** This application report describes the number of CPU cycles required to perform a given host port interface (HPI) data transfer based on a variety of permutations of burst length, CPU speed, EMIF speed, etc. The HPI provides direct connectivity between a host processor and a CPU's memory space via a 32/16-bit parallel port. The HPI throughput between a host processor and the TMS320C64x<sup>TM</sup> DSP is a function of the transaction type (read or write, with or without auto-increment,) memory access time, and the DSP's hardware configuration. This document provides data sheets of possible TMS320C64x hardware configurations, and their effects on HPI throughput performance; more specifically, transfer latency, the number of CPU cycles required to transfer n words of data, and overall throughput given n word bursts. ### **Contents** | 1 | Design | ProblemProblem | . 2 | |------|----------|---------------------------------------------------------------------|-----| | 2 | _ | 1 | | | 3 | Measure | ement Assumptions | . 3 | | 4 | Latency | | . 3 | | 5 | Number | of CPU Cycles Required to Transfer n Words of Data | . 5 | | 6 | Total Th | roughput | . 6 | | 7 | Measure | ement Results | . 9 | | 8 | Referen | ces | 17 | | | | | | | | | List of Figures | | | Figu | re 1 | Auto-Increment Read Latency Timing Diagram | . 3 | | Figu | re 2 | Fixed Read Latency Timing Diagram | . 3 | | Figu | re 3 | Auto-Increment Write Latency Timing Diagram | | | Figu | | Fixed Write Latency Timing Diagram | . 4 | | Figu | | Number of CPU Cycles to Auto-Increment Read n Words Timing Diagram | | | Figu | | Number of CPU Cycles to Fixed Read n Words Timing Diagram | | | Figu | | Number of CPU Cycles to Auto-Increment Write n Words Timing Diagram | | | Figu | re 8 | Number of CPU Cycles to Fixed Write n Words Timing Diagram | . 6 | Trademarks are the property of their respective owners. | Figure 9 | Auto-Increment Read Throughput Timing Diagram | . 7 | |-----------|------------------------------------------------|-----| | Figure 10 | Fixed Read Throughput Timing Diagram | . 7 | | Figure 11 | Auto-Increment Write Throughput Timing Diagram | . 7 | | Figure 12 | Fixed Write Throughput Timing Diagram | . 8 | | | List of Tables | | | Table 1 | HPI Benchmarks | . 9 | | | | | ## 1 Design Problem How do various hardware permutations affect the host port interface (HPI) throughput on TMS320C64x digital signal processors? ### 2 Solution The HPI provides a host processor with direct connectivity to the CPU's memory space and memory-mapped peripherals through an asynchronous parallel port. The HPIC, the HPIA, and the HPID registers are used to perform host access. The HPIC is the HPI control register, used to set configuration bits and initialize the interface; the HPIA is the HPI address register which contains the address of the memory where the current access occurs; and the HPID is the HPI data register which contains information from the data bus. Normally, the host access sequence is: initialize the HPIC register, initialize the HPIA register, and write/read from the HPID register. Various hardware configurations influence the performance of a HPI transfer in different ways. The configurations under examination include: - CPU speed - HPI speed - HPI width - Transfer source/destination - EMIF speed - EMIF width - Burst length - Transfer type Where transfer types are: - Read with auto-increment address mode - Read with fixed address mode - Write with auto-increment address mode - Write with fixed address mode When operating in fixed-address mode, the address register is not updated between transfers. In auto-increment address mode, the address register is incremented between transfers, allowing the host to asynchronously burst data across the HPI. A HPI burst transfer terminates with a host access to either the HPIA or HPIC. A note concerning HPI speed: Despite the fact that the HPI is an asynchronous interface, HPI measurements are evaluated at different HPI clock speeds. During a transaction without wait states, HSTROBE\_ acts as a clock. Therefore, HPI speed actually refers to the HSTROBE\_ frequency when data is being transferred without wait states. ## 3 Measurement Assumptions In the cases presented here, the TMS320C64x DSP is in the idle mode. The DMA controller is dedicated to the HPI, since the only requests to the DMA are the ones from the HPI. Unless otherwise stated, the EMIF is connected to SDRAM. All measurements are approximate, and were taken with ideal system traffic. The actual throughput for specific applications will vary. ## 4 Latency Transaction latency is the amount of time from when the host starts a transaction to when the target is ready to transfer the first data item. To improve performance, the HPI uses an internal read/write buffer to prefetch data before performing the transaction. While the host is prefetching data, it must insert host wait states by deasserting HRDY. The final latency of a transaction is the time required to initialize the HPIA, and prefetch data. You do not need to initialize the HPIC since it only needs to be done once, and is not required before all transfers. Figure 1. Auto-Increment Read Latency Timing Diagram Figure 2. Fixed Read Latency Timing Diagram Figure 3. Auto-Increment Write Latency Timing Diagram Figure 4. Fixed Write Latency Timing Diagram ## 5 Number of CPU Cycles Required to Transfer *n* Words of Data Before a host transfers data through the HPI bus, it must prefetch data into either its read-ahead or write buffers. The host may then burst data across the HPI bus. As the data in the buffer deplete, the device must simultaneously prefetch more data while continually transferring information. If the time required to prefetch data exceeds the time to transfer data, the buffer will eventually completely empty and the host must insert a wait state by deasserting HRDY. Once more data is available in the buffer, the host may reassert HRDY and continue the transaction. Figure 5. Number of CPU Cycles to Auto-Increment Read n Words Timing Diagram Figure 6. Number of CPU Cycles to Fixed Read n Words Timing Diagram Figure 7. Number of CPU Cycles to Auto-Increment Write *n* Words Timing Diagram Figure 8. Number of CPU Cycles to Fixed Write *n* Words Timing Diagram ## 6 Total Throughput The total throughput is defined as the amount of data transferred per unit time. Total HPI throughput is measured from the start of the transaction until the last data item has been transferred. The equation for calculating total throughput is: $$TotalThroughput = \frac{(\#words)(4)}{(cpuclk)(latency + xfer)} \text{ [bytes/s]}$$ #### Where: #words is the number of words of data transferred cpuclk is the CPU clock period *latency* is the number of cycles between when the master starts the transaction to when the target is ready to transfer the first data item xfer is the number of cycles required to transfer n words of data Figure 9. Auto-Increment Read Throughput Timing Diagram Figure 10. Fixed-Read Throughput Timing Diagram Figure 11. Auto-Increment Write Throughput Timing Diagram Figure 12. Fixed-Write Throughput Timing Diagram #### **Measurement Results** 7 Table 1. HPI Benchmarks | CPU | Transfer Type | SRC/DST | HPI | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|----------------------|---------|-----|--------------|-----------------|------|---------|-------|-------------------| | | | | | 00 | 8 | | 17 | 83 | 160.0 | | | | | 45 | 32 | 512 | | 17 | 6136 | 166.4 | | | | L2 256k | 45 | 40 | 8 | | 28 | 172 | 80.0 | | | | | | 16 | 512 | | 28 | 22885 | 44.7 | | | | L2 256K | | 32 | 8 | | 30 | 150 | 88.9 | | | | | 0.5 | | 512 | | 30 | 10226 | 99.8 | | | Auto-increment Write | | 25 | | 8 | | 50 | 310 | 44.4 | | | | | | 16 | 512 | | 50 | 20467 | 49.9 | | | | | | 32 | | 133 | 17 | 83 | 160.0 | | | | | | | 8 | 100 | 17 | 83 | 160.0 | | | | | 45 | | 512 | 133 | 17 | 6635 | 154.0 | | 500 | | | | | 512 | 100 | 17 | 6634 | 154.0 | | 500 | | | | | 8 | 133 | 28 | 172 | 80.0 | | | | | | 16 | 0 | 100 | 28 | 172 | 80.0 | | | | | | | 512 | 133 | 28 | 11439 | 89.3 | | | | EMIFA | | | 512 | 100 | 28 | 11369 | 89.8 | | | | (SDRAM) | | | 8 | 133 | 30 | 150 | 88.9 | | | | | | 32 | 0 | 100 | 30 | 150 | 88.9 | | | | | | 32 | 512 | 133 | 30 | 10227 | 99.8 | | | | | 25 | | 512 | 100 | 30 | 10226 | 99.8 | | | | | 25 | | 8 | 133 | 50 | 310 | 44.4 | | | | | | 16 | 0 | 100 | 50 | 310 | 44.4 | | | | | | | 540 | 133 | 50 | 20466 | 49.9 | | | | | | | 512 | 100 | 50 | 20466 | 49.9 | - NOTES: 1. Latency is measured in number of CPU cycles. - 2. Xfer stands for the number of CPU cycles required to transfer n words of data. - 3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | НРІ | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|---------------------|---------|-----|--------------|-----------------|------|---------|-------|-------------------| | | | | | -00 | 8 | | 101 | 83 | 87.0 | | | | | 45 | 32 | 512 | | 101 | 6032 | 167.0 | | | | L2 256k | | 40 | 8 | | 112 | 172 | 56.4 | | | | | | 16 | 512 | | 112 | 5865 | 171.3 | | | | | | -00 | 8 | | 113 | 150 | 60.8 | | | | | | 32 | 512 | | 113 | 10185 | 99.4 | | | | | 25 | 40 | 8 | | 133 | 310 | 36.1 | | | Auto-increment Read | | | 16 | 512 | | 133 | 20425 | 49.8 | | | | | | 32 | _ | 133 | 139 | 83 | 71.8 | | | | | | | 8 | 100 | 157 | 83 | 66.6 | | | | | 45 | | 540 | 133 | 139 | 6899 | 145.5 | | | | | | | 512 | 100 | 158 | 7437 | 134.8 | | 500 | | | | | | 133 | 146 | 172 | 50.2 | | | | | | | 8 | 100 | 168 | 172 | 47.0 | | | | | | 16 | 540 | 133 | 146 | 11522 | 87.8 | | | | EMIFA | | | 512 | 100 | 168 | 11512 | 87.7 | | | | (SDRAM) | | | | 133 | 157 | 150 | 52.1 | | | | | | 00 | 8 | 100 | 171 | 150 | 49.8 | | | | | | 32 | 540 | 133 | 156 | 10184 | 99.0 | | | | | 0.5 | | 512 | 100 | 171 | 10198 | 98.8 | | | | | 25 | | | 133 | 177 | 310 | 32.9 | | | | | | 16 | 8 | 100 | 191 | 310 | 31.9 | | | | | | | 510 | 133 | 177 | 20424 | 49.7 | | | | | | | 512 | 100 | 191 | 20425 | 49.7 | NOTES: 1. Latency is measured in number of CPU cycles. <sup>2.</sup> Xfer stands for the number of CPU cycles required to transfer n words of data.3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | НРІ | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|---------------|---------|-----|--------------|-----------------|------|---------|------|-------------------| | | | | 45 | 32 | 8 | | 17 | 219 | 67.8 | | | | L2 256k | 45 | 16 | 8 | | 28 | 386 | 38.7 | | | | L2 230K | 0.5 | 32 | 8 | | 30 | 395 | 37.6 | | | | | 25 | 16 | 8 | | 50 | 695 | 21.5 | | | | | | 32 | 0 | 133 | 17 | 219 | 67.8 | | | Fixed-Write | | 45 | 32 | 8 | 100 | 17 | 219 | 67.8 | | | | | 45 | 40 | 0 | 133 | 28 | 386 | 38.7 | | | | EMIFA | | 16 | 8 | 100 | 28 | 386 | 38.7 | | | | (SDRAM) | | 20 | 0 | 133 | 30 | 395 | 37.6 | | | | | 25 | 32 | 8 | 100 | 30 | 395 | 37.6 | | | | | 25 | 16 | 8 | 133 | 50 | 695 | 21.5 | | 500 | | | | 16 | 0 | 100 | 50 | 695 | 21.5 | | 500 | | L2 256k | 45 | 32 | 8 | | 103 | 807 | 17.6 | | | | | 45 | 16 | 0 | | 112 | 977 | 14.7 | | | | | 25 | 32 | 8 | | 113 | 977 | 14.7 | | | | | 25 | 16 | 0 | | 133 | 1277 | 11.3 | | | | | | 20 | 0 | 133 | 114 | 901 | 15.8 | | | Fixed-Read | | 45 | 32 | 8 | 100 | 123 | 965 | 14.7 | | | Fixed-Read | | 45 | 16 | 8 | 133 | 124 | 1077 | 13.3 | | | | EMIFA | | 16 | 0 | 100 | 137 | 1135 | 12.6 | | | | (SDRAM) | | 20 | 0 | 133 | 127 | 1088 | 13.2 | | | | | 25 | 32 | 8 | 100 | 138 | 1150 | 12.4 | | | | | | 16 | 0 | 133 | 150 | 1382 | 10.4 | | | | | | 10 | 8 | 100 | 157 | 1450 | 10.0 | - NOTES: 1. Latency is measured in number of CPU cycles. - 2. Xfer stands for the number of CPU cycles required to transfer n words of data.3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | НРІ | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|----------------------|---------|-----|--------------|-----------------|------|---------|-------|-------------------| | | | | | -00 | 8 | | 20 | 100 | 160.0 | | | | | 45 | 32 | 512 | | 20 | 6971 | 175.8 | | | | L2 256k | 45 | 40 | 8 | | 33 | 207 | 80.0 | | | | | | 16 | 512 | | 33 | 27351 | 44.9 | | | | | 25 | 32 | 8 | | 36 | 180 | 88.9 | | | | | | 32 | 512 | | 36 | 12272 | 99.8 | | | Auto-increment Write | L2 256k | 25 | 16 | 8 | | 60 | 372 | 44.4 | | | | | | 16 | 512 | | 60 | 24560 | 49.9 | | | | | | 32 | | 133 | 20 | 100 | 160.0 | | | | | | | 8 | 100 | 20 | 100 | 160.0 | | | | | 45 | | F40 | 133 | 20 | 7132 | 171.8 | | 000 | | | | | 512 | 100 | 20 | 7131 | 171.8 | | 600 | | | | | | 133 | 33 | 207 | 80.0 | | | | | | 16 | 8 | 100 | 33 | 207 | 80.0 | | | | | | 10 | 540 | 133 | 33 | 13672 | 89.7 | | | | EMIFA | | | 512 | 100 | 33 | 13643 | 89.8 | | | | (SDRAM) | | | | 133 | 36 | 180 | 88.9 | | | | | | 00 | 8 | 100 | 36 | 180 | 88.9 | | | | | | 32 | 540 | 133 | 36 | 12272 | 99.8 | | | | | 0.5 | | 512 | 100 | 36 | 12272 | 99.8 | | | | | 25 | | | 133 | 60 | 372 | 44.4 | | | | | | 16 | 8 | 100 | 60 | 372 | 44.4 | | | | | | | | 133 | 60 | 24560 | 49.9 | | | | | | | 512 | 100 | 60 | 24560 | 49.9 | NOTES: 1. Latency is measured in number of CPU cycles. <sup>2.</sup> Xfer stands for the number of CPU cycles required to transfer n words of data.3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | НРІ | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|---------------------|---------|-----|--------------|-----------------|------|---------|-------|-------------------| | | | | | 00 | 8 | | 104 | 100 | 94.3 | | | | | 45 | 32 | 512 | | 104 | 6984 | 173.4 | | | | L2 256k | 45 | 16 | 8 | | 117 | 207 | 59.3 | | | | | | | 512 | | 117 | 6951 | 173.9 | | | | | | 00 | 8 | | 119 | 180 | 64.3 | | | | | 05 | 32 | 512 | | 119 | 12209 | 99.7 | | | Auto-increment Read | | 25 | | 8 | | 143 | 372 | 37.3 | | | | | | 16 | 512 | | 143 | 24496 | 49.9 | | | | | | | | 133 | 151 | 100 | 76.6 | | | | | | 00 | 8 | 100 | 171 | 100 | 70.9 | | | | | 45 | 32 | 540 | 133 | 151 | 7496 | 160.7 | | 000 | | | | | 512 | 100 | 172 | 8143 | 147.8 | | 600 | | | | | 0 | 133 | 160 | 207 | 52.4 | | | | | | 16 | 8 | 100 | 186 | 207 | 48.9 | | | | | | | 540 | 133 | 160 | 13740 | 88.4 | | | | EMIFA | | | 512 | 100 | 185 | 13728 | 88.3 | | | | (SDRAM) | | | | 133 | 167 | 180 | 55.3 | | | | | | 20 | 8 | 100 | 193 | 180 | 51.5 | | | | | | 32 | 540 | 133 | 165 | 12207 | 99.3 | | | | | 25 | | 512 | 100 | 193 | 12223 | 99.0 | | | | | 25 | | | 133 | 190 | 372 | 34.2 | | | | | | 16 | 8 | 100 | 215 | 372 | 32.7 | | | | | | | F40 | 133 | 190 | 24495 | 49.8 | | | | | | | 512 | 100 | 215 | 24496 | 49.7 | - NOTES: 1. Latency is measured in number of CPU cycles. - 2. Xfer stands for the number of CPU cycles required to transfer n words of data.3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | НРІ | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|---------------|----------|-----|--------------|-----------------|------|---------|------|-------------------| | | | | 45 | 32 | | | 20 | 263 | 67.8 | | | | 1.0.0504 | 45 | 16 | 8 | | 33 | 463 | 38.7 | | | | L2 256k | 25 | 32 | 0 | | 36 | 474 | 37.6 | | | | | 25 | 16 | 8 | | 60 | 834 | 21.5 | | | Fixed-Write | | | 32 | 8 | 133 | 20 | 263 | 67.8 | | | | | 45 | 32 | | 100 | 20 | 263 | 67.8 | | | | | 40 | 16 | 8 | 133 | 33 | 463 | 38.7 | | | | EMIFA | | 10 | 0 | 100 | 33 | 463 | 38.7 | | | | (SDRAM) | | 32 | 8 | 133 | 36 | 474 | 37.6 | | | | | 25 | 32 | 0 | 100 | 36 | 474 | 37.6 | | | | | 25 | 16 | 8 | 133 | 60 | 834 | 21.5 | | 600 | | | | 10 | 0 | 100 | 60 | 834 | 21.5 | | 600 | | L2 256k | 45 | 32 | 8 | | 106 | 850 | 20.1 | | | | | 25 | 16 | 0 | | 117 | 1051 | 16.4 | | | | | | 32 | 8 | | 119 | 1054 | 16.4 | | | | | 25 | 16 | 0 | | 143 | 1413 | 12.3 | | | | | | 32 | 8 | 133 | 123 | 974 | 17.5 | | | Fixed-Read | | 45 | 32 | 0 | 100 | 133 | 1059 | 16.1 | | | rixed-Read | | 43 | 16 | 8 | 133 | 134 | 1179 | 14.6 | | | | EMIFA | | 10 | 0 | 100 | 149 | 1263 | 13.6 | | | | (SDRAM) | | 32 | 0 | 133 | 136 | 1191 | 14.5 | | | | | 25 | 32 | 8 | 100 | 153 | 1298 | 13.2 | | | | | | 40 | 0 | 133 | 163 | 1553 | 11.2 | | | | | | 16 | 8 | 100 | 178 | 1657 | 10.5 | - NOTES: 1. Latency is measured in number of CPU cycles. - 2. Xfer stands for the number of CPU cycles required to transfer n words of data. - 3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | HPI | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|----------------------|---------|-----|--------------|-----------------|------|---------|-------|-------------------| | | | | | 00 | 8 | | 24 | 120 | 160.0 | | | | | 45 | 32 | 512 | | 24 | 8186 | 179.6 | | | | 10050 | | 46 | 8 | | 40 | 248 | 80.0 | | | | | | 16 | 512 | | 40 | 32763 | 45.0 | | | | L2 256k | | 32 | 8 | | 43 | 216 | 88.9 | | | Auto-increment Write | | 25 | | 512 | | 43 | 14726 | 99.8 | | | | | 25 | 16 | 8 | | 72 | 446 | 44.4 | | | | | | | 512 | | 72 | 29472 | 49.9 | | | | | | 32 | 8 | 133 | 24 | 120 | 160.0 | | 720 | | | 45 | | 512 | 133 | 24 | 8191 | 179.5 | | 720 | | | | 16 | 8 | 133 | 40 | 248 | 80.0 | | | | | | 10 | 512 | 133 | 40 | 16384 | 89.8 | | | | | | | 8 | 133 | 43 | 216 | 88.9 | | | | EMIFA | | 32 | 0 | 100 | 43 | 216 | 88.9 | | | | (SDRAM) | | 32 | 512 | 133 | 43 | 14726 | 99.8 | | | | | 25 | | 312 | 100 | 43 | 14726 | 99.8 | | | | | 20 | | 8 | 133 | 72 | 446 | 44.4 | | | | | | 16 | 0 | 100 | 72 | 446 | 44.4 | | | | | | 16 | 512 | 133 | 72 | 29472 | 49.9 | | | | | | | 012 | 100 | 72 | 29472 | 49.9 | NOTES: 1. Latency is measured in number of CPU cycles. 2. Xfer stands for the number of CPU cycles required to transfer n words of data. 3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | HPI | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|---------------------|---------|-----|--------------|-----------------|------|---------|-------|-------------------| | | | | | 00 | 8 | | 108 | 120 | 101.3 | | | | | 45 | 32 | 512 | | 107 | 8213 | 177.2 | | | | | | 40 | 8 | | 124 | 248 | 62.0 | | | | | | 16 | 512 | | 123 | 8246 | 176.2 | | | | L2 256k | | 00 | 8 | | 125 | 216 | 67.5 | | | Auto-increment Read | | 0.5 | 32 | 512 | | 125 | 14650 | 99.8 | | | | | 25 | 16 | 8 | | 155 | 446 | 38.3 | | | | | | | 512 | | 155 | 29396 | 49.9 | | | | | | 32 | 8 | 400 | 169 | 120 | 79.7 | | 700 | | | 45 | | 512 | 133 | 169 | 8677 | 166.7 | | 720 | | | | | 8 | 400 | 182 | 248 | 53.6 | | | | | | 16 | 512 | 133 | 182 | 16467 | 88.6 | | | | | | | 0 | 133 | 174 | 216 | 59.1 | | | | EMIFA | | 00 | 8 | 100 | 222 | 216 | 52.6 | | | | (SDRAM) | | 32 | 540 | 133 | 172 | 14648 | 99.5 | | | | | 25 | | 512 | 100 | 222 | 14667 | 99.0 | | | | | 25 | | 0 | 133 | 201 | 446 | 35.6 | | | | | | 40 | 8 | 100 | 244 | 446 | 33.4 | | | | | | 16 | 540 | 133 | 201 | 29394 | 49.8 | | | | | | | 512 | 100 | 244 | 29395 | 49.8 | NOTES: 1. Latency is measured in number of CPU cycles. 2. Xfer stands for the number of CPU cycles required to transfer n words of data. 3. HPI represents the HPI's STROBE\_frequency in MHz. Table 1. HPI Benchmarks (Continued) | CPU | Transfer Type | SRC/DST | HPI | HPI<br>Width | Burst<br>Length | EMIF | Latency | Xfer | Throughput (MB/s) | |-----|---------------|---------|-----|--------------|-----------------|------|---------|------|-------------------| | | | | 45 | 32 | • | | 24 | 316 | 67.8 | | | | L2 256k | 45 | 16 | 8 | | 40 | 556 | 38.7 | | | | | 0.5 | 32 | 0 | | 43 | 569 | 37.6 | | | Fixed-Write | | 25 | 16 | 8 | | 72 | 1001 | 21.5 | | | | | 45 | 32 | • | 400 | 24 | 316 | 67.8 | | | | | 45 | 16 | 8 | 133 | 40 | 556 | 38.7 | | | | EMIFA | | -00 | • | 133 | 43 | 569 | 37.6 | | | | (SDRAM) | | 32 | 8 | 100 | 43 | 569 | 37.6 | | | | | 25 | | 0 | 133 | 72 | 1001 | 21.5 | | 700 | | | | 16 | 8 | 100 | 72 | 1001 | 21.5 | | 720 | | | 45 | 32 | • | | 109 | 901 | 22.8 | | | | | 45 | 16 | 8 | | 123 | 1141 | 18.2 | | | | L2 256k | | 32 | • | | 126 | 1146 | 18.1 | | | | | 25 | 16 | 8 | | 154 | 1576 | 13.3 | | | Fired Daniel | | 45 | 32 | 0 | 400 | 133 | 1007 | 20.2 | | | Fixed-Read | | 45 | 16 | 8 | 133 | 150 | 1256 | 16.4 | | | | EMIFA | | 20 | C | 133 | 149 | 1315 | 15.7 | | | | (SDRAM) | 25 | 32 | 8 | 100 | 171 | 1476 | 14.0 | | | | | | 40 | | 133 | 177 | 1758 | 11.9 | | | | | | 16 | 8 | 100 | 210 | 1905 | 10.9 | - NOTES: 1. Latency is measured in number of CPU cycles. - 2. Xfer stands for the number of CPU cycles required to transfer n words of data. - 3. HPI represents the HPI's STROBE\_frequency in MHz. #### References 8 - 1. TMS320C6000 Peripherals Reference Guide (SPRU190) - 2. Shanley, Tom and Don Anderson. PCI System Architecture, 4th Edition. Mindshare Inc. 1999. - 3. TMS320C6201/6701 DSP Host Port Interface (HPI) Performance (SPRA449) #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2003, Texas Instruments Incorporated