# LP875230D-Q1 Technical Reference Manual #### **ABSTRACT** This document provides the default register bit values for the one-time programmable (OTP) bits of the orderable part number LP875230DRNFRQ1. #### **Table of Contents** | 1 Introduction | 1 | |-------------------------------------------------------------|---| | 2 Sequencing | 3 | | 3 Register Bits Loaded From OTP Memory | | | List of Tables | | | | | | Table 1-1. Main OTP Settings for regulators | | | Table 2-1. Startup and Shutdown Sequencing for LP875230D-Q1 | 3 | | Table 3-1. Summary of Register Values | | #### **Trademarks** All trademarks are the property of their respective owners. #### 1 Introduction This technical reference manual can be used as a reference for the LP875230D-Q1 default register bits after power up. This technical reference manual does not provide information about the electrical characteristics, external components, package, or the functionality of the device. For this information and the full register map, refer to the LP8752x-Q1 Four-Phase 10-A Buck Converter With Integrated Switches data sheet data sheet. Table 1-1 provides the quick overview of each regulator default OTP settings. Section 2 provides an overview of default power up and power down sequence. Table 3-1 lists all the default OTP settings after power up. Table 1-1. Main OTP Settings for regulators | Description | | Bit Name | Value | |-----------------------|-----------------------------------------------------|------------------------------------------------|------------------------------| | Device identification | OTP configuration | OTP_ID | E4h | | BUCK0+BUCK1 (2- | Output voltage | BUCK0_VSET | 800 mV | | phase operation) | Enable (ENx pin or I <sup>2</sup> C register write) | EN_BUCKO, EN_PIN_CTRLO,<br>BUCKO_EN_PIN_SELECT | EN1 pin | | | Startup delay | BUCK0_STARTUP_DELAY | 6 ms | | | Shutdown delay | BUCK0_SHUTDOWN_DELAY | 0 ms | | | Force PWM | BUCK0_FPWM | Forced PWM | | | Force multiphase | BUCK0_FPWM _MP | Forced multi-phase operation | | | Peak current limit | ILIMO, ILIM1 | 4.5 A | | | Maximum load current | N/A | 7 A | | | Slew rate | N/A | 3.8 mV/us | Introduction www.ti.com Table 1-1. Main OTP Settings for regulators (continued) | Description | | Bit Name | Value | | |--------------------------|-----------------------------------------------------|------------------------------------------------|------------|--| | BUCK2 | Output voltage | BUCK2_VSET | 1200 mV | | | | Enable (ENx pin or I <sup>2</sup> C register write) | EN_BUCK2, EN_PIN_CTRL2,<br>BUCK2_EN_PIN_SELECT | EN1 pin | | | | Startup delay | BUCK2_STARTUP_DELAY | 4 ms | | | | Shutdown delay | BUCK2_SHUTDOWN_DELAY | 2 ms | | | | Force PWM | BUCK2_FPWM | Forced PWM | | | | Peak current limit | ILIM2 | 3.0 A | | | | Maximum load current | N/A | 2 A | | | | Slew rate | N/A | 3.8 mV/us | | | виск3 | Output voltage | BUCK3_VSET | 1800 mV | | | | Enable (ENx pin or I <sup>2</sup> C register write) | EN_BUCK3, EN_PIN_CTRL3,<br>BUCK3_EN_PIN_SELECT | EN1 pin | | | | Startup delay | BUCK3_STARTUP_DELAY | 2 ms | | | | Shutdown delay | BUCK3_SHUTDOWN_DELAY | 4 ms | | | | Force PWM | BUCK3_FPWM | Forced PWM | | | | Peak current limit | ILIM3 | 2.0 A | | | | Maximum load current | N/A | 1 A | | | | Slew rate | N/A | 3.8 mV/us | | | Spread spectrum | | EN_SPREAD_SPEC | ENABLED | | | Switching frequency | | N/A | 2 MHz | | | I <sup>2</sup> C address | | N/A | 60h | | www.ti.com Sequencing ## 2 Sequencing Figure 2-1 shows the generic power up and power down timing diagram. Startup delay is the delay from the rising edge of ENABLE signal. Shutdown delay is the delay from the falling edge of ENABLE signal. Note that the ENABLE pin assignment/control method and exact power up and power down sequencing depends on the timing values defined in the OTP and specified in Table 2-1. Figure 2-1. Generic Startup and Shutdown Sequences of the Regulators Table 2-1. Startup and Shutdown Sequencing for LP875230D-Q1 | | BUCK0+BUCK1 | BUCK2 | BUCK3 | |----------------|-------------|---------|---------| | Control | EN1 pin | EN1 pin | EN1 pin | | Startup delay | 6 ms | 4 ms | 2 ms | | Shutdown delay | 0 ms | 2 ms | 4 ms | # 3 Register Bits Loaded From OTP Memory Table 3-1 lists all the default register bit values loaded from the OTP memory during device start-up. Table 3-1. Summary of Register Values | | <b>5</b> . ( N | Table 3-1. Summary of Register Values | | | | |---------|----------------|---------------------------------------|-------|------------------------------|--| | Address | Register Name | Bit | Value | Description | | | 0x01 | OTP_REV | OTP_ID[7:0] | E4h | E4h | | | 0x02 | BUCK0_CTRL1 | EN_BUCK0 | 01h | ENABLED | | | 0x02 | BUCK0_CTRL1 | EN_PIN_CTRL0 | 01h | EN1 pin | | | 0x02 | BUCK0_CTRL1 | BUCK0_EN_PIN_SELECT[1:0] | 00h | EN_BUCK0 bit AND EN1 pin | | | 0x02 | BUCK0_CTRL1 | BUCK0_FPWM | 01h | Forced PWM | | | 0x02 | BUCK0_CTRL1 | BUCK0_FPWM_MP | 01h | Forced multi-phase operation | | | 0x04 | BUCK1_CTRL1 | EN_BUCK1 | 01h | ENABLED | | | 0x04 | BUCK1_CTRL1 | EN_PIN_CTRL1 | 01h | EN1 pin | | | 0x04 | BUCK1_CTRL1 | BUCK1_EN_PIN_SELECT[1:0] | 00h | EN_BUCK1 bit AND EN1 pin | | | 0x04 | BUCK1_CTRL1 | BUCK1_FPWM | 01h | Forced PWM | | | 0x06 | BUCK2_CTRL1 | EN_BUCK2 | 01h | ENABLED | | | 0x06 | BUCK2_CTRL1 | EN_PIN_CTRL2 | 01h | EN1 pin | | | 0x06 | BUCK2_CTRL1 | BUCK2_EN_PIN_SELECT[1:0] | 00h | EN_BUCK2 bit AND EN1 pin | | | 0x06 | BUCK2_CTRL1 | BUCK2_FPWM | 01h | Forced PWM | | | 0x06 | BUCK2_CTRL1 | BUCK2_FPWM_MP | 01h | Forced multi-phase operation | | | 80x0 | BUCK3_CTRL1 | EN_BUCK3 | 01h | ENABLED | | | 0x08 | BUCK3_CTRL1 | EN_PIN_CTRL3 | 01h | EN1 pin | | | 0x08 | BUCK3_CTRL1 | BUCK3_EN_PIN_SELECT[1:0] | 00h | EN_BUCK3 bit AND EN1 pin | | | 0x08 | BUCK3_CTRL1 | BUCK3_FPWM | 01h | Forced PWM | | | 0x0A | BUCK0_VOUT | BUCK0_VSET[7:0] | 25h | 800 mV | | | 0x0C | BUCK1_VOUT | BUCK1_VSET[7:0] | 25h | 800 mV | | | 0x0E | BUCK2_VOUT | BUCK2_VSET[7:0] | 75h | 1200 mV | | | 0x10 | BUCK3_VOUT | BUCK3_VSET[7:0] | B1h | 1800 mV | | | 0x12 | BUCK0_DELAY | BUCK0_SHUTDOWN_DELAY[3:0] | 00h | 0 ms | | | 0x12 | BUCK0_DELAY | BUCK0_STARTUP_DELAY[3:0] | 06h | 6 ms | | | 0x13 | BUCK1_DELAY | BUCK1_SHUTDOWN_DELAY[3:0] | 00h | 0 ms | | | 0x13 | BUCK1_DELAY | BUCK1_STARTUP_DELAY[3:0] | 06h | 6 ms | | | 0x14 | BUCK2_DELAY | BUCK2_SHUTDOWN_DELAY[3:0] | 02h | 2 ms | | | 0x14 | BUCK2_DELAY | BUCK2_STARTUP_DELAY[3:0] | 04h | 4 ms | | | 0x15 | BUCK3_DELAY | BUCK3_SHUTDOWN_DELAY[3:0] | 04h | 4 ms | | | 0x15 | BUCK3_DELAY | BUCK3_STARTUP_DELAY[3:0] | 02h | 2 ms | | | 0x16 | GPIO2_DELAY | GPIO2_SHUTDOWN_DELAY[3:0] | 06h | 6 ms | | | 0x16 | GPIO2_DELAY | GPIO2_STARTUP_DELAY[3:0] | 00h | 0 ms | | | 0x17 | GPIO3_DELAY | GPIO3_SHUTDOWN_DELAY[3:0] | 00h | 0 ms | | | 0x17 | GPIO3_DELAY | GPIO3_STARTUP_DELAY[3:0] | 00h | 0 ms | | | 0x19 | CONFIG | DOUBLE_DELAY | 00h | 0-15 ms with 1 ms steps | | | 0x19 | CONFIG | CLKIN_PD | 01h | ENABLED | | | 0x19 | CONFIG | EN3_PD | 01h | ENABLED | | | 0x19 | CONFIG | TDIE_WARN_LEVEL | 01h | 137C | | | 0x19 | CONFIG | EN2_PD | 01h | ENABLED | | | 0x19 | CONFIG | EN1_PD | 01h | ENABLED | | | 0x21 | TOP_MASK1 | SYNC_CLK_MASK | 01h | MASKED | | | 0x21 | TOP_MASK1 | TDIE_WARN_MASK | 00h | UNMASKED | | | 0x21 | TOP_MASK1 | I_LOAD_READY_MASK | 01h | MASKED | | Table 3-1. Summary of Register Values (continued) | Address | Register Name | ole 3-1. Summary of Regist | Value | Description | |---------|---------------|----------------------------|-------|------------------------------------------| | 0x22 | TOP MASK2 | RESET_REG_MASK | 01h | MASKED | | 0x23 | BUCK_0_1_MASK | BUCK1_PG_MASK | 01h | MASKED | | 0x23 | BUCK 0 1 MASK | BUCK1 ILIM MASK | 01h | MASKED | | 0x23 | BUCK 0 1 MASK | BUCK0_PG_MASK | 01h | MASKED | | 0x23 | BUCK 0 1 MASK | BUCK0 ILIM MASK | 01h | MASKED | | 0x24 | BUCK_2_3_MASK | BUCK3_PG_MASK | 01h | MASKED | | 0x24 | BUCK_2_3_MASK | BUCK3 ILIM MASK | 01h | MASKED | | 0x24 | BUCK 2 3 MASK | BUCK2_PG_MASK | 01h | MASKED | | 0x24 | BUCK 2 3 MASK | BUCK2 ILIM MASK | 01h | MASKED | | 0x28 | PGOOD_CTRL1 | PG3 SEL[1:0] | 01h | Power-Good-threshold voltage | | 0x28 | PGOOD CTRL1 | PG2_SEL[1:0] | 01h | Power-Good-threshold voltage | | 0x28 | PGOOD CTRL1 | PG1_SEL[1:0] | 00h | Masked | | 0x28 | PGOOD CTRL1 | PG0_SEL[1:0] | 01h | Power-Good-threshold voltage | | 0x29 | PGOOD CTRL2 | HALF_DELAY | 00h | 0-15 ms with 1 ms steps | | 0x29 | PGOOD CTRL2 | EN PG0 NINT | 00h | PGOOD signal NOT included to nINT signal | | 0x29 | PGOOD_CTRL2 | PGOOD_SET_DELAY | 00h | 4-10 us | | 0x29 | PGOOD CTRL2 | EN_PGFLT_STAT | 00h | Live status of monitored voltage outputs | | 0x29 | PGOOD CTRL2 | PGOOD_WINDOW | 01h | Overvoltage and undervoltage monitoring | | 0x29 | PGOOD_CTRL2 | PGOOD_OD | 01h | Open-drain output | | 0x29 | PGOOD_CTRL2 | PGOOD_POL | 00h | HIGH | | 0x2B | PLL_CTRL | PLL_MODE[1:0] | 00h | PLL disabled, internal RC oscillator | | 0x2B | PLL_CTRL | EXT_CLK_FREQ[4:0] | 01h | 2 MHz | | 0x2C | PIN_FUNCTION | EN_SPREAD_SPEC | 01h | ENABLED | | 0x2C | PIN_FUNCTION | EN_PIN_CTRL_GPIO3 | 01h | GPIO3_OUT bit AND ENx pin | | 0x2C | PIN_FUNCTION | EN_PIN_SELECT_GPIO3 | 00h | GPIO3_SEL bit AND EN1 pin | | 0x2C | PIN_FUNCTION | EN_PIN_CTRL_GPI02 | 01h | GPIO2_OUT bit AND ENx pin | | 0x2C | PIN_FUNCTION | EN_PIN_SELECT_GPIO2 | 00h | GPIO2_SEL bit AND EN1 pin | | 0x2C | PIN_FUNCTION | GPIO3_SEL | 01h | GPIO3 | | 0x2C | PIN_FUNCTION | GPIO2_SEL | 01h | GPIO2 | | 0x2C | PIN_FUNCTION | GPIO1_SEL | 00h | EN1 | | 0x2D | GPIO_CONFIG | GPIO3_OD | 01h | Open-drain output | | 0x2D | GPIO_CONFIG | GPIO2_OD | 00h | Push-pull output | | 0x2D | GPIO_CONFIG | GPIO1_OD | 00h | Push-pull output | | 0x2D | GPIO_CONFIG | GPIO3_DIR | 01h | Output | | 0x2D | GPIO_CONFIG | GPIO2_DIR | 01h | Output | | 0x2D | GPIO_CONFIG | GPIO1_DIR | 00h | Input | | 0x2F | GPIO_OUT | GPIO3_OUT | 01h | Logic high level | | 0x2F | GPIO_OUT | GPIO2_OUT | 01h | Logic high level | ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated