# LP87334A-Q1 Technical Reference Manual #### **ABSTRACT** This document provides the register bit values for the one-time programmable (OTP) bits of the orderable part number, LP87334ARHDRQ1. #### **Table of Contents** | I Introduction | 1 | |--------------------------------------|---| | 2 OTP Memory Device Settings | 1 | | B Power-up and Power Down Sequence | | | Register Bits Loaded From OTP Memory | 2 | #### **Trademarks** All trademarks are the property of their respective owners. #### 1 Introduction This technical reference manual can be used as a reference for the LP87334A-Q1 default register bits after OTP memory download. This technical reference manual does not provide information about the electrical characteristics, external components, package, or the functionality of the device. For this information and the full register map, refer to the LP8733xx-Q1 Dual High-Current Buck Converter and Dual Linear Regulator data sheet. #### 2 OTP Memory Device Settings This section lists all of the device settings that are downloaded from OTP memory. Table 2-1 lists the device settings for I<sup>2</sup>C and OTP revision ID values. Table 2-1. Device Identification and I<sup>2</sup>C Settings | | Description | Bit Name | LP87334A-Q1 | |--------------------------|-------------------------------------|-----------|-------------| | I <sup>2</sup> C address | | | 62h | | DEVICE_ID | Device specific ID code | DEVICE_ID | 00h | | OTP_ID | Identification code for OTP version | OTP_ID | 4Ah | Table 2-2 lists the device settings for BUCK0 and BUCK1. The maximum allowed slew-rate for BUCKx depends on the output capacitance. Refer to the *LP8733xx-Q1 Dual High-Current Buck Converter and Dual Linear Regulator* data sheet for output capacitance boundary conditions. Table 2-2. BUCK0 and BUCK1 OTP Settings | Description | | Bit Name | LP87334A-Q1 | |---------------------|--------------------------------------------------------------|----------------|-------------| | | ation (2 single phase Bucks<br>e, denoted as 1+1 or 2-phase) | | 1+1 | | Switching frequency | | | 2 MHz | | Spread spectrum | | EN_SPREAD_SPEC | Enabled | Table 2-2. BUCK0 and BUCK1 OTP Settings (continued) | | Description | Bit Name | LP87334A-Q1 | |-------|---------------------------------------------|----------------------|-------------| | | Output voltage | BUCK0_VSET | 1.800 V | | | Enable, EN-pin or I <sup>2</sup> C register | BUCK0_EN_PIN_CTRL | EN-pin | | | Control for BUCK0 | BUCK0_EN | High | | | Force PWM mode or auto mode | BUCK0_FPWM | No | | BUCK0 | Force Multiphase | BUCK0_FPWM_MP | No | | BUCKU | Peak current limit | BUCK0_ILIM | 3 A | | | Maximum load current limit | NA | 2 A | | | Slew rate | BUCK0_SLEW_RATE | 3.8 mV/us | | | Startup delay | BUCK0_STARTUP_DELAY | 10 ms | | | Shutdown delay | BUCK0_SHUTDOWN_DELAY | 10 ms | | | Output voltage | BUCK1_VSET | 3.300 V | | | Enable, EN-pin or I <sup>2</sup> C register | BUCK1_EN_PIN_CTRL | EN-pin | | | Control for BUCK1 | BUCK1_EN | High | | | Force PWM mode or auto mode | BUCK1_FPWM | No | | BUCK1 | Peak current limit | BUCK1_ILIM | 4 A | | | Maximum load current limit | NA | 3 A | | | Slew rate | BUCK1_SLEW_RATE | 3.8 mV/us | | | Startup delay | BUCK1_STARTUP_DELAY | 9 ms | | | Shutdown delay | BUCK1_SHUTDOWN_DELAY | 11 ms | Table 2-3 lists the device settings for LDO0 and LDO1. ### Table 2-3. LDO0 and LDO1 OTP Settings | | 14.5.5 1 5. 12.5.5 4.1.4 12.5. 5.1. 55.4.1.1.35 | | | | |------|-------------------------------------------------|---------------------|-------------|--| | | Description | Bit Name | LP87334A-Q1 | | | | Output voltage | LDO0_VSET | 3.300 V | | | | Enable, EN-pin or I <sup>2</sup> C register | LDO0_EN_PIN_CTRL | EN-pin | | | LDO0 | Control for LDO0 | LDO0_EN | High | | | | Startup delay | LDO0_STARTUP_DELAY | 12 ms | | | | Shutdown delay | LDO0_SHUTDOWN_DELAY | 8 ms | | | | Output voltage | LDO1_VSET | 2.500 V | | | | Enable, EN-pin or I <sup>2</sup> C register | LDO1_EN_PIN_CTRL | EN-pin | | | LDO1 | Control for LDO1 | LDO1_EN | High | | | | Startup delay | LDO1_STARTUP_DELAY | 10 ms | | | | Shutdown delay | LDO1_SHUTDOWN_DELAY | 10 ms | | | | | | | | ### Table 2-4 lists the device settings for GPIOs. ### Table 2-4. EN, CLKIN, and GPIO Pin Settings | | Description | Bit Name | LP87334A-Q1 | |------------|-------------------------------------------------------------------------------------------|--------------------|-------------| | EN pin | EN pin pulldown resistor enable or disable | EN_PD | Enabled | | | CLKIN or GPO2 mode selection | CLKIN_PIN_SEL | GPO2 | | CLKIN pin | CLKIN pin pulldown resistor enable or disable (applicable for both CLKIN and GPO2 modes.) | CLKIN_PD | Enabled | | CLKIN PIII | Frequency of external clock when connected to CLKIN | EXT_CLK_FREQ | 2 MHz | | | Enable for the internal PLL. When PLL disabled, internal RC OSC is used | EN_PLL | Not Used | | | GPO output type (push-pull or open drain) | GPO_OD | OD | | | Enable, EN-pin or I <sup>2</sup> C register | GPO_EN_PIN_CTRL | EN-pin | | GPO | Control for GPO | GPO_EN | High | | | Startup delay | GPO_STARTUP_DELAY | 12 ms | | | Shutdown delay | GPO_SHUTDOWN_DELAY | 8 ms | Table 2-4. EN, CLKIN, and GPIO Pin Settings (continued) | | Description | Bit Name | LP87334A-Q1 | |------|---------------------------------------------|---------------------|-------------| | | GPO2 output type (push-pull or open drain) | GPO2_OD | OD | | | Enable, EN-pin or I <sup>2</sup> C register | GPO2_EN_PIN_CTRL | EN-pin | | GPO2 | Control for GPO2 | GPO2_EN | High | | | Startup delay | GPO2_STARTUP_DELAY | 12 ms | | | Shutdown delay | GPO2_SHUTDOWN_DELAY | 8 ms | Table 2-5 lists the device protection settings. #### **Table 2-5. Protections OTP Settings** | | Description | Bit Name | LP87334A-Q1 | |-------------|----------------------------------------|-----------------|-------------| | Protections | Thermal warning level (125°C or 137°C) | TDIE_WARN_LEVEL | 137°C | | | Input overvoltage protection | NA | Enabled | Table 2-6 lists the device settings for interrupts. When an interrupt from an event is unmasked, an interrupt is generated on the nINT pin. **Table 2-6. Interrupt Mask Settings** | Table 2 of Interrupt Mask Settings | | | | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Interrupt event | Bit Name | LP87334A-Q1 | | | PGOOD pin changing active to inactive | PGOOD_INT_MASK | Masked | | | Sync clock appears or disappears | SYNC_CLK_MASK | Masked | | | Thermal warning | TDIE_WRN_MASK | Unmasked | | | Load measurement ready | I_MEAS_MASK | Masked | | | Register reset | RESET_REG_MASK | Masked | | | Buck0 PGood active | BUCK0_PGR_MASK | Masked | | | Buck0 PGood inactive | BUCK0_PGF_MASK | Masked | | | Buck0 current limit | BUCK0_ILIM_MASK | Masked | | | Buck1 PGood active | BUCK1_PGR_MASK | Masked | | | Buck1 PGood inactive | BUCK1_PGF_MASK | Masked | | | Buck1 current limit | BUCK1_ILIM_MASK | Masked | | | | Interrupt event PGOOD pin changing active to inactive Sync clock appears or disappears Thermal warning Load measurement ready Register reset Buck0 PGood active Buck0 PGood inactive Buck0 current limit Buck1 PGood active Buck1 PGood inactive | Interrupt event PGOOD pin changing active to inactive PGOOD_INT_MASK Sync clock appears or disappears SYNC_CLK_MASK Thermal warning TDIE_WRN_MASK Load measurement ready I_MEAS_MASK Register reset RESET_REG_MASK Buck0 PGood active BUCK0_PGR_MASK Buck0 PGood inactive BUCK0_PGF_MASK Buck0 current limit BUCK0_ILIM_MASK Buck1 PGood active BUCK1_PGR_MASK Buck1 PGood inactive BUCK1_PGR_MASK BUCK1_PGR_MASK | | ### 3 Power-up and Power Down Sequence This section shows the power-up and power-down sequence for the device. The power-up and power-down delays for each rail are shown in Figure 3-1. Figure 3-1. LP87334A-Q1 Power-up and Power Down Sequence ## **4 Register Bits Loaded From OTP Memory** Table 4-1 lists the register bit values loaded from the OTP memory during device start-up. **Table 4-1. Summary of Control Registers** | Address | Register Name | Bit Bit | LP87334A-Q1 Value | |---------|---------------|---------------------------|-------------------| | 0x00 | | DEVICE_ID[1:0] | 00h | | 0x00 | DEV_REV | | 4Ah | | 0x01 | OTP_REV | OTP_ID[7:0] | 00h | | | BUCK0_CTRL_1 | BUCK0_FPWM_MP | | | 0x02 | BUCK0_CTRL_1 | BUCKO_FPWM | 00h | | 0x02 | BUCK0_CTRL_1 | BUCKO_EN_PIN_CTRL | 01h | | 0x02 | BUCK0_CTRL_1 | BUCKO_EN | 01h | | 0x03 | BUCK0_CTRL_2 | BUCKO_ILIM[2:0] | 03h | | 0x03 | BUCK0_CTRL_2 | BUCK0_SLEW_RATE[2:0] | 04h | | 0x04 | BUCK1_CTRL_1 | BUCK1_FPWM | 00h | | 0x04 | BUCK1_CTRL_1 | BUCK1_EN_PIN_CTRL | 01h | | 0x04 | BUCK1_CTRL_1 | BUCK1_EN | 01h | | 0x05 | BUCK1_CTRL_2 | BUCK1_ILIM[2:0] | 05h | | 0x05 | BUCK1_CTRL_2 | BUCK1_SLEW_RATE[2:0] | 04h | | 0x06 | BUCK0_VOUT | BUCK0_VSET[7:0] | B1h | | 0x07 | BUCK1_VOUT | BUCK1_VSET[7:0] | FCh | | 0x08 | LD00_CTRL | LDO0_EN_PIN_CTRL | 01h | | 0x08 | LD00_CTRL | LDO0_EN | 01h | | 0x09 | LDO1_CTRL | LDO1_EN_PIN_CTRL | 01h | | 0x09 | LDO1_CTRL | LDO1_EN | 01h | | 0x0A | LDO0_VOUT | LDO0_VSET[4:0] | 19h | | 0x0B | LDO1_VOUT | LDO1_VSET[4:0] | 11h | | 0x0C | BUCK0_DELAY | BUCK0_SHUTDOWN_DELAY[3:0] | 0Ah | | 0x0C | BUCK0_DELAY | BUCK0_STARTUP_DELAY[3:0] | 0Ah | | 0x0D | BUCK1_DELAY | BUCK1_SHUTDOWN_DELAY[3:0] | 0Bh | | 0x0D | BUCK1_DELAY | BUCK1_STARTUP_DELAY[3:0] | 09h | | 0x0E | LDO0_DELAY | LDO0_SHUTDOWN_DELAY[3:0] | 08h | | 0x0E | LDO0_DELAY | LDO0_STARTUP_DELAY[3:0] | 0Ch | | 0x0F | LDO1_DELAY | LDO1_SHUTDOWN_DELAY[3:0] | 0Ah | | 0x0F | LDO1_DELAY | LDO1_STARTUP_DELAY[3:0] | 0Ah | | 0x10 | GPO_DELAY | GPO_SHUTDOWN_DELAY[3:0] | 08h | | 0x10 | GPO_DELAY | GPO_STARTUP_DELAY[3:0] | 0Ch | | 0x11 | GPO2_DELAY | GPO2_SHUTDOWN_DELAY[3:0] | 08h | | 0x11 | GPO2_DELAY | GPO2_STARTUP_DELAY[3:0] | 0Ch | | 0x12 | GPO_CTRL | GPO2_OD | 01h | | 0x12 | GPO_CTRL | GPO2_EN_PIN_CTRL | 01h | | 0x12 | GPO_CTRL | GPO2_EN | 01h | | 0x12 | GPO_CTRL | GPO_OD | 01h | | 0x12 | GPO_CTRL | GPO_EN_PIN_CTRL | 01h | | 0x12 | GPO_CTRL | GPO_EN | 01h | | 0x13 | CONFIG | STARTUP_DELAY_SEL | 01h | | 0x13 | CONFIG | SHUTDOWN_DELAY_SEL | 01h | | 0x13 | CONFIG | CLKIN_PIN_SEL | 00h | | 0x13 | CONFIG | CLKIN_PD | 01h | | 0x13 | CONFIG | EN_PD | 01h | | 0x13 | CONFIG | TDIE_WARN_LEVEL | 01h | | 0x13 | CONFIG | EN_SPREAD_SPEC | 01h | | 0x14 | PLL_CTRL | EN_PLL | 00h | | 0x14 | PLL_CTRL | EXT_CLK_FREQ[4:0] | 01h | **Table 4-1. Summary of Control Registers (continued)** | | Table 4-1. Sullillary | oi Control Registers (Continue | ;u) | |---------|-----------------------|--------------------------------|-------------------| | Address | Register Name | Bit | LP87334A-Q1 Value | | 0x15 | PGOOD_CTRL_1 | PGOOD_POL | 00h | | 0x15 | PGOOD_CTRL_1 | PGOOD_OD | 01h | | 0x15 | PGOOD_CTRL_1 | PGOOD_WINDOW_LDO | 01h | | 0x15 | PGOOD_CTRL_1 | PGOOD_WINDOW_BUCK | 01h | | 0x15 | PGOOD_CTRL_1 | EN_PGOOD_LDO1 | 01h | | 0x15 | PGOOD_CTRL_1 | EN_PGOOD_LDO0 | 01h | | 0x15 | PGOOD_CTRL_1 | EN_PGOOD_BUCK1 | 01h | | 0x15 | PGOOD_CTRL_1 | EN_PGOOD_BUCK0 | 01h | | 0x16 | PGOOD_CTRL_2 | EN_PGOOD_TWARN | 00h | | 0x16 | PGOOD_CTRL_2 | PG_FAULT_GATES_PGOOD | 00h | | 0x16 | PGOOD_CTRL_2 | PGOOD_MODE | 01h | | 0x20 | TOP_MASK_1 | PGOOD_INT_MASK | 01h | | 0x20 | TOP_MASK_1 | SYNC_CLK_MASK | 01h | | 0x20 | TOP_MASK_1 | TDIE_WARN_MASK | 00h | | 0x20 | TOP_MASK_1 | I_MEAS_MASK | 01h | | 0x21 | TOP_MASK_2 | RESET_REG_MASK | 01h | | 0x22 | BUCK_MASK | BUCK1_PGF_MASK | 01h | | 0x22 | BUCK_MASK | BUCK1_PGR_MASK | 01h | | 0x22 | BUCK_MASK | BUCK1_ILIM_MASK | 01h | | 0x22 | BUCK_MASK | BUCK0_PGF_MASK | 01h | | 0x22 | BUCK_MASK | BUCK0_PGR_MASK | 01h | | 0x22 | BUCK_MASK | BUCK0_ILIM_MASK | 01h | | 0x23 | LDO_MASK | LDO1_PGF_MASK | 01h | | 0x23 | LDO_MASK | LDO1_PGR_MASK | 01h | | 0x23 | LDO_MASK | LDO1_ILIM_MASK | 01h | | 0x23 | LDO_MASK | LDO0_PGF_MASK | 01h | | 0x23 | LDO_MASK | LD00_PGR_MASK | 01h | | 0x23 | LDO_MASK | LDO0_ILIM_MASK | 01h | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated