# Implementing Pin Compatible Ethernet Redrivers and Retimers Lucas Wolter, Drew Miller #### **ABSTRACT** TI has a variety of Ethernet redriver and retimer devices spanning different channels counts and signal conditioning capabilities. Several of these devices share pin compatible packages but have different signal conditioning capabilities. In some cases, this can be unclear what level of signal conditioning is required for an application. This application note discusses TI Ethernet signal conditioning devices with pin compatible packages and design considerations that can be made to allow a socket to support multiple devices with different signal conditioning capabilities. ## **Table of Contents** | I IIII Ouuciioii | | |-----------------------------------------------------------------|------------------| | 2 Codesign: 25GbE 4-Channel Retimer or Redriver with Crosspoint | 2 | | 2.1 DS250DF410 Retimer Overview | | | 2.2 DS560MB410 Redriver Overview | | | 2.3 Pin Comparison Table | 6 | | 2.4 Codesign Schematic Example | 8 | | 2.5 Notable Codesign Elements | | | 3 Codesign: 25GbE 8-Channel Retimer or Redriver with Crosspoint | | | 3.1 DS250DF810 and DS280DF810 Retimers Overview | | | 3.2 DS280BR810, DS280BR820, and DS280MB810 Redrivers Overview | 13 | | 3.3 Pin Comparison Table | | | 3.4 Codesign Schematic Example | 18 | | 3.5 Notable Codesign Elements | <mark>2</mark> 1 | | 4 Summary | <u>2</u> 4 | | 5 References | | | | | #### **Trademarks** 1 Introduction All trademarks are the property of their respective owners. Introduction www.ti.com ## 1 Introduction Signal conditioning devices can be broken into two distinct categories: retimers and redrivers. Retimers are more advanced signal conditioning devices that contain a clock and data recovery functional block. The enables retimers to "reset" the jitter a signal has and transmit a clean signal. The clock recovery block also enables more digital signal equalization on retimers, such as DFE and FIR filters. Redrivers are more simple signal conditioning devices that are largely analog. Redrivers are capable of equalizing jitter due to ISI using CTLE. When selecting signal conditioning for a system, conditioning is not immediately clear whether a redriver or retimer is required to meet performance requirements. TI has several pin to pin redrivers and retimers that enable system designers to test both a redriver and retimer in the same socket to determine which device is a good choice. This application note details differences between pin compatible devices and design considerations when developing a common socket for both redriver and retimer devices. # 2 Codesign: 25GbE 4-Channel Retimer or Redriver with Crosspoint TI has one 4-channel retimer and one 4-channel redriver which support 25G Ethernet. These devices, DS250DF410 and DS560MB410 respectively, both use a 6mm × 6mm, 101-pin BGA package and are nearly pin-to-pin compatible. A single board codesign can implement either device, allowing designers to perform system-level testing before determining if the retimer or redriver is better designed for a particular application. Table 2-1 shows a comparison of features between DS250DF410 and DS560MB410. 665mA | iable 1 ii 2020021 ii 0 alia 20000iii 2 ii 0 ii 0 alia 0 0 iii paliooli | | | | | | | |-------------------------------------------------------------------------|----------------------|--------------------------------------|--|--|--|--| | Туре | DS250DF410 | DS560MB410 | | | | | | Equalization capability | 35dB | 18dB | | | | | | Receiver equalization | CTLE and DFE | CTLE | | | | | | Transmitter equalization | 3-tap FIR filter | None | | | | | | Signal chain linearity | Nonlinear | Linear | | | | | | Crosspoint | 2x2 crosspoint | 2x2 crosspoint | | | | | | Crosspoint control | Register | Register or MUX pins | | | | | | Calibration clock | 25MHz clock required | Not required, can buffer 25MHz clock | | | | | | Supply voltage | 2.5V | 2.5V | | | | | | | | | | | | | 364mA Table 2-1. DS250DF410 and DS560MB410 Feature Comparison ## 2.1 DS250DF410 Retimer Overview Maximum current The DS250DF410 retimer is a 4 channel retimer device that can lock to rates from 20.2752Gbps to 25.8Gbps and supported subrates. This device can equalize channels with up to 35dB insertion loss at 12.89GHz using a combination of CTLE and DFE. The DS250DF410 also has a 3-tap FIR filter which allows for pre- and post-cursor equalization. Figure 2-1. DS250DF410 Functional Block Diagram Figure 2-2. DS250DF410 Pin Configuration ## 2.2 DS560MB410 Redriver Overview The DS560MB410 redriver is a 4 channel linear redriver device supporting up to 32GBd NRZ or 28GBd PAM4. This device provides reach extension of up to 18dB beyond normal ASIC to ASIC capability at 13.28GHz through the receiver CTLE. Figure 2-3. DS560MB410 Functional Block Diagram <sup>\*\*\*</sup> the following image does not display in Oxygen \*\*\* Figure 2-4. DS560MB410 Pin Configuration # 2.3 Pin Comparison Table Table 2-2 compares pin functionality of DS250DF410 retimer and DS560MB410 redriver and lists if any design provisions are necessary to support each device with the same codesign. Table 2-2. 4-Channel Retimer or Redriver Pin Comparison Table | | | Retiller of Redilver | <u> </u> | | |-------------------------------------|---------------------|----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Number | DS250DF410 Pin Name | DS560MB410 Pin Name | Provision Needed? | Details | | A10, A11, A7, A8, A4, A5,<br>A1, A2 | RXnP/N | RXnP/N | No | High-speed inputs require AC coupling. | | L10, L11, L7, L8, L4, L5,<br>L1, L2 | TXnP/N | TXnP/N | No | High-speed outputs require AC coupling. | | F1 | CAL_CLK_IN | GPI | Optional | DS250DF410: Requires a 25MHz calibration clock input. DS560MB410: Can optionally buffer an input signal up to 25MHz. | | F11 | CAL_CLK_OUT | GPO | Optional | DS250DF410: 2.5V<br>buffered replica of<br>CAL_CLK_IN.<br>DS560MB410: Inverted<br>buffer output from GPI. | | D11, D1 | ADDR0/1 | ADDR0/1 | No | 4-level straps to configure SMBus Address. | | G1 | EN_SMB | EN_SMB | No | 4-level strap to select SMBus target mode or controller mode. | | G11, H11 | SDA/SDC | SDA/SDC | No | SMBus data and clock I/Os. Require 2-5kΩ pullup resistors. | | E1 | ALL_DONE_N | ALL_DONE_N | No | EEPROM load status when using SMBus controller mode. | | E11 | READ_EN_N | READ_EN_N | No | SMBus target mode: Pull high or leave floating for normal operation. SMBus controller mode: Pull low to initiate EEPROM load. | | H1 | INT_N | RSVD1 | Yes | DS250DF410: Interrupt open-drain output. Requires 2-5kΩ pull-up resistor. DS560MB410: Reserved. Can be left floating or pulled low. | | D10, D2 | TEST0/1 | MUXSEL0/1 | Optional | DS250DF410: Reserved test pins. Can be left floating, tied to GND, or tied to 2.5V. DS560MB410: Mux select control input. Can be left floating or tied to GND if unused. | | E10, E2, H10, H2 | TEST2-5 | TEST2-5 | No | Reserved test pins. Can be left floating, tied to GND, or tied to 2.5V. | Table 2-2. 4-Channel Retimer or Redriver Pin Comparison Table (continued) | 144.0 | rable 2 21 4 Granner Rounter of Rounter in General Table (Gentinada) | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------|-------------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin Number | DS250DF410 Pin Name | DS560MB410 Pin Name | Provision Needed? | Details | | | | | | A3, A6, A9, B1, B2, B3,<br>B4, B5, B6, B7, B8, B9,<br>B10, B11, C1, C6, C11,<br>D6, E3, E5, E7, E9, F3,<br>F4, F5, F6, F7, F8, F9,<br>G2, G3, G5, G7, G9, G10,<br>H6, J1, J6, J11, K1, K2,<br>K3, K4, K5, K6, K7, K8,<br>K9, K10, K11, L3, L6, L9 | GND | GND | No | Ground reference. | | | | | | C3, C9, D3, D4, D5, D7,<br>D8, D9, H3, H4, H5, H7,<br>H8, H9, J3, J9 | VDD | VDD | No | 2.5V power supply. TI recommends connecting at least 6 decoupling capacitors as close to the device as possible. | | | | | # 2.4 Codesign Schematic Example Figure 2-5 and Figure 2-6 show schematic diagrams for an example codesign which can be used with DS250DF410 retimer and DS560MB410 redriver. A few component replacements are necessary to use each device with this codesign. Figure 2-5. DS250DF410 Schematic Example Figure 2-6. DS560MB410 Schematic Example ## 2.5 Notable Codesign Elements ## 2.5.1 Calibration Clock DS250DF410 requires a 25MHz (±100PPM) 2.5V single-ended clock from external oscillator to be connected to pin F1 (CAL\_CLK\_IN). A 25MHz oscillator Y1 is included in the codesign schematic example. Pin F11 (CAL\_CLK\_OUT) outputs a 2.5V buffered replica of the calibration clock input for connecting multiple devices in a daisy-chained fashion. DS560MB410 does not require an external calibration clock. Pin F1 (GPI) operates as a 2.5V LVCMOS inverted buffer input supporting general purpose LVCMOS signals up to 25MHz. Pin F11 (GPO) operates as the inverted buffer output from the GPI pin. There are two options regarding calibration clock connections to DS560MB410 within this codesign example. - Depopulate resistors R8 and R10 to disconnect the calibration clock input and output signals from the device - 2. Keep R8 and R10 populated to buffer the 25MHz reference clock signal. This option is most useful if the reference clock is connected to multiple devices in a daisy-chained fashion. Note that the buffer output is inverted. This can possibly impact other connected devices. ## 2.5.2 SMBus Address Pins D11 (ADDR0) and D1 (ADDR1) are connected such that the 8-bit SMBus address for both DS250DF410 and DS560MB410 is 0x30 by default. Strap resistors R2, R3, R13, and R14 can be populated/depopulated with different values to select a different SMBus address. The four defined strap options are: 0: 1kΩ to GND R: 20kΩ to GND F: Float 1: 1kΩ to VDD Table 2-3. SMBus Address Map | 7 DIT TARCET ADDRESS | 0 DIT WRITE ADDRESS | REQUIRED ADDRES | SS PIN STRAP VALUE | | |----------------------|---------------------|-----------------|--------------------|--| | 7-BIT TARGET ADDRESS | 8-BIT WRITE ADDRESS | ADDR1 | ADDR0 | | | 0x18 | 0x30 | 0 | 0 | | | 0x19 | 0x32 | 0 | R | | | 0x1A | 0x34 | 0 | F | | | 0x1B | 0x36 | 0 | 1 | | | 0x1C | 0x38 | R | 0 | | | 0x1D | 0x3A | R | R | | | 0x1E | 0x3C | R | F | | | 0x1F | 0x3E | R | 1 | | | 0x20 | 0x40 | F | 0 | | | 0x21 | 0x42 | F | R | | | 0x22 | 0x44 | F | F | | | 0x23 | 0x46 | F | 1 | | | 0x24 | 0x48 | 1 | 0 | | | 0x25 | 0x4A | 1 | R | | | 0x26 | 0x4C | 1 | F | | | 0x27 | 0x4E | 1 | 1 | | 10 #### 2.5.3 SMBus Controller Mode Pin G1 (EN\_SMB) is connected such that SMBus Target mode is selected for both DS250DF410 and DS560MB410 by default. In SMBus Target mode, a controller accesses and modifies the retimer's or redriver's register configuration via the SMBus interface. In SMBus Controller mode, the retimer or redriver attempts to self-configure by reading the device settings stored in an external EEPROM. DS250DF410 and DS560MB410 can be reconfigured in SMBus Controller mode within this codesign example. The following design modifications need to be made. - 1. Depopulate R4 to select SMBus Controller mode on the EN\_SMB pin. - 2. Depopulate R5 and populate R15 with a 1kΩ resistor. This pulls the READ\_EN\_N pin low to initiate EEPROM load. - 3. Populate R19 with a 0Ω resistor to connect the ALL\_DONE\_N pin output. If multiple devices share a single EEPROM, then connect the ALL\_DONE\_N output of the first device to the READ\_EN\_N input of the next device to prevent multiple devices attempting to read the EEPROM at the same time. - 4. Populate R32 and R33 with $0\Omega$ resistors to connect the EEPROM SMBus interface to the retimer or redriver SDA and SDC pins. - 5. Place an external EEPROM in dipsocket XU1. Modify resistor straps R26 R31, R34 R36 as necessary. Note that the EEPROM 8-bit address must be 0xA0 and capable of 400kHz operation at 2.5V or 3.3V supply. ## 2.5.4 SMBus Pull-Up Resistors The SMBus interface uses open-drain clock and data inputs or outputs to enable device communication. The SDA and SDC lines each require a single $2k\Omega$ to $5k\Omega$ pull-up resistor. This codesign example offers multiple pull-up options. - R22 and R23 are populated by default. These are 4.7kΩ pull-ups to 3.3V supply. - R20 and R21 can be populated to use 2.7kΩ pull-ups to 2.5V supply near the retimer or redriver. These can be useful for debug purposes if the device SDA/SDC pins need to be disconnected from the main SMBus interface (by depopulating R24 and R25). - R30 and R31 can be populated to use 2.7kΩ pull-ups to 2.5V supply near the external EEPROM. These can be useful for debug purposes if the EEPROM SDA/SDC pins need to be disconnected from the main SMBus interface (by depopulating R32 and R33). ## 2.5.5 Interrupt Output DS250DF410 includes an interrupt output on pin H1 (INT\_N) which is pulled low when an interrupt event occurs. This output is open-drain and requires a single $2k\Omega$ to $5k\Omega$ pull-up resistor. This codesign example includes a $4.7k\Omega$ pull-up to 3.3V supply when R6 is populated and R16 is depopulated. DS560MB410 does not include an interrupt output. Pin H1 (RSVD1) is a no connect on package and can be left floating or tied to GND. This codesign example includes a $1k\Omega$ pull-down to GND when R16 is populated and R6 is depopulated. ## 2.5.6 Mux Select Inputs DS560MB410 includes mux select inputs on pins D10 (MUXSEL0) and D2 (MUXSEL1). MUXSEL0 controls the crosspoint for channels 0–1, and MUXSEL1 controls the crosspoint for channels 2–3. The crosspoint can also be controlled entirely via SMBus register writes. There are 2 options regarding mux select input connections to DS560MB410 within this codesign example. - 1. Populate R9 and R12 with $0\Omega$ resistors and depopulate R17 and R18. This allows an external device to control the crosspoint via LVCMOS voltage level inputs. - 2. Populate R17 and R18 with $1k\Omega$ resistors and depopulate R9 and R12. This option is most useful if the mux select inputs are unused. DS250DF410 does not include mux select inputs. The crosspoint on this device is controlled entirely via SMBus register writes. Pins D10 (TEST0) and D2 (TEST1) are reserved TI test pins which can be left floating, tied to GND, or connected to a 2.5V output. This codesign example includes $1k\Omega$ pull-downs to GND when R17 and R18 are populated and R9 and R12 are depopulated. # 3 Codesign: 25GbE 8-Channel Retimer or Redriver with Crosspoint TI has two 8-channel retimers and three 8-channel redrivers which support 25G Ethernet. The retimer part numbers are DS250DF810 and DS280DF810, while the redriver part numbers are DS280BR810, DS280BR820, and DS280MB810. All of these devices use a 8mm × 13mm, 135-pin BGA package and are nearly pin-to-pin compatible. A single board codesign can implement all 5 devices with minimal modifications, allowing designers to perform system-level testing before determining which device is best designed for a particular application. Table 3-1 shows a comparison of features between DS2x0DF810, DS280BR8x0, and DS280MB810. | Table 3- | Table 3-1. D32x0DF610, D3260BR6x0, and D3260MB610 Feature Comparison | | | | | | | | |--------------------------|----------------------------------------------------------------------|--------------------------------------|--------------------------------------|--|--|--|--|--| | Туре | DS2x0DF810 | DS280BR8x0 | DS280MB810 | | | | | | | Equalization capability | 35dB | 15-17dB | 17dB | | | | | | | Receiver equalization | CTLE and DFE | CTLE | CTLE | | | | | | | Transmitter equalization | 3-tap FIR filter | Fixed delay 3-tap FIR filter | None | | | | | | | Signal chain linearity | Nonlinear | Linear or nonlinear | Linear | | | | | | | Crosspoint | 2x2 crosspoint | None | 2x2 crosspoint | | | | | | | Crosspoint control | Register | N/A | Register or MUX pins | | | | | | | Calibration clock | 25MHz clock required | Not required, can buffer 25MHz clock | Not required, can buffer 25MHz clock | | | | | | | Supply voltage | 2.5V | 2.5V | 2.5V | | | | | | | Maximum current | 1330mA | 426mA | 389mA | | | | | | Table 3-1. DS2x0DF810, DS280BR8x0, and DS280MB810 Feature Comparison #### 3.1 DS250DF810 and DS280DF810 Retimers Overview The DS250DF810 and DS280DF810 retimers are both 8 channel retimer devices. The key differentiation between these devices is that DS250DF810 can lock to rates from 20.2752Gbps to 25.8Gbps and supported subrates, while the DS280DF810 can lock to rates from 20.2Gbps to 28.4Gbps and supported subrates. These devices can equalize channels with up to 35dB insertion loss at 12.89GHz using a combination of CTLE and DFE. The DS2x0DF810 also has a 3-tap FIR filter which allows for pre- and post- cursor equalization. Figure 3-1. DS2x0DF810 Functional Block Diagram Figure 3-2. DS2x0DF810 Pin Configuration ## 3.2 DS280BR810, DS280BR820, and DS280MB810 Redrivers Overview The DS280BR810, DS280BR820, and DS280MB810 are 8 channel linear redriver devices supporting up to 28GBd NRZ. The key differentiation between DS280BR810 and DS280BR820 is that DS280BR810 has on-chip AC coupling for both RX and TX, while DS280BR820 has on-chip AC coupling for only RX. TI has observed better high speed performance with DS280BR820 over the DS280BR810, allowing for reach extension of over 17dB with DS280BR820 compared to over 15dB with DS280BR810. For new designs, TI recommends selecting DS280BR820 over DS280BR810. The DS280BR8x0 devices also have a limiting signal chain with fixed delay 3-tap TX FIR filter. The DS280MB810 provides reach extension of over 17dB beyond normal ASIC to ASIC capability at 13.28GHz through the receiver CTLE. The differentiation between this device and DS280BR8x0 devices is that the device has a 2x2 cross point, but lacks the 3-tap TX FIR. Figure 3-3. DS280BR810 Functional Block Diagram Figure 3-4. DS280BR820 Functional Block Diagram Figure 3-5. DS280MB810 Functional Block Diagram Figure 3-6. DS280BR8x0 Pin Configuration | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | |---|---------------------|-------------------|---------------|-----|------|-----|------|-----|------|-----|------|-----|--------------------|-------------------|--------------------|---| | J | GND | GND | TX1N | GND | TX2N | GND | TX3N | GND | TX4N | GND | TX5N | GND | TX6N | GND | GND | J | | Н | TX0N | GND | TX1P | GND | TX2P | GND | ТХЗР | GND | TX4P | GND | TX5P | GND | TX6P | GND | TX7N | Н | | G | TX0P | GND TX7P | G | | F | GND | GND | READ_<br>EN_N | SDC | GND | VDD | GND | VDD | GND | VDD | GND | GND | INT_N<br>(NC) | GND | GND | F | | Е | CAL_<br>CLK_<br>OUT | MUXSEL1<br>_TEST1 | ADDR1 | SDA | GND | VDD | VDD | VDD | VDD | VDD | VDD | GND | EN_SM<br>B | MUXSEL0<br>_TEST0 | CAL_<br>CLK_<br>IN | Е | | D | GND | GND | ADDR0 | GND | GND | VDD | GND | VDD | GND | VDD | GND | GND | ALL_<br>DONE_<br>N | GND | GND | D | | С | RX0P | GND RX7P | С | | В | RX0N | GND | RX1P | GND | RX2P | GND | RX3Р | GND | RX4P | GND | RX5P | GND | RX6P | GND | RX7N | В | | Α | GND | GND | RX1N | GND | RX2N | GND | RX3N | GND | RX4N | GND | RX5N | GND | RX6N | GND | GND | Α | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | Figure 3-7. DS280MB810 Pin Configuration # 3.3 Pin Comparison Table Table 3-2 compares pin functionality of DS2x0DF810 retimers, DS280BR8x0 redrivers, and DS280MB810 redriver with crosspoint and lists if any design provisions are necessary to support each device with the same codesign. Table 3-2. 8-Channel Retimer/Redriver Pin Comparison Table | Pin Number | DS2x0DF810 Pin<br>Name | DS280BR8x0 Pin<br>Name | DS280MB810 Pin<br>Name | Provision Needed? | Details | |-------------------------------------------------------------------------------|------------------------|------------------------|------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | C15, B15, B13, A13,<br>B11, A11, B9, A9, B7,<br>A7, B5, A5, B3, A3,<br>C1, B1 | RXnP/N | RXnP/N | RXnP/N | No | High-speed inputs AC coupled on-chip. | | G15, H15, H13, J13,<br>H11, J11, H9, J9, H7,<br>J7, H5, J5, H3, J3,<br>G1, H1 | TXnP/N | TXnP/N | TXnP/N | Yes | DS2x0DF810, DS280BR810: High- speed outputs AC coupled on-chip. DS280BR820, DS280MB810: High- speed outputs require external AC coupling. | | E1 | CAL_CLK_IN | CAL_CLK_IN | CAL_CLK_IN | Optional | DS2x0DF810: Requires a 25MHz calibration clock input. DS280BR8x0, DS280MB810: Can optionally buffer a 25MHz clock input. No calibration clock required. | | E15 | CAL_CLK_OUT | CAL_CLK_OUT | CAL_CLK_OUT | Optional | 2.5V buffered replica of CAL_CLK_IN. | | D13, E13 | ADDR0/1 | ADDR0/1 | ADDR0/1 | No | 4-level straps to configure SMBus Address. | | E3 | EN_SMB | EN_SMB | EN_SMB | No | 4-level strap to select SMBus target mode or controller mode. | | E12, F12 | SDA/SDC | SDA/SDC | SDA/SDC | No | SMBus data and clock I/Os. Require 2-5kΩ pull-up resistors. | | F13 | READ_EN_N | READ_EN_N | READ_EN_N | No | SMBus target mode: Pull high or leave floating for normal operation. SMBus controller mode: Pull low to initiate EEPROM load. | | D3 | ALL_DONE_N | ALL_DONE_N | ALL_DONE_N | No | EEPROM load status when using SMBus controller mode. | Table 3-2. 8-Channel Retimer/Redriver Pin Comparison Table (continued) | | | | | on Table (continue | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Number | DS2x0DF810 Pin<br>Name | DS280BR8x0 Pin<br>Name | DS280MB810 Pin<br>Name | Provision Needed? | Details | | F3 | INT_N | INT_N | INT_N | No | DS2x0DF810: Interrupt open-drain output. Requires 2-5kΩ pull-up resistor. DS280BR8x0, DS280MB810: No connect on package. Can be pulled high for codesign compatibility with DS2x0DF810. | | E2, E14 | TEST0/1 | TEST0/1 | MUXSEL0/1 | Optional | DS2x0DF810, DS280BR8x0: Reserved test pins. Can be left floating, tied to GND, or tied to 2.5V. DS280MB810: Mux select control input. Can be left floating or tied to GND if unused. | | F4, E4, D4, D12 | TEST4-7 | GND | GND | No | DS2x0DF810: Reserved test pins. Can be left floating or tied to GND. DS280BR8x0, DS280MB810: Ground reference. | | D6, D8, D10, E5, E6,<br>E7, E8, E9, E10, F6,<br>F8, F10 | VDD | VDD | VDD | No | 2.5V power supply. TI recommends connecting at least 6 decoupling capacitors as close to the device as possible. | | A1, A2, A4, A6, A8,<br>A10, A12, A14, A15,<br>B2, B4, B6, B8, B10,<br>B12, B14, C2, C3,<br>C4, C5, C6, C7, C8,<br>C9, C10, C11, C12,<br>C13, C14, D1, D2,<br>D5, D7, D9, D11,<br>D14, D15, E11, F1,<br>F2, F5, F7, F9, F11,<br>F14, F15, G2, G3,<br>G4, G5, G6, G7, G8,<br>G9, G10, G11, G12,<br>G13, G14, H2, H4,<br>H6, H8, H10, H12,<br>H14, J1, J2, J4, J6,<br>J8, J10, J12, J14, J15 | GND | GND | GND | No | Ground reference. | ## 3.4 Codesign Schematic Example Figure 3-8, Figure 3-9, and Figure 3-10 show schematic diagrams for an example codesign which can be used with DS2x0DF810 retimers, DS280BR8x0 redrivers, and DS280MB810 redriver with crosspoint. A few component replacements are necessary to use each device with this codesign. Figure 3-8. DS2x0DF810 Schematic Example Figure 3-9. DS280BR8x0 Schematic Example Figure 3-10. DS280MB810 Schematic Example # 3.5 Notable Codesign Elements # 3.5.1 AC Coupling All 8-channel retimers and redrivers require AC coupling on high-speed inputs and outputs. AC coupling is integrated on-chip for all devices on the receiver side and some devices on the transmitter side. DS250DF810, DS280DF810, and DS280BR810 include integrated AC coupling on the transmitter side. Therefore $0\Omega$ resistors R37–R52 can be used on high-speed outputs. DS280BR820 and DS280MB810 do not include integrated AC coupling on the transmitter side. Therefore R37–R52 need to be replaced with 220nF capacitors. These are labeled as C16–C31 in the codesign schematic examples. ## 3.5.2 Calibration Clock DS2x0DF810 requires a 25MHz (±100PPM) 2.5V single-ended clock from external oscillator to be connected to pin E1 (CAL\_CLK\_IN). A 25MHz oscillator Y1 is included in the codesign schematic example. Pin E15 (CAL\_CLK\_OUT) outputs a 2.5V buffered replica of the calibration clock input for connecting multiple devices in a daisy-chained fashion. DS280BR8x0 and DS280MB810 do not require an external calibration clock. Pin E1 (CAL\_CLK\_IN) can optionally support a 25MHz input clock. Pin E15 (CAL\_CLK\_OUT) outputs a 2.5V buffered replica of the calibration clock input. There are two options regarding calibration clock connections to DS280BR8x0 and DS280MB810 within this codesign example. - 1. Depopulate resistors R15 and R16 to disconnect the calibration clock input and output signals from the device. - 2. Keep R15 and R16 populated to buffer the 25MHz reference clock signal. This option is most useful if the reference clock is connected to multiple devices in a daisy-chained fashion. ## 3.5.3 SMBus Address Pins D13 (ADDR0) and E13 (ADDR1) are connected such that the 8-bit SMBus address for DS2x0DF810, DS280BR8x0, and DS280MB810 is 0x30 by default. Strap resistors R1, R2, R8, and R9 can be populated/depopulated with different values to select a different SMBus address. The four defined strap options are: 0: 1kΩ to GND R: 20kΩ to GND F: Float 1: 1kΩ to VDD Table 3-3. SMBus Address Map | 7 DIT TARCET ADDRESS | 8-BIT WRITE ADDRESS | REQUIRED ADDRES | S PIN STRAP VALUE | |----------------------|---------------------|-----------------|-------------------| | 7-BIT TARGET ADDRESS | 0-DII WRIIE ADDRESS | ADDR1 | ADDR0 | | 0x18 | 0x30 | 0 | 0 | | 0x19 | 0x32 | 0 | R | | 0x1A | 0x34 | 0 | F | | 0x1B | 0x36 | 0 | 1 | | 0x1C | 0x38 | R | 0 | | 0x1D | 0x3A | R | R | | 0x1E | 0x3C | R | F | | 0x1F | 0x3E | R | 1 | | 0x20 | 0x40 | F | 0 | | 0x21 | 0x42 | F | R | | 0x22 | 0x44 | F | F | | 0x23 | 0x46 | F | 1 | | 0x24 | 0x48 | 1 | 0 | Table 3-3. SMBus Address Map (continued) | 7-BIT TARGET ADDRESS | 8-BIT WRITE ADDRESS | REQUIRED ADDRES | S PIN STRAP VALUE | |----------------------|---------------------|-----------------|-------------------| | 7-BIT TARGET ADDRESS | 0-DII WRITE ADDRESS | ADDR1 | ADDR0 | | 0x25 | 0x4A | 1 | R | | 0x26 | 0x4C | 1 | F | | 0x27 | 0x4E | 1 | 1 | #### 3.5.4 SMBus Controller Mode Pin E3 (EN\_SMB) is connected such that SMBus Target mode is selected for both DS2x0DF810, DS280BR8x0, and DS280MB810 by default. In SMBus Target mode, a controller accesses and modifies the retimer's or redriver's register configuration through the SMBus interface. In SMBus Controller mode, the retimer or redriver attempts to self-configure by reading the device settings stored in an external EEPROM. DS2x0DF810, DS280BR8x0, and DS280MB810 can be reconfigured in SMBus Controller mode within this codesign example. The following design modifications need to be made. - 1. Depopulate R3 to select SMBus Controller mode on the EN\_SMB pin. - 2. Depopulate R4 and populate R10 with a $1k\Omega$ resistor. This pulls the READ\_EN\_N pin low to initiate EEPROM load. - 3. Populate R17 with a 0Ω resistor to connect the ALL\_DONE\_N pin output. If multiple devices share a single EEPROM, then connect the ALL\_DONE\_N output of the first device to the READ\_EN\_N input of the next device to prevent multiple devices attempting to read the EEPROM at the same time. - 4. Populate R31 and R32 with $0\Omega$ resistors to connect the EEPROM SMBus interface to the retimer or redriver SDA and SDC pins. - 5. Place an external EEPROM in dipsocket XU1. Modify resistor straps R25 R30, R33 R35 as necessary. Note that the EEPROM 8-bit address must be 0xA0 and capable of 400kHz operation at 2.5V or 3.3V supply. ## 3.5.5 SMBus Pull-Up Resistors The SMBus interface uses open-drain clock and data inputs/outputs to enable device communication. The SDA and SDC lines each require a single $2k\Omega$ to $5k\Omega$ pull-up resistor. This codesign example offers multiple pull-up options. - R21 and R22 are populated by default. These are 4.7kΩ pull-ups to 3.3V supply. - R19 and R20 can be populated to use 2.7kΩ pull-ups to 2.5V supply near the retimer or redriver. These can be useful for debug purposes if the device SDA/SDC pins need to be disconnected from the main SMBus interface (by depopulating R23 and R24). - R29 and R30 can be populated to use 2.7kΩ pull-ups to 2.5V supply near the external EEPROM. These can be useful for debug purposes if the EEPROM SDA/SDC pins need to be disconnected from the main SMBus interface (by depopulating R31 and R32). ## 3.5.6 Interrupt Output DS2x0DF810 includes an interrupt output on pin F3 (INT\_N) which is pulled low when an interrupt event occurs. This output is open-drain and requires a single $2k\Omega$ to $5k\Omega$ pull-up resistor. This codesign example includes a $4.7k\Omega$ pull-up to 3.3V supply. DS280BR8x0 and DS80MB810 do not include an interrupt output. Pin F3 (INT\_N) is a no connect on package but can be connected to other devices' INT\_N pins. This codesign example includes a 4.7k pull-up to 3.3V supply. No design provision is necessary to switch between retimer and redriver implementations. ## 3.5.7 Mux Select Inputs DS280MB810 includes mux select inputs on pins E2 (MUXSEL0) and E14 (MUXSEL1). MUXSEL0 controls the crosspoint for channels 0–1 and 4–5, and MUXSEL1 controls the crosspoint for channels 2–3 and 6–7. The crosspoint can also be controlled entirely via SMBus register writes. There are 2 options regarding mux select input connections to DS280MB810 within this codesign example. 1. Populate R6 and R7 with $0\Omega$ resistors and depopulate R11 and R12. This allows an external device to control the crosspoint via LVCMOS voltage level inputs. 2. Populate R11 and R12 with $1k\Omega$ resistors and depopulate R6 and R7. This option is most useful if the mux select inputs are unused. DS2x0DF810 and DS280BR8x0 do not include mux select inputs. The crosspoint on DS2x0DF810 is controlled entirely via SMBus register writes. DS280BR8x0 does not include any crosspoint capability. On DS2x0DF810 and DS280BR8x0, pins E2 (TEST0) and E14 (TEST1) are reserved TI test pins which can be left floating, tied to GND, or connected to a 2.5V output. This codesign example includes $1k\Omega$ pull-downs to GND when R11 and R12 are populated and R6 and R7 are depopulated. Summary Www.ti.com # 4 Summary TI's signal conditioning portfolio enables system designers the flexibility to implement a single socket supporting both redriver and retimer and characterize the performance. By leveraging information in this application note, designers can easily determine how to design a socket supporting both redriver and retimer. This allows engineers to minimize design risk while also maximizing signal conditioner price and power consumption. ## **5 References** - Texas Instruments, DS250DF410 product site - Texas Instruments, DS560MB410 product site - Texas Instruments, DS250DF810 product site - Texas Instruments, DS280DF810 product site - Texas Instruments, DS280BR810 product site - Texas Instruments, DS280BR820 product site - Texas Instruments, DS280MB810 product site ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated