

# TPS25750 USB Type-C® and USB PD Controller with Integrated Power Switches Optimized for Power Applications

# 1 Features

- Integrated fully managed power paths
  - Integrated 5-V, 3-A, 36-mΩ sourcing switch (TPS25750S/D)
  - Integrated 28-V, 7-A, 16-mΩ bi-directional load switch (TPS25750D only)
- Standalone USB Type-C PD solution
  - No firmware development or external microcontroller needed
- Integrated robust power path protection
  - Integrated reverse current protection, overvoltage protection, and slew rate control the high-voltage bi-directional power path
  - Integrated undervoltage and overvoltage protection and current limiting for inrush current protection for the 5V/3A source power path
  - 26-V tolerant CC pins for robust protection when connected to non-compliant devices
- Optimized for power applications
  - Integrated I2C control for TI battery chargers
  - Web-based GUI and pre-configured firmware
  - Optimized for power consumer only (sink) (UFP) applications
  - Optimized for power provider (source) and power consumer (sink) (DRP) applications
- USB Type-C power delivery (PD) controller
  - 10 configurable GPIOs
  - BC1.2 charging support
  - USB PD 3.0 compliant
  - USB Type-C specification complaint
  - Cable attach and orientation detection
  - Integrated VCONN switch
  - Physical layer and policy engine
  - 3.3-V LDO output for dead battery support
  - Power supply from 3.3 V or VBUS source

## **2** Applications

- Power tools, power banks, retail automation and payment
- Wireless speakers, headphones
- Other personal electronics and industrial applications

# **3 Description**

The TPS25750 is a highly integrated stand-alone USB Type-C and Power Delivery (PD) controller optimized for applications supporting USB-C PD Power. The TPS25750 integrates fully managed power paths with robust protection for a complete USB-C PD solution. The TPS25750 also integrates control for external battery charger ICs for added ease of use and reduced time to market. The intuitive web based GUI will ask the user a few simple questions on the applications needs using clear block diagrams and simple multiple-choice questions. As a result, the GUI will create the configuration image for the user's application, reducing much of the complexity associated with competitive USB PD solutions.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE   | BODY SIZE (NOM) |
|----------------------------|-----------|-----------------|
| TPS25750D                  | QFN (RJK) | 4.0 mm x 6.0 mm |
| TPS25750S                  | QFN (RSM) | 4.0 mm x 4.0 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





# **Table of Contents**

| 1 Features1                                         |
|-----------------------------------------------------|
| 2 Applications1                                     |
| 3 Description1                                      |
| 4 Revision History2                                 |
| 5 Device Comparison Table3                          |
| 6 Pin Configuration and Functions4                  |
| 7 Specifications7                                   |
| 7.1 Absolute Maximum Ratings7                       |
| 7.2 ESD Ratings8                                    |
| 7.3 Recommeded Operating Conditions8                |
| 7.4 Recommended Capacitance9                        |
| 7.5 Thermal Information10                           |
| 7.6 Power Supply Characteristics 11                 |
| 7.7 Power Consumption11                             |
| 7.8 PP_5V Power Switch Characteristics 11           |
| 7.9 PPHV Power Switch Characteristics - TPS25750D12 |
| 7.10 PP_EXT Power Switch Characteristics -          |
| TPS25750S14                                         |
| 7.11 Power Path Supervisory16                       |
| 7.12 CC Cable Detection Parameters16                |
| 7.13 CC VCONN Parameters17                          |
| 7.14 CC PHY Parameters18                            |
| 7.15 Thermal Shutdown Characteristics               |
| 7.16 ADC Characteristics                            |
| 7.17 Input/Output (I/O) Characteristics             |
| 7.18 BC1.2 Characteristics                          |
| 7.19 I2C Requirements and Characteristics           |

| 7.20 Typical Characteristics             | 22              |
|------------------------------------------|-----------------|
| 8 Parameter Measurement Information      | 24              |
| 9 Detailed Description                   | 25              |
| 9.1 Overview                             | 25              |
| 9.2 Functional Block Diagram             | 26              |
| 9.3 Feature Description                  | 28              |
| 9.4 Device Functional Modes              | 45              |
| 10 Application and Implementation        |                 |
| 10.1 Application Information             |                 |
| 10.2 Typical Application                 | <mark>49</mark> |
| 11 Power Supply Recommendations          |                 |
| 11.1 3.3-V Power                         |                 |
| 11.2 1.5-V Power                         | 54              |
| 11.3 Recommended Supply Load Capacitance | 54              |
| 12 Layout                                | 55              |
| 12.1 TPS25750D - Layout                  | 55              |
| 12.2 TPS25750S - Layout                  | <mark>60</mark> |
| 13 Device and Documentation Support      |                 |
| 13.1 Device Support                      | <mark>67</mark> |
| 13.2 Documentation Support               | 67              |
| 13.3 Support Resources                   | 67              |
| 13.4 Trademarks                          | 67              |
| 13.5 Electrostatic Discharge Caution     | 67              |
| 13.6 Glossary                            | 67              |
| 14 Mechanical, Packaging, and Orderable  |                 |
| Information                              | 67              |
|                                          |                 |

# **4 Revision History**

| Changes from Revision * (July 2020) to Revision A (November 2020) |                                                                           |   |  |  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------|---|--|--|
| •                                                                 | Changed data sheet status from "Advance Information" to "Production Data" | 1 |  |  |



# **5 Device Comparison Table**

| DEVICE NUMBER | 5-V SOURCE LOAD SWITCH | SOURCE LOAD SWITCH INTEGRATED HIGH<br>LOAD SWITCH VOLTAGE BI-DIRECTIONAL<br>LOAD SWITCH (PPHV) |     |
|---------------|------------------------|------------------------------------------------------------------------------------------------|-----|
| TPS25750D     | Yes                    | Yes                                                                                            | No  |
| TPS25750S     | Yes                    | No                                                                                             | Yes |





Figure 6-1. Top View of the TPS25750D 38-pin QFN RJK Package



Figure 6-2. Top View of the TPS25750S 32-pin QFN RSM Package



| Table 6-1. TPS25750D Pin Functions |                                           |      |       |                                                                                                                                                           |  |  |  |  |
|------------------------------------|-------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PIN                                | PIN TYPE <sup>(1)</sup> RESET DESCRIPTION |      |       |                                                                                                                                                           |  |  |  |  |
| NAME                               | NO.                                       |      | RESET | DESCRIPTION                                                                                                                                               |  |  |  |  |
| ADCIN1                             | 2                                         | I    | Hi-Z  | Configuration Input. Connect to a resistor divider to LDO_3V3.                                                                                            |  |  |  |  |
| ADCIN2                             | 3                                         | I    | Hi-Z  | Configuration Input. Connect to a resistor divider to LDO_3V3.                                                                                            |  |  |  |  |
| CC1                                | 28                                        | I/O  | Hi-Z  | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy).                                                                                |  |  |  |  |
| CC2                                | 29                                        | I/O  | Hi-Z  | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy).                                                                                |  |  |  |  |
| GND                                | 11, 12, 14, 31                            | —    | —     | Ground. Connect to ground plane.                                                                                                                          |  |  |  |  |
| GPIO0                              | 5                                         | GPIO | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                   |  |  |  |  |
| GPIO1                              | 6                                         | GPIO | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                   |  |  |  |  |
| GPIO2                              | 7                                         | 0    | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                   |  |  |  |  |
| GPIO3                              | 19                                        | 0    | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                   |  |  |  |  |
| GPIO4(USB_P)                       | 26                                        | I/O  | Hi-Z  | General purpose digital I/O. Tie to ground when unused. This may be connected to D+ for BC1.2 support.                                                    |  |  |  |  |
| GPIO5(USB_N)                       | 27                                        | I/O  | Hi-Z  | General purpose digital I/O. Tie to ground when unused. This may be connected to D- for BC1.2 support.                                                    |  |  |  |  |
| GPIO6                              | 37                                        | 0    | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                   |  |  |  |  |
| GPIO7                              | 36                                        | 0    | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                   |  |  |  |  |
| I2Cs_SCL                           | 9                                         | I    | Hi-Z  | I2C slave serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused.                                                        |  |  |  |  |
| I2Cs_SDA                           | 8                                         | I/O  | Hi-Z  | I2C slave serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused.                                      |  |  |  |  |
| I2Cs_IRQ                           | 10                                        | 0    | Hi-Z  | I2C slave interrupt. Active low. Connect to external voltage through a pull-up resistor. This can be re-configured to GPIO10. Tie to ground if unused.    |  |  |  |  |
| I2Cm_SCL                           | 17                                        | 0    | Hi-Z  | I <sup>2</sup> C master serial clock. Open-drain output. Tie to pullup voltage through a resistor. Can be grounded if unused.                             |  |  |  |  |
| GPIO11                             | 13                                        | 0    | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                   |  |  |  |  |
| I2Cm_SDA                           | 16                                        | I/O  | Hi-Z  | I <sup>2</sup> C master serial data. Open-drain input/output. Tie to pullup voltage through a resistor. Can be grounded if unused.                        |  |  |  |  |
| I2Cm_IRQ                           | 18                                        | I    | Hi-Z  | I2C master interrupt. Active low. Connect to external voltage through a pull-up resistor. Tie to ground when unused. This can be re-configured to GPIO12. |  |  |  |  |
| LDO_1V5                            | 4                                         | 0    | _     | Output of the CORE LDO. Bypass with capacitance $C_{\text{LDO}_{1V5}}$ to GND. This pin cannot source current to external circuits.                       |  |  |  |  |
| LDO_3V3                            | 1                                         | 0    | _     | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance $C_{LDO_{3V3}}$ to GND.                                                       |  |  |  |  |
| DRAIN                              | 15, 30                                    | N/A  | —     | Connects to drain of internal FET.                                                                                                                        |  |  |  |  |
| PP5V                               | 34, 35                                    | I    | —     | 5-V System Supply to VBUS, supply for CCy pins as VCONN.                                                                                                  |  |  |  |  |
| PPHV                               | 20, 21, 22                                | I/O  |       | High-voltage sinking node in the system.                                                                                                                  |  |  |  |  |
| VBUS_IN                            | 23, 24, 25                                | I/O  |       | 5-V to 20-V input.                                                                                                                                        |  |  |  |  |
| VBUS                               | 32, 33                                    | 0    |       | 5-V output from PP5V input to LDO. Bypass with capacitance $C_{\text{VBUS}}$ to GND.                                                                      |  |  |  |  |
| VIN_3V3                            | 38                                        | I    | _     | Supply for core circuitry and I/O. Bypass with capacitance $C_{VIN_3V3}$ to GND.                                                                          |  |  |  |  |
|                                    | 1                                         | 1    | 1     | -                                                                                                                                                         |  |  |  |  |

(1) I = input, O = output, I/O = input and output, GPIO = general purpose digital input and output



| PI            | N          |                         |       | PS25750S Pin Functions                                                                                                                                           |  |  |
|---------------|------------|-------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME          | NO.        | TYPE <sup>(1)</sup> RES | RESET | DESCRIPTION                                                                                                                                                      |  |  |
| ADCIN1        | 2          | 1                       | Hi-Z  | Configuration Input. Connect to a resistor divider to LDO_3V3.                                                                                                   |  |  |
| ADCIN2        | 3          | 1                       | Hi-Z  | Configuration Input. Connect to a resistor divider to LDO _3V3.                                                                                                  |  |  |
|               |            | -                       | 111-2 | I/O for USB Type-C. Filter noise with recommended capacitor to GND                                                                                               |  |  |
| CC1           | 24         | I/O                     | Hi-Z  | (CCCy).                                                                                                                                                          |  |  |
| CC2           | 25         | I/O                     | Hi-Z  | I/O for USB Type-C. Filter noise with recommended capacitor to GND (CCCy).                                                                                       |  |  |
| GATE_VSYS     | 20         | 0                       | Hi-Z  | Connect to the N-ch MOSFET that has source tied to VSYS.                                                                                                         |  |  |
| GATE_VBUS     | 21         | 0                       | Hi-Z  | Connect to the N-ch MOSFET that has source tied to VBUS.                                                                                                         |  |  |
| GND           | 11, 12, 14 | _                       | _     | Ground. Connect to ground plane.                                                                                                                                 |  |  |
| GPIO0         | 5          | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                          |  |  |
| GPIO1         | 6          | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                          |  |  |
| GPIO2         | 7          | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                          |  |  |
| GPIO3         | 18         | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                          |  |  |
| GPIO4 (USB_P) | 22         | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused. This may be connected to D+ for BC1.2 support.                                                           |  |  |
| GPIO5 (USB_N) | 23         | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused. This may be connected to D- for BC1.2 support.                                                           |  |  |
| GPIO6         | 31         | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                          |  |  |
| GPIO7         | 30         | I/O                     | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                          |  |  |
| I2Cs_SCL      | 9          | I                       | Hi-Z  | I2C slave serial clock input. Tie to pullup voltage through a resistor. May be grounded if unused.                                                               |  |  |
| I2Cs_SDA      | 8          | I/O                     | Hi-Z  | I2C slave serial data. Open-drain input/output. Tie to pullup voltage through a resistor. May be grounded if unused.                                             |  |  |
| I2Cs_IRQ      | 10         | 0                       | Hi-Z  | I2C slave interrupt. Active low. Connect to external voltage through a pull-up resistor. This can be re-configured to GPIO10. Tie to ground when unused.         |  |  |
| I2Cm_SCL      | 16         | 0                       | Hi-Z  | I <sup>2</sup> C master serial clock. Open-drain output. Tie to pullup voltage through a resistor when used or unused.                                           |  |  |
| GPIO11        | 13         | 0                       | Hi-Z  | General purpose digital I/O. Tie to ground when unused.                                                                                                          |  |  |
| I2Cm_SDA      | 15         | I/O                     | Hi-Z  | I <sup>2</sup> C master serial data. Open-drain input/output. Tie to pullup voltage through a resistor when used or unused.                                      |  |  |
| I2Cm_IRQ      | 17         | I                       | Hi-Z  | I2C master interrupt. Active low. Connect to external voltage through a pull-up resistor. Tie to ground when unused. This can be re-configured to GPIO12.        |  |  |
| LDO_1V5       | 4          | 0                       | _     | Output of the CORE LDO. Bypass with capacitance $C_{LDO_1V5}$ to GND. This pin cannot source current to external circuits.                                       |  |  |
| LDO_3V3       | 1          | 0                       | _     | Output of supply switched from VIN_3V3 or VBUS LDO. Bypass with capacitance $C_{LDO_{3V3}}$ to GND.                                                              |  |  |
| PP5V          | 28, 29     | I                       | _     | 5-V System Supply to VBUS, supply for CCy pins as VCONN.                                                                                                         |  |  |
| VSYS          | 19         | I                       | _     | High-voltage sinking node in the system. It is used to implement reverse-<br>current-protection (RCP) for the external sinking paths controlled by<br>GATE_VSYS. |  |  |
| VBUS          | 26, 27     | I/O                     |       | 5-V to 20-V input. Bypass with capacitance C <sub>VBUS</sub> to GND.                                                                                             |  |  |
| VIN_3V3       | 32         | I                       | _     | Supply for core circuitry and I/O. Bypass with capacitance CVIN_3V3 to GND.                                                                                      |  |  |

#### Table 6-2. TPS25750S Pin Functions

(1) I = input, O = output, I/O = input and output, GPIO = general purpose digital input and output



### **7** Specifications

### 7.1 Absolute Maximum Ratings

#### 7.1.1 TPS25750D and TPS25750S - Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                         |                                                                                        | MIN                        | MAX   | UNIT |
|-----------------------------------------|----------------------------------------------------------------------------------------|----------------------------|-------|------|
|                                         | PP5V                                                                                   | -0.3                       | 6     |      |
|                                         | VIN_3V3                                                                                | -0.3                       | 4     | V    |
|                                         | ADCIN1, ADCIN2                                                                         | -0.3                       | 4     |      |
| Input voltage range (2)                 | VBUS_IN, VBUS <sup>(4)</sup>                                                           | -0.3                       | 28    |      |
| input renage range                      | CC1, CC2 <sup>(4)</sup>                                                                | -0.5                       | 26    |      |
|                                         | GPIOx                                                                                  | -0.3                       | 6.0   | V    |
|                                         | I2Cm_SDA, I2Cm_SCL, I2Cm_IRQ,<br>I2Cs_IRQ,I2Cs_SCL, I2Cs_SDA                           | -0.3                       | 4     |      |
| Output voltage range <sup>(2)</sup>     | LDO_1V5 <sup>(3)</sup>                                                                 | -0.3                       | 2     | V    |
| Output voltage range <sup>(2)</sup>     | LDO_3V3 <sup>(3)</sup>                                                                 | -0.3                       | 4     | v    |
|                                         | Source or sink current VBUS                                                            | internally limited         |       |      |
|                                         | Positive source current on CC1, CC2                                                    | source current on CC1, CC2 |       |      |
| Source current                          | Positive sink current on CC1, CC2 while VCONN switch is enabled                        | 1                          |       | А    |
|                                         | Positive sink current for I2Cm_SDA, I2Cm_SCL,<br>I2Cm_IRQ, I2Cs_IRQ,I2Cs_SCL, I2Cs_SDA | internally limited         |       |      |
|                                         | Positive source current for LDO_3V3, LDO_1V5                                           | internally limited         |       |      |
| Source current                          | GPIOx                                                                                  |                            | 0.005 | А    |
| T <sub>J</sub> Operating junction tempe | -40                                                                                    | 175                        | °C    |      |
| T <sub>STG</sub> Storage temperature    |                                                                                        | -55                        | 150   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board.

(3) Do not apply voltage to these pins.

(4) A TVS with a break down voltage falling between the Recommended max and the Abs max value is recommended such as TVS2200.

#### 7.1.2 TPS25750D - Absolute Maximum Ratings

|                                                    |                                                          | MIN  | MAX | UNIT |
|----------------------------------------------------|----------------------------------------------------------|------|-----|------|
| Input voltage range <sup>(1)</sup>                 | PPHV                                                     | -0.3 | 28  | V    |
| V <sub>PPHV_VBUS_IN</sub>                          | Source-to-source voltage                                 |      | 28  | V    |
| Sink current                                       | Continuous current to/from VBUS_IN to PPHV               |      | 7   | A    |
|                                                    | Pulsed current to/from<br>VBUS_IN to PPHV <sup>(2)</sup> |      | 10  |      |
| T <sub>J_PPHV</sub> Operating junction temperature | PP_HV switch                                             | -40  | 175 | °C   |

(1) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board.

(2) Pulse duration  $\leq 100 \ \mu s$  and duty-cycle  $\leq 1\%$ .

#### 7.1.3 TPS25750S - Absolute Maximum Ratings

|                                     |                                        | MIN  | MAX | UNIT |
|-------------------------------------|----------------------------------------|------|-----|------|
| Output voltage range <sup>(1)</sup> | GATE_VBUS,<br>GATE_VSYS <sup>(2)</sup> | -0.3 | 40  | V    |



### 7.1.3 TPS25750S - Absolute Maximum Ratings (continued)

|   |                 |                                                                    | MIN  | MAX | UNIT |
|---|-----------------|--------------------------------------------------------------------|------|-----|------|
| , | V <sub>GS</sub> | V <sub>GATE_VBUS</sub> - V <sub>VBUS</sub> , V<br>gate_sys - Vvsys | -0.5 | 12  | V    |

(1) All voltage values are with respect to network GND. Connect the GND pin directly to the GND plane of the board.

(2) Do not apply voltage to these pins.

### 7.2 ESD Ratings

| PARAMETER          |                         | PARAMETER TEST CONDITIONS                                                                     |       | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup>               | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specificationJESD22-C101, all<br>pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommeded Operating Conditions

### 7.3.1 TPS25750D - Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                    |                                                                                       | MIN | MAX | UNIT |
|---------------------|------------------------------------|---------------------------------------------------------------------------------------|-----|-----|------|
|                     |                                    | VIN_3V3                                                                               | 3.0 | 3.6 |      |
|                     |                                    | PP5V                                                                                  | 4.9 | 5.5 |      |
| VI                  | Input voltage range <sup>(1)</sup> | ADCIN1, ADCIN2, VBUS_IN, VBUS <sup>(2)</sup>                                          | 4   | 22  | V    |
|                     |                                    | PPHV                                                                                  | 0   | 22  |      |
|                     |                                    | I2Cx_SDA, I2Cx_SCL, I2Cx_IRQ, ADCIN1, ADCIN2                                          | 0   | 3.6 |      |
| V <sub>IO</sub>     | I/O voltage range <sup>(1)</sup>   | GPIOx                                                                                 | 0   | 5.5 | V    |
|                     |                                    | CC1, CC2                                                                              | 0   | 5.5 |      |
| 1                   | Output oursent (from DDE)()        | VBUS                                                                                  |     | 3   | А    |
| lo                  | Output current (from PP5V)         | CC1, CC2                                                                              |     | 315 | mA   |
| I <sub>PP_HV</sub>  | Current from VBUS_IN to PPHV       |                                                                                       |     | 7   | А    |
| I <sub>O</sub>      | Output current (from LDO_3V3)      | GPIOx                                                                                 |     | 1   | mA   |
| I <sub>O</sub>      | Output current (from VBUS LDO)     | Current from LDO_3V3                                                                  |     | 5   | mA   |
|                     |                                    | $I_{PP_{5V}} \le 3 \text{ A}, I_{PP_{HV}} = 0, I_{PP_{CABLE}} \le 315 \text{ mA}$     | -40 | 85  |      |
|                     |                                    | $I_{PP_{5V}} \le 1.5 \text{ A}, I_{PP_{HV}} = 0, I_{PP_{CABLE}} \le 315 \text{ mA}$   | -40 | 105 |      |
| T <sub>A</sub>      | Ambient operating temperature      | $I_{PP_{5V}} = 0, I_{PP_{HV}} \le 7 \text{ A}, I_{PP_{CABLE}} = 0$                    | -40 | 45  | °C   |
| 'A                  |                                    | $I_{PP_{5V}} = 0, I_{PP_{HV}} \le 6 \text{ A}, I_{PP_{CABLE}} = 0$                    | -40 | 65  | C    |
|                     |                                    | $I_{PP_{5V}} = 0$ , $I_{PP_{HV}} \le 5$ A, $I_{PP_{CABLE}} \le 315$ mA                | -40 | 85  |      |
|                     |                                    | I <sub>PP_5V</sub> = 0, I <sub>PP_HV</sub> ≤ 3.5 A, I<br><sub>PP_CABLE</sub> ≤ 315 mA | -40 | 105 |      |
| T <sub>J_PPHV</sub> | Operating junction temperature     | PP_HV switch                                                                          | -40 | 150 | °C   |
| TJ                  | Operating junction temperature     |                                                                                       | -40 | 125 | °C   |

(1) All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board.

(2) All VBUS and VBUS\_IN pins be shorted together.



### 7.3.2 TPS25750S - Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 | 5 1 5 (                            |                                                                    | MIN | MAX | UNIT |
|-----------------|------------------------------------|--------------------------------------------------------------------|-----|-----|------|
|                 |                                    | VIN_3V3                                                            | 3.0 | 3.6 |      |
|                 | Input voltage range <sup>(1)</sup> | PP5V                                                               | 4.9 | 5.5 | V    |
| VI              | input voltage range                | VBUS                                                               | 4   | 22  | v    |
|                 |                                    | VSYS                                                               | 0   | 22  |      |
| V <sub>IO</sub> |                                    | I2Cx_SDA, I2Cx_SCL, I2Cx_IRQ, ADCIN1, ADCIN2                       | 0   | 3.6 |      |
|                 | I/O voltage range <sup>(1)</sup>   | GPIOx                                                              | 0   | 5.5 | V    |
|                 |                                    | CC1, CC2                                                           | 0   | 5.5 |      |
| 1               | Quitaut ourroat (from DD5)/)       | VBUS                                                               |     | 3   | А    |
| lo              | Output current (from PP5V)         | CC1, CC2                                                           |     | 315 | mA   |
| I <sub>O</sub>  | Output current (from LDO_3V3)      | GPIOx                                                              |     | 1   | mA   |
| I <sub>O</sub>  | Output current (from VBUS LDO)     | sum of current from LDO_3V3 and GPIOx                              |     | 5   | mA   |
| T <sub>A</sub>  | Ambient operating temperature      | $I_{PP_{5V}} \le 1.5 \text{ A}, I_{PP_{CABLE}} \le 315 \text{ mA}$ | -40 | 105 | °C   |
| IA              | A Ambient operating temperature    | $I_{PP_{5V}} \le 3 \text{ A}, I_{PP_{CABLE}} \le 315 \text{ mA}$   | -40 | 85  | C    |
| TJ              | Operating junction temperature     |                                                                    | -40 | 125 | °C   |

(1) All voltage values are with respect to network GND. All GND pins must be connected directly to the GND plane of the board.

### 7.4 Recommended Capacitance

over operating free-air temperature range (unless otherwise noted)

| P/                            | ARAMETER <sup>(1)</sup>                | VOLTAGE RATING | MIN                | NOM | MAX | UNIT |
|-------------------------------|----------------------------------------|----------------|--------------------|-----|-----|------|
| C <sub>VIN_3V3</sub>          | Capacitance on VIN_3V3                 | 6.3 V          | 5                  | 10  |     | μF   |
| C <sub>LDO_3V3</sub>          | Capacitance on LDO_3V3                 | 6.3 V          | 5                  | 10  | 25  | μF   |
| C <sub>LDO_1V5</sub>          | Capacitance on LDO_1V5                 | 4 V            | 4.5                |     | 12  | μF   |
| C <sub>VBUS</sub>             | Capacitance on VBUS <sup>(4)</sup>     | 25 V           | 1                  | 4.7 | 10  | μF   |
| C <sub>PP5V</sub>             | Capacitance on PP5V                    | 10 V           | 120 <sup>(2)</sup> |     |     | μF   |
| C <sub>VSYS</sub> (TPS25750S) | Capacitance on VSYS Sink from VBUS     | 25 V           |                    | 47  | 100 | μF   |
| C <sub>PPHV</sub> (TPS25750D) | Capacitance on PPHV Sink from VBUS     | 25 V           |                    | 47  | 100 | μF   |
| C <sub>CCy</sub>              | Capacitance on CCy pins <sup>(3)</sup> | 6.3 V          | 200                | 400 | 480 | pF   |

(1) Capacitance values do not include any derating factors. For example, if 5.0 μF is required and the external capacitor value reduces by 50% at the required operating voltage, then the required external capacitor value would be 10 μF.

(2) This is a requirement from USB PD (cSrcBulkShared). Keep at least 10 µF tied directly to PP5V.

(3) This includes all external capacitance to the Type-C receptacle.

(4) The device can be configured to quickly disable the sinking power path upon certain events. When such a configuration is used, a capacitance on the higher side of this range is recommended.



### 7.5 Thermal Information

### 7.5.1 TPS25750D - Thermal Information

|                              |                                                                       | TPS25750D |      |
|------------------------------|-----------------------------------------------------------------------|-----------|------|
|                              | THERMAL METRIC <sup>(1)</sup>                                         | QFN (RJK) | UNIT |
|                              |                                                                       | 38 PINS   |      |
|                              | Junction-to-ambient thermal resistance (sinking through PP_HV)        | 57.4      | °C/W |
| R <sub>0JA</sub>             | Junction-to-ambient thermal resistance (sourcing through PP_5V)       | 46.5      | °C/W |
| P (top)                      | Junction-to-case (top) thermal resistance (sinking through PP_HV)     | 30.5      | °C/W |
| R <sub>θJC</sub> (top)       | Junction-to-case (top) thermal resistance (sourcing through PP_5V)    | 20.3      | °C/W |
|                              | Junction-to-board thermal resistance (sinking through PP_HV)          | 21.1      | °C/W |
| R <sub>θJB</sub>             | Junction-to-board thermal resistance (sourcing through PP_5V)         | 11.1      | °C/W |
|                              | Junction-to-top characterization parameter (sinking through PP_HV)    | 18.2      | °C/W |
| ΨJT                          | Junction-to-top characterization parameter (sourcing through PP_5V)   | 1.0       | °C/W |
|                              | Junction-to-board characterization parameter (sinking through PP_HV)  | 21.1      | °C/W |
| ΨJB                          | Junction-to-board characterization parameter (sourcing through PP_5V) | 11.1      | °C/W |
| R <sub>θJC</sub> (bot_GND)   | Junction-to-case (bottom GND pad) thermal resistance                  | 1.8       | °C/W |
| R <sub>θJC</sub> (bot_DRAIN) | Junction-to-case (bottom DRAIN pad) thermal resistance                | 4.6       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5.2 TPS25750S - Thermal Information

|                        |                                               | TPS25750S |      |
|------------------------|-----------------------------------------------|-----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                 | QFN (RSM) | UNIT |
|                        | -                                             | 32 PINS   |      |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance        | 30.5      | °C/W |
| R <sub>θJC</sub> (top) | Junction-to-case (top) thermal resistance     | 24.5      | °C/W |
| R <sub>θJC</sub>       | Junction-to-board (bottom) thermal resistance | 2         | °C/W |
| R <sub>θJB</sub>       | Junction-to-board thermal resistance          | 9.8       | °C/W |
| Ψ <sub>JT</sub>        | Junction-to-top characterization parameter    | 0.2       | °C/W |
| Ψ <sub>JB</sub>        | Junction-to-board characterization parameter  | 9.7       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.6 Power Supply Characteristics

Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN 3V3</sub>  $\leq$  3.6 V

|                          | PARAMETER                          | TEST CONDITIONS                                                                           | MIN  | TYP  | MAX  | UNIT |
|--------------------------|------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| VIN_3V3, VBUS            |                                    |                                                                                           |      |      | I    |      |
|                          |                                    | rising                                                                                    | 3.6  |      | 3.9  |      |
| V <sub>VBUS_UVLO</sub>   | US_UVLO VBUS UVLO threshold f      | falling                                                                                   | 3.5  |      | 3.8  | V    |
|                          |                                    | hysteresis                                                                                |      | 0.1  |      |      |
| V <sub>VIN3V3_UVLO</sub> | Valtage required on V/INL 2V/2 for | rising, V <sub>VBUS</sub> = 0                                                             | 2.56 | 2.66 | 2.76 |      |
|                          |                                    | falling, V <sub>VBUS</sub> = 0                                                            | 2.44 | 2.54 | 2.64 | V    |
|                          | P                                  | hysteresis                                                                                |      | 0.12 |      |      |
| LDO_3V3, LDO_1V5         |                                    |                                                                                           |      |      |      |      |
| V <sub>LDO_3V3</sub>     | Voltage on LDO_3V3                 | $V_{VIN_{3V3}} = 0 V$ , 10 $\mu A \le I_{LOAD} \le$<br>18 mA, <sub>VBUS</sub> $\ge$ 3.9 V | 3.0  | 3.4  | 3.6  | V    |
| R <sub>LDO_3V3</sub>     | Rdson of VIN_3V3 to LDO_3V3        | I <sub>LDO_3V3</sub> = 50 mA                                                              |      |      | 1.4  | Ω    |
| V <sub>LDO_1V5</sub>     | Voltage on LDO_1V5                 | up to maximum internal loading condition                                                  | 1.49 | 1.5  | 1.65 | V    |

### 7.7 Power Consumption

Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN\_3V3</sub>  $\leq$  3.6 V, no GPIO loading

| P                           | ARAMETER                                                              | TEST CONDITIONS                                                                                                                                                                        | MIN | TYP | MAX | UNIT |
|-----------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>VIN_3V3,ActSrc</sub> | Current into VIN_3V3                                                  | Active Source mode: $V_{VBUS}$ = 5.0 V, $V_{VIN_3V3}$ = 3.3 V                                                                                                                          |     | 3   |     | mA   |
| I <sub>VIN_3V3,ActSnk</sub> | Current into VIN_3V3                                                  | Active Sink mode: 22 V $\ge$ V <sub>VBUS</sub> $\ge$ 4.0 V, V <sub>VIN_3V3</sub> = 3.3 V                                                                                               |     | 3   | 6   | mA   |
| I <sub>VIN_3V3,IdlSrc</sub> | Current into VIN_3V3                                                  | Idle Source mode: $V_{VBUS}$ = 5.0 V, $V_{VIN_3V3}$ = 3.3 V                                                                                                                            |     | 1.0 |     | mA   |
| I <sub>VIN_3V3,IdlSnk</sub> | Current into VIN_3V3                                                  | Idle Sink mode: 22 V $\ge$ V <sub>VBUS</sub> $\ge$ 4.0 V, V <sub>VIN_3V3</sub> = 3.3 V                                                                                                 |     | 1.0 |     | mA   |
| P <sub>MstbySnk</sub>       | Power drawn into PP5V<br>and VIN_3V3 in Modern<br>Standby Sink Mode   | CCm floating, V <sub>CCn</sub> = 0.4 V, V <sub>PP5V</sub> = 5 V, V <sub>VIN_3V3</sub> = 3.3 V, V<br>V <sub>BUS</sub> = 5.0 V, GATE_VBUS, GATE_VSYS disabled, and T <sub>J</sub> = 25°C |     | 4.1 |     | mW   |
| P <sub>MstbySrc</sub>       | Power drawn into PP5V<br>and VIN_3V3 in Modern<br>Standby Source Mode | CCm floating, CCn tied to GND through 5.1 kΩ, $V_{PP5V}$ = 5 V, $V_{VIN_{3}V3}$ = 3.3 V, $I_{VBUS}$ = 0, $T_J$ = 25°C                                                                  |     | 4.5 |     | mW   |
| I <sub>PP5V,Sleep</sub>     | Current into PP5V                                                     | Sleep source mode: $V_{PA_VBUS}$ = 0 V, $V_{PB_VBUS}$ = 0 V, V<br><sub>VIN_3V3</sub> = 3.3 V                                                                                           |     | 2   |     | μA   |
| I <sub>VIN_3V3,Sleep</sub>  | Current into VIN_3V3                                                  | Sleep DRP mode: $V_{VBUS}$ = 0 V, $V_{VIN_3V3}$ = 3.3 V                                                                                                                                |     | 56  |     | μA   |

### 7.8 PP\_5V Power Switch Characteristics

Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN 3V3</sub>  $\leq$  3.6 V

|                       | PARAMETER                    | TEST CONDITIONS                                                                                                                                          | MIN  | ТҮР | MAX  | UNIT |
|-----------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| R <sub>PP_5V</sub>    | Resistance from PP5V to VBUS | I <sub>LOAD</sub> = 3 A, T <sub>J</sub> = 25°C                                                                                                           |      | 36  | 38   | mΩ   |
| R <sub>PP_5V</sub>    | Resistance from PP5V to VBUS | I <sub>LOAD</sub> = 3 A,T <sub>J</sub> = 125°C                                                                                                           |      | 36  | 53   | mΩ   |
| I <sub>PP5V_REV</sub> | VBUS to PP5V leakage current | $\label{eq:VP5V} \begin{array}{l} V_{PP5V} = 0 \ V, \ V_{VBUS} = 5.5 \ V, \\ PP\_5V \ disabled, \ T_J \leq 85^\circC, \\ measure \ I_{PP5V} \end{array}$ |      |     | 5    | μA   |
| IPP5V_FWD             | PP5V to VBUS leakage current | $\label{eq:VP5V} \begin{array}{l} V_{PP5V} = 5.5 \ V, \ V_{VBUS} = 0 \ V, \\ PP\_5V \ disabled, \ T_J \leq 85^\circC, \\ measure \ I_{VBUS} \end{array}$ |      |     | 15   | μA   |
| I <sub>LIM5V</sub>    | Current limit setting        | Configure to setting 0                                                                                                                                   | 1.15 |     | 1.36 | А    |
| I <sub>LIM5V</sub>    | Current limit setting        | Configure to setting 1                                                                                                                                   | 1.61 |     | 1.90 | А    |
| I <sub>LIM5V</sub>    | Current limit setting        |                                                                                                                                                          | 2.3  |     | 2.70 | А    |
| I <sub>LIM5V</sub>    | Current limit setting        | Configure to setting 3                                                                                                                                   | 3.04 |     | 3.58 | А    |
| I <sub>LIM5V</sub>    | Current limit setting        | Configure to setting 4                                                                                                                                   | 3.22 |     | 3.78 | А    |



#### Operating under these conditions unless otherwise noted: $3.0 \text{ V} \le \text{V}_{\text{VIN} 3V3} \le 3.6 \text{ V}$

|                        | PARAMETER                                                                                                           | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                              | MIN  | TYP  | MAX  | UNIT |
|------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| VBUS                   | PP5V to VBUS current sense<br>accuracy                                                                              | 3.64 A ≥ I <sub>VBUS</sub> ≥ 1 A                                                                                                                                                                                                                                                                                                                                                                             | 3.05 | 3.5  | 3.75 | A/V  |
| V <sub>PP_5V_RCP</sub> | RCP clears and PP_5V starts turning on when $V_{VBUS} - V_{PP5V} < V_{PP_5V_{RCP}}$ . Measure $V_{VBUS} - V_{PP5V}$ |                                                                                                                                                                                                                                                                                                                                                                                                              | 10   |      | 20   | mV   |
| tiOS_PP_5V             | Response time to VBUS short circuit                                                                                 | VBUS to GND through 10 $m\Omega$ , $C_{VBUS} = 0$                                                                                                                                                                                                                                                                                                                                                            |      | 1.15 |      | μs   |
| tPP_5V_ovp             | Response time to V <sub>VBUS</sub> > V <sub>OVP4RCP</sub>                                                           | Enable PP_5V, I <sub>RpDef</sub> being<br>drawn from PP5V,<br>configure V <sub>OVP4RCP</sub> to<br>setting 2, ramp V <sub>VBUS</sub> from<br>4V to 20 V at 100 V/ms, C<br>PP5V = 2.5 $\mu$ F, measure<br>time from OVP detection<br>until reverse current < 100<br>mA                                                                                                                                        |      | 4.5  |      | μs   |
| tpp_5V_uvlo            | Response time to $V_{PP5V} < V_{PP5V\_UVLO}$ , PP_VBUS is deemed off when $V_{VBUS} < 0.8 V$                        | $R_L = 100 \Omega$ , no external capacitance on VBUS                                                                                                                                                                                                                                                                                                                                                         |      | 4    |      | μs   |
| tPP_5V_rcp             | Response time to V <sub>PP5V</sub> < V <sub>VBUS</sub> + V<br>PP_5V_RCP                                             | $\begin{array}{l} V_{PP5V} = 5.5 \ V, \ I_{RpDef} \ being \\ drawn \ from \ PP5V, \ enable \\ PP_5V, \ configure \ V_{OVP4RCP} \\ to \ setting \ 2, \ ramp \ V_{VBUS} \\ from \ 4 \ V \ o \ 21.5 \ V \ at \ 10 \\ V/\mu s, \ measure \ V_{PP5V} \ C \\ PP5V \ = \ 104 \ \mu F, \ C_{VBUS} = 10 \\ \mu F, \ measure \ time \ from \\ RCP \ detection \ until \ reverse \\ current \ < \ 100 \ mA \end{array}$ |      | 0.7  |      | μs   |
| t <sub>ILIM</sub>      | Current clamping deglitch time                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                              |      | 5.1  |      | ms   |
| ON                     | From enable signal to VBUS at 90% of final value                                                                    | $R_L = 100 \Omega$ , $V_{PP5V} = 5 V$ , C<br>L = 0                                                                                                                                                                                                                                                                                                                                                           | 2.3  | 3.3  | 4.3  | ms   |
| t <sub>OFF</sub>       | From disable signal to VBUS at 10% of final value                                                                   | $R_L$ = 100 Ω, V <sub>PP5V</sub> = 5 V, C<br>L = 0                                                                                                                                                                                                                                                                                                                                                           | 0.30 | 0.45 | 0.6  | ms   |
| RISE                   | VBUS from 10% to 90% of final value                                                                                 | $R_L$ = 100 Ω, V <sub>PP5V</sub> = 5 V, C<br>L = 0                                                                                                                                                                                                                                                                                                                                                           | 1.2  | 1.7  | 2.2  | ms   |
| t <sub>FALL</sub>      | VBUS from 90% to 10% of initial value                                                                               | $R_L$ = 100 Ω, V <sub>PP5V</sub> = 5 V, C<br>L = 0                                                                                                                                                                                                                                                                                                                                                           | 0.06 | 0.1  | 0.14 | ms   |

### 7.9 PPHV Power Switch Characteristics - TPS25750D

### Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V\_{VIN 3V3} $\leq$ 3.6 V

| P/                | ARAMETER                                                | TEST CONDITIONS                                                                            | MIN | TYP | MAX | UNIT  |
|-------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|-------|
|                   |                                                         | $T_{J_PPHV} = 25^{\circ}C, I_{PPHV} = 6.5$ A                                               |     | 16  | 19  | mΩ    |
| R <sub>PPHV</sub> | Resistance from VBUS_IN to PPHV power switch resistance | T <sub>J_PPHV</sub> = 125°C, I <sub>PPHV</sub> =<br>6.5A                                   |     | 24  | 29  | 11152 |
|                   |                                                         | T <sub>J_PPHV</sub> = 150°C, I <sub>PPHV</sub> = 6.5 A                                     |     | 27  | 32  | mΩ    |
|                   |                                                         | Setting 0, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V    | 2   | 6   | 10  | mV    |
| V <sub>RCP</sub>  | Comparator mode RCP threshold, V                        | setting 1, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22<br>V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V | 4   | 8   | 12  | mV    |
| <sup>V</sup> RCP  | V,                                                      | Setting 2, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22<br>V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V | 6   | 10  | 14  | mV    |
|                   |                                                         | Setting 3, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V    | 8   | 12  | 16  | mV    |



|          | PARAMETER                                                                                                                                                          | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                    | MIN  | TYP  | MAX  | UNIT |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|          | Soft start slew rate for GATE_VSYS, setting 0                                                                                                                      | $\begin{array}{l} 4 \ V \leq V_{VBUS} \leq 22 \ V, \ I_{LOAD} = \\ 100 \ mA, \ 500 \ pF < C \\ _{GATE\_VSYS} < 16 \ nF, \\ measure \ slope \ from \ 10\% \ to \\ 90\% \ of \ final \ VSYS \ value \end{array}$                                                                                                                                                                                                                                     | 0.35 | 0.41 | 0.47 |      |
| SS       | Soft start slew rate for GATE_VSYS, setting 1                                                                                                                      | $\begin{array}{l} 4 \ V \leq V_{VBUS} \leq 22 \ V, \ I_{LOAD} = \\ 100 \ mA, \ 500 \ pF < C \\ _{GATE\_VSYS} < 16 \ nF, \\ measure \ slope \ from \ 10\% \ to \\ 90\% \ of \ final \ VSYS \ value \end{array}$                                                                                                                                                                                                                                     | 0.67 | 0.81 | 0.95 | V/ms |
| 33       | Soft start slew rate for GATE_VSYS, setting 2                                                                                                                      | $\begin{array}{l} 4 \; V \leq V_{VBUS} \leq 22 \; V, \; I_{LOAD} = \\ 100 \; mA, \; 500 \; pF < C \\ _{GATE\_VSYS} < 16 \; nF, \\ measure \; slope \; from \; 10\% \; to \\ 90\% \; of \; final \; VSYS \; value \end{array}$                                                                                                                                                                                                                      | 1.33 | 1.7  | 2.0  | v/ms |
|          | Soft start slew rate for GATE_VSYS, setting 3                                                                                                                      | $\begin{array}{l} 4 \text{ V} \leq \text{V}_{\text{VBUS}} \leq 22 \text{ V}, \text{I}_{\text{LOAD}} = \\ 100 \text{ mA}, 500 \text{ pF} < \text{C} \\ \text{GATE}_{\text{VSYS}} < 16 \text{ nF}, \\ \text{measure slope from 10\% to} \\ 90\% \text{ of final VSYS value} \end{array}$                                                                                                                                                             | 2.8  | 3.3  | 3.80 |      |
| PPHV_OFF | Time allowed to disable the internal<br>PPHV switch in normal shutdown<br>mode                                                                                     | $\label{eq:VVBUS} \begin{array}{l} V_{VBUS} = 20 \ V, \ V_{PPHV} = 20 \ V \\ (initially), \ C_{PPHV} < 1 \ nF, \ I \\ \\ PPHV = 0.1 \ A, \ switch \ is \ off \\ when \ V_{VBUS\_IN} - V_{PPHV} > \\ 1V \end{array}$                                                                                                                                                                                                                                |      | 400  | 1000 | μs   |
| PPHV_OVP | Time allowed to disable the internal<br>PPHV switch in fast shutdown mode<br>(V <sub>OVP4RCP</sub> exceeded), this includes<br>the response time of the comparator | $\begin{array}{l} OVP: V_{OVP4RCP} = setting \\ 57, V_{VBUS} = 20 \ V \ initially, \\ then raised to 23 \ V \ in 50 \\ ns, V_{PPHV} = V \\ v_{BUS\_IN} \ (initially), C_{PPHV} < 1 \\ nF, I_{PPHV} = 0.1 \ A, \ switch \ is \\ off \ when \ V_{VBUS\_IN} - V \\ p_{PHV} > 0.1 \ V \end{array}$                                                                                                                                                     |      | 2    | 4    | μs   |
| PPHV_RCP | Time allowed to disable the internal PPHV switch in fast shutdown mode ( $V_{RCP}$ exceeded), this includes the response time of the comparator                    | $\begin{array}{l} \text{RCP: } V_{\text{RCP}} = \text{setting } 0, V \\ v_{\text{BUS}} = 5 \text{ V}, V_{\text{VSYS}} = 5 \text{ V} \\ \text{initially, then raised to 6 V} \\ \text{with } dV/dt = 0.1 \text{ V/}\mu\text{s}, \text{ C} \\ v_{\text{BUS}} = 10 \ \mu\text{F}, \text{ measure time} \\ \text{from } V_{\text{VSYS}} > V_{\text{BUS}} + V_{\text{RCP}} \\ \text{to the time of peak voltage} \\ \text{on } \text{VBUS} \end{array}$ |      | 1    | 2    | μs   |
| PPHV_FSD | Time allowed to disable the internal<br>PPHV switch in fast shutdown mode<br>(OVP)                                                                                 | $\begin{split} V_{\text{PPHV}} &= 20 \text{ V (initially), V} \\ v_{\text{BUS}} &= 20 \text{ V then raised to} \\ 23 \text{ V in 50 ns, } r_{\text{OVP}} &= 1, \text{ C} \\ p_{\text{PHV}} &< 1 \text{ nF, } l_{\text{PPHV}} &= 0.1 \text{ A,} \\ \text{switch is off when } V_{\text{VBUS_IN}} \\ &- V_{\text{PPHV}} &> 0.5 \text{ V} \end{split}$                                                                                                |      | 0.25 | 20   | μs   |
| PPHV_ON  | Time to enable the internal PPHV switch                                                                                                                            | $\label{eq:Vbus_in} \begin{array}{l} V_{VBUS\_IN} = 5 \ V, \ C_{PPHV} = 0, \ I \\ \\ PPHV = 0, \ measure \ time \\ from \ register \ write \ to \\ enable \ PPHV \ until \ V \\ \\ V_{BUS\_IN} - V_{PPHV} < 0.1 \ V, \\ soft \ start \ setting \ 3 \end{array}$                                                                                                                                                                                    | 1500 | 1800 | 2100 | μs   |

### Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN 3V3</sub> $\leq$ 3.6 V

# 7.10 PP\_EXT Power Switch Characteristics - TPS25750S

Operating under these conditions unless otherwise noted: , 3.0 V  $\leq$  V<sub>VIN\_3V3</sub>  $\leq$  3.6 V

|                                        | PARAMETER                                                                     | TEST CONDITIONS                                                                                                                                                              | MIN | TYP | MAX  | UNIT |
|----------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                                        | Gate driver sourcing current                                                  | $ \begin{array}{l} 0 \leq V_{GATE\_VSYS} - V_{VSYS} \leq 6 \\ V, \ V_{VSYS} \leq 22 \ V, \ V_{VBUS} > 4 \\ V, \ measure \ I_{GATE\_VSYS} \end{array} $                       | 8.5 |     | 11.5 | μΑ   |
| IGATE_ON                               | Gate unver sourcing current                                                   | $ \begin{array}{l} 0 \leq V_{GATE\_VBUS} - V_{VBUS} \leq 6 \\ V, \; 4 \; V \leq V_{VBUS} \leq 22 \; V, \\ measure \; I_{GATE\_VBUS} \end{array} $                            | 8.5 |     | 11.5 | μA   |
| V <sub>GATE_ON</sub>                   | Sourcing voltage (ON)                                                         | $\begin{array}{l} 0 \leq V_{VSYS} \leq 22 \ V, \ I\\_{GATE\_VSYS} < 4 \ \mu A, \ measure\\ V_{GATE\_VSYS} - V_{VSYS}, \ V_{VBUS}\\ > 4 \ V \end{array}$                      | 6   |     | 12   | V    |
| _                                      |                                                                               | $\begin{array}{l} 4 \ V \leq V_{VBUS} \leq 22 \ V, \ I \\ _{GATE\_VBUS} < 4 \ \mu A, \ measure \\ V_{GATE\_VBUS} - V_{VBUS} \end{array}$                                     | 6   |     | 12   | V    |
|                                        |                                                                               | Setting 0, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22<br>V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V                                                                                   | 2   | 6   | 10   | mV   |
| V                                      | V <sub>RCP</sub> Comparator mode RCP threshold, V<br>VSYS - V <sub>VBUS</sub> | Setting 1, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22<br>V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V                                                                                   | 4   | 8   | 12   | mV   |
| ▼ RCP                                  |                                                                               | Setting 2, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22 V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V                                                                                      | 6   | 10  | 14   | mV   |
|                                        |                                                                               | Setting 3, 4 V $\leq$ V <sub>VBUS</sub> $\leq$ 22<br>V, V <sub>VIN_3V3</sub> $\leq$ 3.63 V                                                                                   | 8   | 12  | 16   | mV   |
| l                                      | Sinking strength                                                              | Normal turnoff: $V_{VSYS} = 5$<br>V, $V_{GATE_VSYS} = 6$ V,<br>measure $I_{GATE_VSYS}$                                                                                       | 13  |     |      | μA   |
| IGATE_OFF                              |                                                                               | Normal turnoff: $V_{VBUS} = V$<br>$_{VSYS} = 5 V$ , $V_{GATE_VBUS} = 6$<br>V, measure $I_{GATE_VBUS}$                                                                        | 13  |     |      | μA   |
|                                        |                                                                               | $\begin{array}{l} \mbox{Fast turnoff: $V_{VSYS} = 5$ V, $V$} \\ \mbox{GATE_VSYS} = 6$ V, assert \\ \mbox{PPHV1_FAST_DISABLE,} \\ \mbox{measure $R_{GATE_VSYS}$} \end{array}$ |     |     | 85   | Ω    |
| R <sub>GATE_FSD</sub> Sinking strength | Sinking strength                                                              | Fast turnoff: V <sub>VBUS</sub> = V <sub>VSYS</sub><br>= 5 V, V <sub>GATE_VBUS</sub> = 6 V,<br>assert<br>PPHV1_FAST_DISABLE,<br>measure R <sub>GATE_VBUS</sub>               |     |     | 85   | Ω    |
| R <sub>GATE_OFF_UVLO</sub>             | Sinking strength in UVLO (safety)                                             | $\begin{array}{l} V_{VIN\_3V3} = 0 \ V, \ V_{VBUS} = 3.0 \\ V, \ V_{GATE\_VSYS} = 0.1 \ V, \\ measure \ resistance \ from \\ GATE\_VSYS \ to \ GND \end{array}$              |     |     | 1.5  | MΩ   |



|                           | PARAMETER                                                                                                                                                                | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                | MIN  | TYP  | MAX  | UNIT   |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------|
|                           | Soft start slew rate for GATE_VSYS, setting 0                                                                                                                            | $\begin{array}{l} 4 \ V \leq V_{VBUS} \leq 22 \ V, \ I_{LOAD} = \\ 100 \ mA, \ 500 \ pF < C \\ _{GATE\_VSYS} < 16 \ nF, \\ measure \ slope \ from \ 10\% \ to \\ 90\% \ of \ final \ VSYS \ value \end{array}$                                                                                                                                                                                 | 0.35 | 0.41 | 0.47 |        |
|                           | Soft start slew rate for GATE_VSYS,<br>setting 1<br>Soft start slew rate for GATE_VSYS,<br>setting 2                                                                     | $\begin{array}{l} 4 \text{ V} \leq \text{V}_{\text{VBUS}} \leq 22 \text{ V}, \text{I}_{\text{LOAD}} = \\ 100 \text{ mA}, 500 \text{ pF} < \text{C} \\ \\ \text{GATE_VSYS} < 16 \text{ nF}, \\ \text{measure slope from 10\% to} \\ 90\% \text{ of final VSYS value} \end{array}$                                                                                                               | 0.67 | 0.81 | 0.91 | V/ms   |
| SS                        |                                                                                                                                                                          | $\begin{array}{l} 4 \text{ V} \leq \text{V}_{\text{VBUS}} \leq 22 \text{ V, I}_{\text{LOAD}} = \\ 100 \text{ mA, } 500 \text{ pF} < \text{C} \\ \\ \hline \text{GATE_VSYS} < 16 \text{ nF,} \\ \\ \text{measure slope from } 10\% \text{ to} \\ 90\% \text{ of final VSYS value} \end{array}$                                                                                                  | 1.33 | 1.7  | 1.80 | V/IIIS |
|                           | Soft start slew rate for GATE_VSYS, setting 3                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                | 2.8  | 3.3  | 3.80 |        |
| GATE_VBUS_OFF             | Time allowed to disable the external FET via GATE_VBUS in normal shutdown mode. <sup>(1)</sup>                                                                           | $\label{eq:VVBUS} \begin{array}{l} V_{VBUS} = 20 \ V, \ Q_G \ of \\ external \ FET = 40 \ nC \ or \ C \\ GATE_{VBUS} < 3 \ nF, \ gate \ is \ off \\ when \ V_{GATE_{VBUS}} - V_{VBUS} \\ < 1 \ V \end{array}$                                                                                                                                                                                  |      | 450  | 4000 | μs     |
| GATE_VBUS_OVP             | Time allowed to disable the external FET via GATE_VBUS in fast shutdown mode ( $V_{OVP4RCP}$ exceeded), this includes the response time of the comparator <sup>(1)</sup> | $\begin{array}{l} \text{OVP: } V_{\text{OVP4RCP}} = \text{setting} \\ 57,  V_{\text{VBUS}} = 20  \text{V} \text{ initially,} \\ \text{then raised to } 23  \text{V} \text{ in 50} \\ \text{ns, } Q_{\text{G}} \text{ of external FET} = 40 \\ \text{nC or } C_{\text{GATE_VBUS}} < 3  \text{nF,} \\ \text{gate is off when V} \\ \text{GATE_VBUS} - V_{\text{VBUS}} < 1  \text{V} \end{array}$ |      | 3    | 5    | μs     |
| GATE_VBUS_RCP             | Time allowed to disable the external FET via GATE_VBUS in fast shutdown mode ( $V_{RCP}$ exceeded), this includes the response time of the comparator <sup>(1)</sup>     | $\begin{array}{l} \text{RCP: } V_{\text{RCP}} = \text{setting 0, V} \\ v_{\text{BUS}} = 5 \text{ V, } V_{\text{VSYS}} = 5 \text{ V} \\ \text{initially, then raised to 5.5 V} \\ \text{in 50 ns, } Q_{\text{G}} \text{ of external} \\ \text{FET} = 40 \text{ nC or } C_{\text{GATE_VBUS}} \\ < 3 \text{ nF, gate is off when V} \\ \text{GATE_VBUS} - \text{VvBUS} < 1 \text{ V} \end{array}$ |      | 1    | 2    | μs     |
| GATE_VSYS_OFF             | Time allowed to disable the external FET via GATE_VSYS in normal shutdown mode <sup>(1)</sup>                                                                            | $V_{VSYS}$ = 20 V, $Q_G$ of<br>external FET = 40 nC or C<br><sub>GATE_VBUS</sub> < 3 nF, gate is off<br>when $V_{GATE_VSYS} - V_{VSYS}$<br>< 1 V                                                                                                                                                                                                                                               |      | 450  | 4000 | μs     |
| GATE_VSYS_FSD             | Time allowed to disable the external FET via GATE_VSYS in fast shutdown mode (OVP) <sup>(1)</sup>                                                                        | $\label{eq:VVBUS} \begin{array}{l} V_{VBUS} = 20 \ V \ \text{initially, then} \\ \text{raised to } 23 \ V \ \text{in 50 ns, } \ Q_{G} \\ \text{of external FET} = 40 \ \text{nC or} \\ C_{GATE\_VBUS} < 3 \ \text{nF}, \ \text{gate is} \\ \text{off when } \ V_{GATE\_VSYS} - V \\ \text{vsys} < 1 \ V, \ \text{r}_{OVP} = 1 \end{array}$                                                     |      | 0.25 | 20   | μs     |
| <sup>t</sup> GATE_VBUS_ON | Time to enable GATE_VBUS <sup>(1)</sup>                                                                                                                                  | $\begin{array}{l} \mbox{Measure time from when V} \\ _{GS} = 0 \ V \ \mbox{until V}_{GS} > 3 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                                                                                                                                                                                                                                              |      | 0.25 | 2    | ms     |

Operating under these conditions unless otherwise noted: ,  $3.0 \text{ V} \le \text{V}_{\text{VIN} 3V3} \le 3.6 \text{ V}$ 

(1) These values depend upon the characteristics of the external N-ch MOSFET. The typical values were measured when Px\_GATE\_VSYS and Px\_GATE\_VBUS were used to drive two CSD17571Q2 in common drain back-to-back configuration.



# 7.11 Power Path Supervisory

| Operating under these | conditions unless  | otherwise noted. | 3 0 V < V                 | ~~< 3 6 V   |
|-----------------------|--------------------|------------------|---------------------------|-------------|
| operating under these | contaitions unics. |                  | $0.0 V \rightarrow V V N$ | 3V3 = 0.0 V |

|                        | PARAMETER                                                                    | TEST CONDITIONS                                                                                                                      | MIN  | TYP   | MAX  | UNIT |
|------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>OVP4RCP</sub>   | VBUS overvoltage protection for RCP programmable range                       | OVP detected when V <sub>VBUS</sub> > V <sub>OVP4RCP</sub>                                                                           | 5.0  |       | 24   | V    |
| V <sub>OVP4RCPH</sub>  | Hysteresis                                                                   |                                                                                                                                      | 1.75 | 2     | 2.25 | %    |
|                        |                                                                              | setting 0                                                                                                                            |      | 1     |      | V/V  |
| r                      | Ratio of OVP4RCP input used for<br>OVP4VSYS comparator. r <sub>OVP</sub> × V | setting 1                                                                                                                            |      | 0.95  |      | V/V  |
| r <sub>OVP</sub>       | $OVP4VSYS = V_{OVP4RCP}$                                                     | setting 2                                                                                                                            |      | 0.90  |      | V/V  |
|                        |                                                                              | setting 3                                                                                                                            |      | 0.875 |      | V/V  |
| V <sub>OVP4VSYS</sub>  | VBUS overvoltage protection range for<br>VSYS protection                     | $\begin{array}{l} \text{OVP detected when } r_{\text{OVP}} \times \\ \text{V}_{\text{VBUS}} > \text{V}_{\text{OVP4RCP}} \end{array}$ | 5    |       | 27.5 | V    |
|                        |                                                                              | VBUS falling, % of V<br><sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 0                                                             | 1.75 | 2     | 2.25 | 0/   |
|                        | Liberton e in                                                                | VBUS falling, % of V<br><sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 1                                                             | 1.8  | 2.1   | 2.4  |      |
| V <sub>OVP4VSYS</sub>  | Hysteresis                                                                   | VBUS falling, % of V<br><sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 2                                                             | 1.9  | 2.2   | 2.5  | %    |
|                        |                                                                              | VBUS falling, % of V<br><sub>OVP4VSYS</sub> , r <sub>OVP</sub> setting 3                                                             | 2    | 2.3   | 2.6  |      |
|                        |                                                                              | rising                                                                                                                               | 3.9  | 4.1   | 4.3  |      |
| V <sub>PP5V_UVLO</sub> | Voltage required on PP5V                                                     | falling                                                                                                                              | 3.8  | 4.0   | 4.2  | V    |
|                        |                                                                              | hysteresis                                                                                                                           |      | 0.1   |      |      |
| IDSCH                  | VBUS discharge current                                                       | V <sub>VBUS</sub> = 22 V, measure I<br><sub>VBUS</sub>                                                                               | 4    |       | 15   | mA   |

### 7.12 CC Cable Detection Parameters

### Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN\_3V3</sub> $\leq$ 3.6 V

|                                  | PARAMETER                                                     | TEST CONDITIONS                                                                             | MIN  | TYP  | MAX  | UNIT |
|----------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| Type-C Source                    | (Rp pullup)                                                   | · · · · ·                                                                                   |      |      | I    |      |
| V <sub>OC_3.3</sub>              | Unattached CCy open circuit voltage while Rp enabled, no load | $V_{LDO_{3V3}}$ > 2.302 V, R <sub>CC</sub> = 47 kΩ                                          | 1.85 |      |      | V    |
| V <sub>OC_5</sub>                | Attached CCy open circuit voltage while Rp enabled, no load   | V <sub>PP5V</sub> > 3.802 V, R <sub>CC</sub> = 47 kΩ                                        | 2.95 |      |      | V    |
| I <sub>Rev</sub> Unattach<br>CCy | Unattached reverse current on                                 |                                                                                             |      |      | 10   |      |
|                                  | ССу                                                           |                                                                                             |      |      | 10   | μA   |
| I <sub>RpDef</sub>               | Current source - USB Default                                  | $0 < V_{CCy} < 1.0 V$ , measure $I_{CCy}$                                                   | 64   | 80   | 96   | μA   |
| I <sub>Rp1.5</sub>               | Current source - 1.5 A                                        | $4.75 V < V_{PP5V} < 5.5 V, 0 < V_{CCy} < 1.5 V, measure I_{CCy}$                           | 166  | 180  | 194  | μA   |
| I <sub>Rp3.0</sub>               | Current source - 3.0 A                                        | 4.75 V < V <sub>PP5V</sub> < 5.5 V, 0 < V <sub>CCy</sub> < 2.45 V, measure I <sub>CCy</sub> | 304  | 330  | 356  | μA   |
| Type-C Sink (Ro                  | l pulldown)                                                   | · · · ·                                                                                     |      |      | ŀ    |      |
| V <sub>SNK1</sub>                | Open/Default detection threshold when Rd applied to CCy       | rising                                                                                      | 0.2  |      | 0.24 | V    |
| V <sub>SNK1</sub>                | Open/Default detection threshold when Rd applied to CCy       | falling                                                                                     | 0.16 |      | 0.20 | V    |
| GNICI                            | Hysteresis                                                    |                                                                                             |      | 0.04 |      | V    |



|                        | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                  | MIN  | TYP  | MAX  | UNIT |
|------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>SNK2</sub>      | Default/1.5-A detection threshold                      | falling                                                                                                                                                                                          | 0.62 |      | 0.68 | V    |
| N/                     | Default/1.5-A detection threshold                      | rising                                                                                                                                                                                           | 0.63 | 0.66 | 0.69 | V    |
| V <sub>SNK2</sub>      | Hysteresis                                             |                                                                                                                                                                                                  |      | 0.01 |      | V    |
| V <sub>SNK3</sub>      | 1.5-A/3.0-A detection threshold when Rd applied to CCy | falling                                                                                                                                                                                          | 1.17 |      | 1.25 | V    |
| V <sub>SNK3</sub>      | 1.5-A/3.0-A detection threshold when Rd applied to CCy | rising                                                                                                                                                                                           | 1.22 |      | 1.3  | V    |
|                        | Hysteresis                                             |                                                                                                                                                                                                  |      | 0.05 |      | V    |
| R <sub>SNK</sub>       | Rd pulldown resistance                                 | $\begin{array}{l} 0.25 \ V \leq V_{CCy} \leq 2.1 \ V, \ measure \\ resistance \ on \ CCy, \ after \ trimming \\ using \ trim_cd_rd, \ V_{LDO_3V3\_UVLO} < \\ V_{LDO_3V3} < 3.6 \ V, \end{array}$ | 4.6  |      | 5.6  | kΩ   |
| R <sub>VCONN_DIS</sub> | VCONN discharge resistance                             | $0V \le V_{CCy} \le 5.5 V$ , measure<br>resistance on CCy, after trimming<br>using trim_cd_rd                                                                                                    | 4.0  |      | 6.12 | kΩ   |
|                        |                                                        | $V_{VIN_{3V3}} = 0 V, 64 \mu A < I_{CCy} < 96 \mu A$                                                                                                                                             | 0.25 |      | 1.32 |      |
| V <sub>CLAMP</sub>     | Dead battery Rd clamp                                  | V <sub>VIN_3V3</sub> = 0 V, 166 μA < I <sub>CCy</sub> < 194 μA                                                                                                                                   | 0.65 |      | 1.32 | V    |
|                        |                                                        | V <sub>VIN_3V3</sub> = 0 V, 304 μA < I <sub>CCy</sub> < 356 μA                                                                                                                                   | 1.20 |      | 2.18 |      |
| R <sub>Open</sub>      | Resistance from CCy to GND                             | $V_{VBUS}$ = 0, $V_{VIN_3V3}$ = 3.3 V, $V_{CCy}$<br>= 5 V, measure resistance on CCy                                                                                                             | 500  |      |      | kΩ   |
|                        | when configured as open                                | V <sub>VBUS</sub> = 5 V, V <sub>VIN_3V3</sub> = 0, V <sub>CCy</sub> =<br>5 V, measure resistance on CCy                                                                                          | 500  |      |      | kΩ   |

#### Operating under these conditions unless otherwise noted: $3.0 \text{ V} \le \text{V}_{\text{VIN}} \le 3.6 \text{ V}$

# 7.13 CC VCONN Parameters

Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN 3V3</sub>  $\leq$  3.6 V

|                           | PARAMETER                                                                                   | TEST CONDITIONS                                                                                                                                                                     | MIN | TYP | MAX | UNIT |
|---------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| R <sub>PP_CABLE</sub>     | Rdson of the VCONN path                                                                     | $V_{PP5V}$ = 5 V, I <sub>L</sub> = 250 mA,<br>measure resistance from PP5V<br>to CCy                                                                                                |     |     | 1.2 | Ω    |
| I <sub>LIMVC</sub>        | Short circuit current limit                                                                 | Setting 0, $V_{PP5V}$ = 5 V, R <sub>L</sub> =10 m $\Omega$ , measure I <sub>CCy</sub>                                                                                               | 350 | 410 | 470 | mA   |
| I <sub>LIMVC</sub>        | Short circuit current limit                                                                 | Setting 1, $V_{PP5V}$ = 5 V, R <sub>L</sub> =10 m $\Omega$ , measure I <sub>CCy</sub>                                                                                               | 540 | 600 | 660 | mA   |
| I <sub>CC2PP5V</sub>      | Reverse leakage current<br>through VCONN FET                                                | VCONN disabled, $T_J \le 85^{\circ}$ C, V<br><sub>CCy</sub> = 5.5 V, V <sub>PP5V</sub> = 0 V, V <sub>VBUS</sub><br>= 5 V, LDO forced to draw from<br>VBUS, measure I <sub>CCy</sub> |     |     | 10  | μA   |
| V <sub>VC_OVP</sub>       | Overvoltage protection<br>threshold for PP_CABLE                                            | V <sub>PP5V</sub> rising                                                                                                                                                            | 5.6 | 5.9 | 6.2 | V    |
| M                         | Reverse current protection                                                                  | $V_{PP5V} \ge 4.9 \text{ V}, V_{CCy} = V_{PP5V}, V_{CCx}$ rising                                                                                                                    | 60  | 200 | 340 | mV   |
| V <sub>VC_RCP</sub>       | threshold for PP_CABLE,<br>sourcing VCONN through CCx                                       | $V_{PP5V} \ge 4.9 \text{ V}, V_{CCy} \le 4 \text{ V}, V_{CCx}$ rising                                                                                                               | 210 | 340 | 470 | mV   |
| t <sub>VCILIM</sub>       | Current clamp deglitch time                                                                 |                                                                                                                                                                                     |     | 1.3 |     | ms   |
| tpp_cable_fsd             | Time to disable PP_CABLE after $V_{PP5V} > V_{VC_OVP}$ or $V_{CCx} - V_{PP5V} > V_{VC_RCP}$ | C <sub>L</sub> = 0                                                                                                                                                                  |     | 0.5 |     | μs   |
| t <sub>PP_CABLE_off</sub> | From disable signal to CCy at 10% of final value                                            | $I_L = 250 \text{ mA}, V_{PP5V} = 5 \text{ V}, C_L = 0$                                                                                                                             | 100 | 200 | 300 | μs   |



Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN 3V3</sub>  $\leq$  3.6 V

| PARAMETER                 |                                | TEST CONDITIONS                                                       | MIN | TYP | MAX | UNIT |
|---------------------------|--------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>iOS_PP_CABLE</sub> | Response time to short circuit | $V_{PP5V}$ = 5 V, for short circuit R <sub>L</sub><br>= 10 m $\Omega$ |     | 2   |     | μs   |

### 7.14 CC PHY Parameters

Operating under these conditions unless otherwise noted: and ( $3.0 \text{ V} \le \text{V}_{\text{VIN} 3V3} \le 3.6 \text{ V}$  or  $\text{V}_{\text{VBUS}} \ge 3.9 \text{ V}$ )

|                       | PARAMETER                                                                                                                | TEST CONDITIONS                                                                                                                                                                                                                                                                | MIN  | TYP   | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|------|
| Transmitter           |                                                                                                                          |                                                                                                                                                                                                                                                                                |      |       |     |      |
| V <sub>TXHI</sub>     | Transmit high voltage on CCy                                                                                             | Standard External load                                                                                                                                                                                                                                                         | 1.05 | 1.125 | 1.2 | V    |
| V <sub>TXLO</sub>     | Transmit low voltage on CCy                                                                                              | Standard External load                                                                                                                                                                                                                                                         | -75  |       | 75  | mV   |
| Z <sub>DRIVER</sub>   | Transmit output impedance while<br>driving the CC line using CCy                                                         | measured at 750 kHz                                                                                                                                                                                                                                                            | 33   | 54    | 75  | Ω    |
| t <sub>Rise</sub>     | Rise time. 10 % to 90 % amplitude<br>points on CCy, minimum is under<br>an unloaded condition. Maximum<br>set by TX mask | C <sub>CCy</sub> = 520 pF                                                                                                                                                                                                                                                      | 300  |       |     | ns   |
| t <sub>Fall</sub>     | Fall time. 90 % to 10 % amplitude<br>points on CCy, minimum is under<br>an unloaded condition. Maximum<br>set by TX mask | C <sub>CCy</sub> = 520 pF                                                                                                                                                                                                                                                      | 300  |       |     | ns   |
| V <sub>PHY_OVP</sub>  | OVP detection threshold for USB<br>PD PHY                                                                                | $\begin{array}{l} 0 \leq V_{VIN\_3V3} \leq 3.6 \text{ V}, \ 0 \leq V_{PP5V} \leq \\ 5.5 \text{ V}, \ V_{VBUS} \geq 4 \text{ V}. \ \text{Initially } V_{CC1} \leq \\ 5.5 \text{ V} \text{ and } V_{CC2} \leq 5.5 \text{ V}, \ \text{then } V_{CCx} \\ \text{rises} \end{array}$ | 5.5  |       | 8.5 | V    |
| Receiver              |                                                                                                                          |                                                                                                                                                                                                                                                                                |      |       |     |      |
| Z <sub>BMCRX</sub>    | Receiver input impedance on CCy                                                                                          | Does not include pullup or<br>pulldown resistance from cable<br>detect. Transmitter is Hi-Z                                                                                                                                                                                    | 1    |       |     | MΩ   |
| C <sub>CC</sub>       | Receiver capacitance on CCy <sup>(1)</sup>                                                                               | Capacitance looking into the CC pin when in receiver mode                                                                                                                                                                                                                      |      |       | 120 | pF   |
| V <sub>RX_SNK_R</sub> | Rising threshold on CCy for receiver comparator                                                                          | Sink mode (rising)                                                                                                                                                                                                                                                             | 499  | 525   | 551 | mV   |
| V <sub>RX_SRC_R</sub> | Rising threshold on CCy for receiver comparator                                                                          | Source mode (rising)                                                                                                                                                                                                                                                           | 784  | 825   | 866 | mV   |
| V <sub>RX_SNK_F</sub> | Falling threshold on CCy for receiver comparator                                                                         | Sink mode (falling)                                                                                                                                                                                                                                                            | 230  | 250   | 270 | mV   |
| V <sub>RX_SRC_F</sub> | Falling threshold on CCy for receiver comparator                                                                         | Source mode (falling)                                                                                                                                                                                                                                                          | 523  | 550   | 578 | mV   |

 C<sub>CC</sub> includes only the internal capacitance on a CCy pin when the pin is configured to be receiving BMC data. External capacitance is needed to meet the required minimum capacitance per the USB-PD Specifications (cReceiver). Therefore, TI recommends adding C <sub>CCy</sub> externally.

# 7.15 Thermal Shutdown Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                                                                                                                                                                                             | PARAMETER                      | TEST CONDITIONS    | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------|-----|-----|-----|------|
| T <sub>SD_MAIN</sub>                                                                                                                                                                                        |                                | Temperature rising | 145 | 160 | 175 | °C   |
|                                                                                                                                                                                                             | Temperature shutdown threshold | Hysteresis         |     | 15  |     | °C   |
| Temperature controlled shutdown<br>threshold. The power paths for<br>each port sourcing from PP5V and<br>PP_CABLE power paths have<br>local sensors that disables them<br>when this temperature is exceeded |                                | Temperature rising | 135 | 150 | 165 | °C   |
|                                                                                                                                                                                                             | Hysteresis                     |                    | 10  |     | °C  |      |



### 7.16 ADC Characteristics

|          | PARAMETER                   | TEST CONDITIONS                                                                                                          | MIN  | TYP  | MAX | UNIT |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
|          |                             | 3.6-V max scaling, voltage divider of 3                                                                                  |      | 14   |     | mV   |
| LSB      | Least significant bit       | 25.2-V max scaling, voltage divider of 21                                                                                |      | 98   |     | mV   |
|          |                             | 4.07-A max scaling                                                                                                       |      | 16.5 |     | mA   |
|          |                             | $0.05 \text{ V} \le \text{V}_{\text{ADCINx}} \le 3.6 \text{ V}, \text{ V}$ $ADCINx \le \text{V}_{\text{LDO}_3\text{V3}}$ | -2.7 |      | 2.7 |      |
| GAIN ERR | Gain error                  | $0.05 V \le V_{GPIOx} \le 3.6 V, V_{GPIOx} \le V_{LDO_3V3}$                                                              | -2.1 |      | 2.1 | %    |
|          |                             | $2.7 \text{ V} \le \text{V}_{\text{LDO}_{3V3}} \le 3.6 \text{ V}$                                                        | -2.4 |      | 2.4 |      |
|          |                             | $0.6 \text{ V} \le \text{V}_{\text{VBUS}} \le 22 \text{ V}$                                                              | -2.1 |      | 2.1 |      |
|          |                             | $1 \text{ A} \le I_{VBUS} \le 3 \text{ A}$                                                                               | -2.1 |      | 2.1 |      |
|          |                             | $0.05 \text{ V} \le \text{V}_{\text{ADCINx}} \le 3.6 \text{ V}, \text{ V}$ $ADCINx \le \text{V}_{\text{LDO}_3\text{V3}}$ | -4.1 |      | 4.1 |      |
| VOS ERR  | Offset error <sup>(1)</sup> | $\begin{array}{l} 0.05 \ V \leq V_{GPIOx} \leq 3.6 \ V, \ V_{GPIOx} \\ \leq V_{LDO_3V3} \end{array}$                     | -4.1 |      | 4.1 | mV   |
|          |                             | $2.7 \text{ V} \le \text{V}_{\text{LDO}_{3V3}} \le 3.6 \text{ V}$                                                        | -4.5 |      | 4.5 |      |
|          |                             | $0.6 \text{ V} \le \text{V}_{\text{VBUS}} \le 22 \text{ V}$                                                              | -4.1 |      | 4.1 |      |
|          |                             | $1 \text{ A} \le I_{\text{VBUS}} \le 3 \text{ A}$                                                                        | -4.5 |      | 4.5 | mA   |

Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN 3V3</sub>  $\leq$  3.6 V

(1) The offset error is specified after the voltage divider.

### 7.17 Input/Output (I/O) Characteristics

Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN 3V3</sub>  $\leq$  3.6 V

| PA                | RAMETER                                                                   | TEST CONDITIONS                                          | MIN  | TYP | MAX  | UNIT |  |  |
|-------------------|---------------------------------------------------------------------------|----------------------------------------------------------|------|-----|------|------|--|--|
| USB_P, USB_N      | USB_P, USB_N                                                              |                                                          |      |     |      |      |  |  |
| GPIO_VIH          | GPIOx high-Level input voltage                                            | V <sub>LDO_3V3</sub> = 3.3 V                             | 1.3  |     |      | V    |  |  |
| GPIO_VIL          | GPIOx low-level input voltage                                             | V <sub>LDO_3V3</sub> = 3.3 V                             |      |     | 0.54 | V    |  |  |
| GPIO_HYS          | GPIOx input hysteresis voltage                                            | V <sub>LDO_3V3</sub> = 3.3 V                             | 0.09 |     |      | V    |  |  |
| GPIO_ILKG         | GPIOx leakage current                                                     | V <sub>GPIOx</sub> = 3.45 V                              | -1   |     | 1    | μA   |  |  |
| GPIO_RPU          | GPIOx internal pullup                                                     | Pullup enabled                                           | 50   | 100 | 150  | kΩ   |  |  |
| GPIO_RPD          | GPIOx internal pulldown                                                   | Pulldown enabled                                         | 50   | 100 | 150  | kΩ   |  |  |
| GPIO_DG           | GPIOx input deglitch                                                      |                                                          |      | 20  | 50   | ns   |  |  |
| GPIO0-7 (Outputs) |                                                                           |                                                          |      |     |      |      |  |  |
| GPIO_VOH          | GPIOx output high voltage                                                 | V <sub>LDO_3V3</sub> = 3.3 V, I <sub>GPIOx</sub> = -2 mA | 2.9  |     |      | V    |  |  |
| GPIO_VOL          | GPIOx output low voltage                                                  | V <sub>LDO_3V3</sub> = 3.3 V, I <sub>GPIOx</sub> = 2 mA  |      |     | 0.4  | V    |  |  |
| ADCIN1, ADCIN2    |                                                                           | 1                                                        |      |     | I    |      |  |  |
| ADCIN_ILKG        | ADCINx leakage current                                                    | $V_{ADCINx} \le V_{LDO_{3V3}}$                           | -1   |     | 1    | μA   |  |  |
| t <sub>BOOT</sub> | Time from LDO_3V3 going high<br>until ADCINx is read for<br>configuration |                                                          |      | 10  |      | ms   |  |  |

### 7.18 BC1.2 Characteristics

Operating under these conditions unless otherwise noted: 3.0 V  $\leq$  V<sub>VIN\_3V3</sub>  $\leq$  3.6 V

| PARAMETER           |                     | TEST CONDITIONS              | MIN | TYP | MAX | UNIT |
|---------------------|---------------------|------------------------------|-----|-----|-----|------|
| DATA CONTA          | DATA CONTACT DETECT |                              |     |     |     |      |
| I <sub>DP_SRC</sub> | DCD source current  | V <sub>LDO_3V3</sub> = 3.3 V | 7   | 10  | 13  | μA   |



# Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V<sub>VIN\_3V3</sub> $\leq$ 3.6 V

|                      | PARAMETER                          | TEST CONDITIONS                                                                                     | MIN   | TYP | MAX  | UNIT |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------------------------|-------|-----|------|------|
| R <sub>DM_DWN</sub>  | DCD pulldown resistance            | V <sub>USB_N</sub> = 3.6 V                                                                          | 14.25 | 20  | 24.8 | kΩ   |
| R <sub>DP_DWN</sub>  | DCD pulldown resistance            | V <sub>USB_P</sub> = 3.6 V                                                                          | 14.25 | 20  | 24.8 | kΩ   |
| V <sub>LGC_HI</sub>  | Threshold for no connection        | $V_{USB_P} \ge V_{LGC_HI}, V_{LDO_3V3} = 3.3 \text{ V}, \text{ R}$ $_{USB_P} = 300 \text{ k}\Omega$ | 2     |     | 3.6  | V    |
| V <sub>LGC_LO</sub>  | Threshold for connection           | $V_{USB_N} \le V_{LGC_LO}, V_{LDO_3V3} = 3.3 \text{ V, R}$<br>$_{USB_P} = 24.8 \text{ k}\Omega$     | 0     |     | 0.8  | V    |
| Advertisem           | ent and Detection                  |                                                                                                     |       |     | ·    |      |
| V <sub>DX_SRC</sub>  | Source voltage                     | C <sub>GPIO4</sub> ≤ 600 pF                                                                         | 0.55  | 0.6 | 0.65 | V    |
| V <sub>DX_ILIM</sub> | VDX_SRC current limit              |                                                                                                     | 250   |     | 400  | μA   |
| I <sub>DX_SNK</sub>  | Sink Current                       | V <sub>USB_P</sub> ≥ 250 mV                                                                         | 25    | 75  | 125  | μA   |
| I <sub>DX_SNK</sub>  | Sink Current                       | V <sub>USB_N</sub> ≥ 250 mV                                                                         | 25    | 75  | 125  | μA   |
| R <sub>DCP_DAT</sub> | Dedicated Charging Port Resistance | 0.5 V ≤ V <sub>USB_P</sub> ≤ 0.7 V, 25 $\mu$ A ≤ I <sub>USB_N</sub> ≤ 175 $\mu$ A                   |       |     | 200  | Ω    |

### 7.19 I2C Requirements and Characteristics

### Operating under these conditions unless otherwise noted: 3.0 V $\leq$ V\_{VIN\_{}3V3} $\leq$ 3.6 V

|                     | PARAMETER                                       | TEST CONDITIONS                                                              | MIN   | ТҮР | MAX  | UNIT |
|---------------------|-------------------------------------------------|------------------------------------------------------------------------------|-------|-----|------|------|
| I2Cs_IRQ            |                                                 |                                                                              |       |     |      |      |
| OD_VOL_IRQ          | Low level output voltage                        | I <sub>OL</sub> = 2 mA                                                       |       |     | 0.4  | V    |
| OD_LKG_IRQ          | Leakage Current                                 | Output is Hi-Z, V <sub>I2Cx_IRQ</sub> = 3.45 V                               | -1    |     | 1    | μA   |
| l2Cm_IRQ            | · ·                                             |                                                                              |       |     |      |      |
| RQ_VIH              | High-Level input voltage                        | V <sub>LDO_3V3</sub> = 3.3 V                                                 | 1.3   |     |      | V    |
| RQ_VIH_THRESH       | High-Level input voltage threshold              | V <sub>LDO_3V3</sub> = 3.3 V                                                 | 0.72  |     | 1.3  | V    |
| RQ_VIL              | low-level input voltage                         | V <sub>LDO_3V3</sub> = 3.3 V                                                 |       |     | 0.54 | V    |
| RQ_VIL_THRESH       | low-level input voltage threshold               | V <sub>LDO_3V3</sub> = 3.3 V                                                 | 0.54  |     | 1.08 | V    |
| IRQ_HYS             | input hysteresis voltage                        | V <sub>LDO_3V3</sub> = 3.3 V                                                 | 0.09  |     |      | V    |
| IRQ_DEG             | input deglitch                                  |                                                                              |       | 20  |      | ns   |
| IRQ_ILKG            | I2C3m_IRQ leakage current                       | V <sub>I2C3m_IRQ</sub> = 3.45 V                                              | -1    |     | 1    | μA   |
| SDA and SCL Commo   | on Characteristics (Master, Slave)              |                                                                              |       |     |      |      |
| V <sub>IL</sub>     | Input low signal                                | V <sub>LDO_3V3</sub> = 3.3 V                                                 |       |     | 0.54 | V    |
| V <sub>IH</sub>     | Input high signal                               | V <sub>LDO_3V3</sub> = 3.3 V                                                 | 1.3   |     |      | V    |
| V <sub>HYS</sub>    | Input hysteresis                                | V <sub>LDO_3V3</sub> = 3.3 V                                                 | 0.165 |     |      | V    |
| V <sub>OL</sub>     | Output low voltage                              | I <sub>OL</sub> = 3 mA                                                       |       |     | 0.36 | V    |
| LEAK                | Input leakage current                           | Voltage on pin = $V_{LDO_3V3}$                                               | -3    |     | 3    | μA   |
| OL                  | Max output low current                          | V <sub>OL</sub> = 0.4 V                                                      | 15    |     |      | mA   |
| OL                  | Max output low current                          | V <sub>OL</sub> = 0.6 V                                                      | 20    |     |      | mA   |
|                     | Fall time from 0.7 × V <sub>DD</sub> to 0.3 × V | $V_{DD}$ = 1.8 V, 10 pF ≤ $C_{b}$ ≤ 400 pF                                   | 12    |     | 80   | ns   |
| f                   | DD                                              | $V_{DD}$ = 3.3 V, 10 pF ≤ $C_b$ ≤ 400 pF                                     | 12    |     | 150  | ns   |
| SP                  | I <sup>2</sup> C pulse width surpressed         |                                                                              |       |     | 50   | ns   |
| CI                  | Pin capacitance (internal)                      |                                                                              |       |     | 10   | pF   |
| C <sub>b</sub>      | Capacitive load for each bus line (external)    |                                                                              |       |     | 400  | pF   |
| SDA and SCL Standa  | rd Mode Characteristics (Slave)                 |                                                                              |       |     |      |      |
| SCLS                | Clock frequency for slave                       | V <sub>DD</sub> = 1.8 V or 3.3 V                                             |       |     | 100  | kHz  |
| t <sub>VD;DAT</sub> | Valid data time                                 | Transmitting Data, $V_{DD}$ = 1.8 V or<br>3.3 V, SCL low to SDA output valid |       |     | 3.45 | μs   |



|                     | PARAMETER                                         | TEST CONDITIONS                                                                                        | MIN | TYP | MAX  | UNIT |
|---------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>VD;ACK</sub> | Valid data time of ACK condition                  | Transmitting Data, $V_{DD}$ = 1.8 V or<br>3.3 V, ACK signal from SCL low to<br>SDA (out) low           |     |     | 3.45 | μs   |
| SDA and SCL Fa      | ast Mode Characteristics (Slave)                  |                                                                                                        |     |     |      |      |
| f <sub>SCLS</sub>   | Clock frequency for slave                         | V <sub>DD</sub> = 1.8 V or 3.3 V                                                                       | 100 |     | 400  | kHz  |
| t <sub>VD;DAT</sub> | Valid data time                                   | Transmitting data, V <sub>DD</sub> = 1.8 V,<br>SCL<br>low to SDA output valid                          |     |     | 0.9  | μs   |
| t <sub>VD;ACK</sub> | Valid data time of ACK condition                  | Transmitting data, V <sub>DD</sub> = 1.8 V or<br>3.3 V, ACK<br>signal from SCL low to SDA (out)<br>low |     |     | 0.9  | μs   |
| SDA and SCL Fa      | ast Mode Plus Characteristics (Slave)             |                                                                                                        |     |     |      |      |
| f <sub>SCLS</sub>   | Clock frequency for Fast Mode Plus <sup>(1)</sup> | V <sub>DD</sub> = 1.8 V or 3.3 V                                                                       | 400 |     | 800  | kHz  |
| t <sub>VD;DAT</sub> | Valid data time                                   | Transmitting data, V <sub>DD</sub> = 1.8 V or<br>3.3 V, SCL<br>low to SDA output valid                 |     |     | 0.55 | μs   |
| t <sub>VD;ACK</sub> | Valid data time of ACK condition                  | Transmitting data, $V_{DD}$ = 1.8 V or<br>3.3 V, ACK<br>signal from SCL low to SDA (out)<br>low        |     |     | 0.55 | μs   |
| SDA and SCL Fa      | ast Mode Characteristics (Master)                 | · · ·                                                                                                  |     |     |      |      |
| f <sub>SCLM</sub>   | Clock frequency for master                        | V <sub>DD</sub> = 3.3 V                                                                                |     | 390 | 410  | kHz  |
| t <sub>hd;sta</sub> | Start or repeated start condition hold time       | V <sub>DD</sub> = 3.3 V                                                                                | 0.6 |     |      | μs   |
| t <sub>LOW</sub>    | Clock low time                                    | V <sub>DD</sub> = 3.3 V                                                                                | 1.3 |     |      | μs   |
| нідн                | Clock high time                                   | V <sub>DD</sub> = 3.3 V                                                                                | 0.6 |     |      | μs   |
| <sup>I</sup> SU;STA | Start or repeated start condition setup time      | V <sub>DD</sub> = 3.3 V                                                                                | 0.6 |     |      | μs   |
| t <sub>SU;DAT</sub> | Serial data setup time                            | Transmitting data, $V_{DD}$ = 3.3 V                                                                    | 100 |     |      | ns   |
| su;sto              | Stop condition setup time                         | V <sub>DD</sub> = 3.3 V                                                                                | 0.6 |     |      | μs   |
| BUF                 | Bus free time between stop and start              | V <sub>DD</sub> = 3.3 V                                                                                | 1.3 |     |      | μs   |
| tvd;dat             | Valid data time                                   | Transmitting data, $V_{DD}$ = 3.3 V,<br>SCL low to SDA output valid                                    |     |     | 0.9  | μs   |
| t <sub>VD;ACK</sub> | Valid data time of ACK condition                  | Transmitting data, $V_{DD}$ = 3.3 V,<br>ACK signal from SCL low to SDA<br>(out) low                    |     |     | 0.9  | μs   |

#### Operating under these conditions unless otherwise noted: $3.0 \text{ V} \leq V_{\text{VIN}}$ $_{3V3} \leq 3.6 \text{ V}$

(1) Master must control fSCLS to ensure tLOW > tVD; ACK.



### 7.20 Typical Characteristics





# 7.20 Typical Characteristics (continued)





### **8 Parameter Measurement Information**

 $t_{\text{iOS}\_\text{PP}\_\text{5V}},\,t_{\text{iOS}\_\text{PP}\_\text{CABLE}}$ 





# 9 Detailed Description

### 9.1 Overview

The TPS25750 is a fully-integrated USB Power Delivery (USB-PD) management device providing cable plug and orientation detection for USB Type-C and PD receptacles. The TPS25750 communicates with the cable and another USB Type-C and PD device at the opposite end of the cable. It also enables integrated port power switch for sourcing, and controls a high current port power switch for sinking.

The TPS25750 is divided into several main sections:

- USB-PD controller
- Cable plug and orientation detection circuitry
- Port power switches
- Power management circuitry
- Digital core

The USB-PD controller provides the physical layer (PHY) functionality of the USB-PD protocol. The USB-PD data is output through either the CC1 pin or the CC2 pin, depending on the orientation of the reversible USB Type-C cable. For a high-level block diagram of the USB-PD physical layer, a description of its features, and more detailed circuitry, see *USB-PD Physical Layer*.

The cable plug and orientation detection analog circuitry automatically detects a USB Type-C cable plug insertion the cable orientation. For a high-level block diagram of cable plug and orientation detection, a description of its features, and more detailed circuitry, see *Cable Plug and Orientation Detection*.

The port power switches provide power to the VBUS pin and CC1 or CC2 pins based on the detected plug orientation. For a high-level block diagram of the port power switches, a description of its features, and more detailed circuitry, see *Power Paths*.

The power management circuitry receives and provides power to the TPS25750 internal circuitry and LDO\_3V3 output. See *Power Management* for more information.

The digital core provides the engine for receiving, processing, and sending all USB-PD packets as well as handling control of all other TPS25750 functionality. A portion of the digital core contains ROM memory, which contains all the necessary firmware required to execute Type-C and PD applications. In addition, a section of the ROM, called boot code, is capable of initializing the TPS25750, loading of the device configuration information, and loading any code patches into volatile memory in the digital core. For a high-level block diagram of the digital core, a description of its features, and more detailed circuitry, see *Digital Core*.

The TPS25750 has one I<sup>2</sup>C master to write to and read from external slave devices such as a battery charger or an optional external EEPROM memory (see I2C Interface).

The TPS25750 also integrates a thermal shutdown mechanism and runs off of accurate clocks provided by the integrated oscillator.



# 9.2 Functional Block Diagram



Figure 9-1. TPS25750D





Figure 9-2. TPS25750S



### 9.3 Feature Description

### 9.3.1 USB-PD Physical Layer

Figure 9-3 shows the USB PD physical layer block surrounded by a simplified version of the analog plug and orientation detection block.







USB-PD messages are transmitted in a USB Type-C system using a BMC signaling. The BMC signal is output on the same pin (CC1 or CC2) that is DC biased due to the Rp (or Rd) cable attach mechanism.

### 9.3.1.1 USB-PD Encoding and Signaling

Figure 9-4 illustrates the high-level block diagram of the baseband USB-PD transmitter. Figure 9-5 illustrates the high-level block diagram of the baseband USB-PD receiver.



Figure 9-4. USB-PD Baseband Transmitter Block Diagram



Figure 9-5. USB-PD Baseband Receiver Block Diagram

### 9.3.1.2 USB-PD Bi-Phase Marked Coding

The USB-PD physical layer implemented in the TPS25750 is compliant to the USB-PD Specifications. The encoding scheme used for the baseband PD signal is a version of Manchester coding called Biphase Mark Coding (BMC). In this code, there is a transition at the start of every bit time and there is a second transition in the middle of the bit cell when a 1 is transmitted. This coding scheme is nearly DC balanced with limited disparity (limited to 1/2 bit over an arbitrary packet, so a very low DC level). Figure 9-6 illustrates Biphase Mark Coding.



Figure 9-6. Biphase Mark Coding Example

The USB PD baseband signal is driven onto the CC1 or CC2 pin with a tri-state driver. The tri-state driver is slew rate to limit coupling to D+/D- and to other signal lines in the Type-C fully featured cables. When sending the USB-PD preamble, the transmitter starts by transmitting a low level. The receiver at the other end tolerates the loss of the first edge. The transmitter terminates the final bit by an edge to ensure the receiver clocks the final bit of EOP.

### 9.3.1.3 USB-PD Transmit (TX) and Receive (Rx) Masks

The USB-PD driver meets the defined USB-PD BMC TX masks. Since a BMC coded "1" contains a signal edge at the beginning and middle of the UI, and the BMC coded "0" contains only an edge at the beginning, the masks are different for each. The USB-PD receiver meets the defined USB-PD BMC Rx masks. The boundaries of the Rx outer mask are specified to accommodate a change in signal amplitude due to the ground offset through the cable. The Rx masks are therefore larger than the boundaries of the TX outer mask. Similarly, the boundaries of the Rx inner mask are smaller than the boundaries of the TX inner mask. Triangular time masks are superimposed on the TX outer masks and defined at the signal transitions to require a minimum edge rate that has minimal impact on adjacent higher speed lanes. The TX inner mask enforces the maximum limits on the rise and fall times. Refer to the *USB-PD Specifications* for more details.



#### 9.3.1.4 USB-PD BMC Transmitter

The TPS25750 transmits and receives USB-PD data over one of the CCy pins for a given CC pin pair (one pair per USB Type-C port). The CCy pins are also used to determine the cable orientation and maintain the cable/ device attach detection. Thus, a DC bias exists on the CCy pins. The transmitter driver overdrives the CCy DC bias while transmitting, but returns to a Hi-Z state, allowing the DC voltage to return to the CCy pin when it is not transmitting. While either CC1 or CC2 can be used for transmitting and receiving, during a given connection only, the one that mates with the CC pin of the plug is used, so there is no dynamic switching between CC1 and CC2. Figure 9-7 shows the USB-PD BMC TX and RX driver block diagram.





Figure 9-8 shows the transmission of the BMC data on top of the DC bias. Note that the DC bias can be anywhere between the minimum and maximum threshold for detecting a Sink attach. This means that the DC bias can be above or below the VOH of the transmitter driver.



Figure 9-8. TX Driver Transmission with DC Bias

The transmitter drives a digital signal onto the CCy lines. The signal peak, V<sub>TXHI</sub>, is set to meet the TX masks defined in the *USB-PD Specifications*. Note that the TX mask is measured at the far-end of the cable.

When driving the line, the transmitter driver has an output impedance of  $Z_{DRIVER}$ .  $Z_{DRIVER}$  is determined by the driver resistance and the shunt capacitance of the source and is frequency dependent.  $Z_{DRIVER}$  impacts the noise ingression in the cable.



Figure 9-9 shows the simplified circuit determining  $Z_{DRIVER}$ . It is specified such that noise at the receiver is bounded.



Figure 9-9. ZDRIVER Circuit

#### 9.3.1.5 USB-PD BMC Receiver

The receiver block of the TPS25750 receives a signal that follows the allowed Rx masks defined in the USB PD specification. The receive thresholds and hysteresis come from this mask.

Figure 9-10 shows an example of a multi-drop USB-PD connection (only the CC wire). This connection has the typical Sink (device) to Source (host) connection, but also includes cable USB-PD Tx/Rx blocks. Only one system can be transmitting at a time. All other systems are Hi-Z (Z<sub>BMCRX</sub>). The *USB-PD Specification* also specifies the capacitance that can exist on the wire as well as a typical DC bias setting circuit for attach detection.



Figure 9-10. Example USB-PD Multi-Drop Configuration

#### 9.3.1.6 Squelch Receiver

The TPS25750 has a squelch receiver to monitor for the bus idle condition as defined by the USB PD specification. The CC line is deemed active (that is not idle) when a minimum of NCOUNT transitions occur at the receiver within a time window of TTRANWIN. After waiting TTRANWIN without detecting NCOUNT transitions, the bus is declared idle. The squelch receiver output reflects the state of the CC pin regardless of the source of the transision.

#### 9.3.2 Power Management

The TPS25750 power management block receives power and generates voltages to provide power to the TPS25750 internal circuitry. These generated power rails are LDO\_3V3 and LDO\_1V5. LDO\_3V3 can also be used as a low power output for external EEPROM memory. The power supply path is shown in Figure 9-11.





Figure 9-11. Power Supplies

The TPS25750 is powered from either VIN\_3V3 or VBUS. The normal power supply input is VIN\_3V3. When powering from VIN\_3V3, current flows from VIN\_3V3 to LDO\_3V3 to power the core 3.3-V circuitry and I/Os. A second LDO steps the voltage down from LDO\_3V3 to LDO\_1V5 to power the 1.5-V core digital circuitry. When VIN\_3V3 power is unavailable and power is available on VBUS, it is referred to as the dead-battery start-up condition. In a dead-battery start-up condition, the TPS25750 opens the VIN\_3V3 switch until the host clears the dead-battery flag through I<sup>2</sup>C. Therefore, the TPS25750 is powered from the VBUS input with the higher voltage during the dead-battery start-up condition and until the dead-battery flag is cleared. When powering from a VBUS input, the voltage on VBUS is stepped down through an LDO to LDO\_3V3.

### 9.3.2.1 Power-On And Supervisory Functions

A power-on reset (POR) circuit monitors each supply. This POR allows active circuitry to turn on only when a good supply is present.

### 9.3.2.2 VBUS LDO

The TPS25750 contains an internal high-voltage LDO which is capable of converting VBUS to 3.3 V for powering internal device circuitry. The VBUS LDO is only used when VIN\_3V3 is low (the dead-battery condition). The VBUS LDO is powered from VBUS.

### 9.3.3 Power Paths

The TPS25750 has internal sourcing power paths: PP\_5V and PP\_CABLE. TPS25750D has a integrated bidirectional high voltage load switch for sinking power path: PPHV. TPS25750S has a high volatge gate driver for sink path control: PP\_EXT. Each power path is described in detail in this section.

### 9.3.3.1 Internal Sourcing Power Paths

Figure 9-12 shows the TPS25750 internal sourcing power paths available in both TPS25750D and TPS25750S. The TPS25750 features two internal 5-V sourcing power paths. The path from PP5V to VBUS is called PP\_5V. The path from PP5V to CCx is called PP\_CABLE. Each path contains two back-to-back common drain N-FETs, with current clamping protection, overvoltage protection, UVLO protection, and temperature sensing circuitry. PP\_5V can conduct up to 3 A continuously, while PP\_CABLE can conduct up to 315 mA continuously. When disabled, the blocking FET protects the PP5V rail from high-voltage that can appear on VBUS.





Figure 9-12. Port Power Switches

### 9.3.3.1.1 PP\_5V Current Clamping

The current through the internal PP\_5V path are current limited to  $I_{LIM5V}$ . The  $I_{LIM5V}$  value is configured by application firmware. When the current through the switch exceeds  $I_{LIM5V}$ , the current limiting circuit activates within  $t_{iOS_{PP_{5V}}}$  and the path behaves as a constant current source. If the duration of the overcurrent event exceeds  $t_{ILIM}$ , the PP\_5V switch is disabled.

### 9.3.3.1.2 PP\_5V Local Overtemperature Shut Down (OTSD)

When PP\_5V clamps the current, the temperature of the switch will begin to increase. When the local temperature sensors of PP\_5V or PP\_CABLE detect that  $T_J > T_{SD_PP5V}$ , the PP\_5V switch is disabled and the affected port enters the USB Type-C ErrorRecovery state.

### 9.3.3.1.3 PP\_5V OVP

The overvoltage protection level is automatically configured based on the expected maximum V<sub>BUS</sub> voltage, which depends upon the USB PD contract. When the voltage on the VBUS pin of a port exceeds the configured value (V<sub>OVP4RCP</sub>) while PP\_5V is enabled, then PP\_5V is disabled within  $t_{PP_5V_ovp}$  and the port enters into the Type-C ErrorRecovery state.

### 9.3.3.1.4 PP\_5V UVLO

If the PP5V pin voltage falls below its undervoltage lock out threshold ( $V_{PP5V\_UVLO}$ ) while PP\_5V is enabled, then PP\_5V is disabled within  $t_{PP_5V\_uvlo}$  and the port that had PP\_5V enabled enters into the Type-C ErrorRecovery state.

### 9.3.3.1.5 PP\_5Vx Reverse Current Protection

If  $V_{VBUS}$  -  $V_{PP5V}$  >  $V_{PP_5V_{RCP}}$ , then the PP\_5V path is automatically disabled within  $t_{PP_5V_{rcp}}$ . If the RCP condition clears, then the PP\_5V path is automatically enabled within  $t_{ON}$ .

### 9.3.3.1.6 PP\_CABLE Current Clamp

When enabled and providing VCONN power, the TPS25750 PP\_CABLE power switch clamps the current to I  $_{VCON}$ . When the current through the PP\_CABLE switch exceeds I  $_{VCON}$ , the current clamping circuit activates within t<sub>iOS PP CABLE</sub> and the switch behaves as a constant current source.



### 9.3.3.1.7 PP\_CABLE Local Overtemperature Shut Down (OTSD)

When PP\_CABLE clamps the current, the temperature of the switch will begin to increase. When the local temperature sensors of PP\_5V or PP\_CABLE detect that  $T_J > T_{SD\_PP5V}$ , the PP\_CABLE switch is disabled and latched off within  $t_{PP\_CABLE}$  off. The port then enters the USB Type-C ErrorRecovery state.

#### 9.3.3.1.8 PP\_CABLE UVLO

If the PP5V pin voltage falls below its undervoltage lock out threshold ( $V_{PP5V\_UVLO}$ ), then the PP\_CABLE switch is automatically disabled within  $t_{PP\_CABLE\_off}$ .

#### 9.3.3.2 TPS25750D Internal Sink Path

The TPS25750D has internal controls for internal FETs (GATE\_VSYS and GATE\_VBUS as shown in Figure 9-13) that require that VBUS\_IN be above  $V_{VBUS_UVLO}$  before being able to enable the sink path. Figure 9-13 shows a diagram of the sink path. When a sink path is enabled, the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly (SS). The TPS25750D senses the PPHV and VBUS voltages to control the gate voltages to enable or disable the FETs.



The sink-path control includes overvoltage protection (OVP) and reverse current protection (RCP).

Copyright © 2018, Texas Instruments Incorporated

#### Figure 9-13. Internal Sink Path

#### 9.3.3.2.1 Overvoltage Protection (OVP)

The application firmware enables the OVP and configures it based on the expected VBUS voltage. If the voltage on VBUS surpasses the configured threshold VOVP4VSYS = VOVP4RCP/rOVP, then GATE\_VSYS is automatically disabled within tPPHV\_FSD to protect the system. If the voltage on VBUS surpasses the configured threshold VOVP4RCP, then GATE\_VBUS is automatically disabled within tPPHV\_OVP. When VVBUS falls below VOVP4RCP - VOVP4RCPH, GATE\_VBUS is automatically re-enabled within tPPHV\_ON since the OVP condition has cleared. This allows two sinking power paths to be enabled simultaneously and GATE\_VBUS will be disabled when necessary to ensure that VVBUS remains below VOVP4RCP.

While the TPS25750D is in BOOT mode in a dead-battery scenario (that is VIN\_3V3 is low), it handles an OVP condition slightly differently. As long as the OVP condition is present, GATE\_VBUS and GATE\_VSYS are disabled. Once the OVP condition clears, both GATE\_VBUS and GATE\_VSYS are re-enabled. Since this is a dead-battery condition, the TPS25750D will be drawing approximately IVIN\_3V3, ActSnk from VBUS during this time to help discharge it.





Figure 9-14. Diagram for OVP Comparators

### 9.3.3.2.2 Reverse-Current Protection (RCP)

The VSYS gate control circuit monitors the PPHV and VBUS voltages and detects reverse current when the VVSYS surpasses  $V_{VBUS}$  by more than  $V_{RCP}$ . When the reverse current condition is detected, GATE\_VBUS is disabled within tPPHV\_RCP. When the reverse current condition is cleared, GATE\_VBUS is re-enabled within tPPHV\_ON. This limits the amount of reverse current that can flow from PPHV to VBUS through the external N-ch MOSFETs. In reverse current protection mode, the power switch controlled by GATE\_VBUS is allowed to behave resistively until the current reaches VRCP/ RPPHV and then blocks reverse current from PPHV to VBUS.



Copyright © 2018, Texas Instruments Incorporated

### Figure 9-15. Switch I-V Curve for RCP on Sink-path Switches.

#### 9.3.3.2.3 VBUS UVLO

The TPS25750D monitors VBUS voltage and detects when it falls below VVBUS\_UVLO. When the UVLO condition is detected, GATE\_VBUS is disabled within tPPHV\_RCP. When the UVLO condition is cleared, GATE\_VBUS is reenabled within tPPHV\_ON.

#### 9.3.3.2.4 Discharging VBUS to Safe Voltage

The TPS25750D has an integrated active pulldown (IDSCH) on VBUS for discharging from high voltage to VSAFE0V (0.8 V). This discharge is applied when it is in an Unattached Type-C state.

### 9.3.3.3 TPS25750S - External Sink Path Control PP\_EXT

The TPS25750S has two N-ch gate drivers designed to control a sinking path from VBUS to VSYS. The charge pump for these gate drivers requires VBUS to be above VVBUS\_UVLO. When a sink path is enabled, the circuitry includes a slew rate control loop to ensure that external switches do not turn on too quickly (SS). The TPS25750S senses the VSYS and VBUS voltages to control the gate voltages to enable or disable the external FETs.

Copyright © 2020 Texas Instruments Incorporated



The sink-path control includes overvoltage protection (OVP), and reverse current protection (RCP). Adding resistance in series with a GATE pin of the TPS25750S and the gate pin of the N-ch MOSFET will slow down the turnoff time when OVP or RCP occurs. Any such resistance must be minimized, and not allowed to exceed 3  $\Omega$ .



Copyright © 2018, Texas Instruments Incorporated



Figure 9-17 shows the GATE\_VSYS gate driver in more detail.







#### 9.3.3.3.1 Overvoltage Protection (OVP)

The application firmware enables the OVP and configures it based on the expected VBUS voltage. If the voltage on VBUS surpasses the configured threshold VOVP4VSYS = VOVP4RCP/rOVP, then GATE\_VSYS is automatically disabled within tPPHV\_FSD to protect the system. If the voltage on VBUS surpasses the configured threshold VOVP4RCP, then GATE\_VBUS is automatically disabled within tPPHV\_OVP. When VVBUS falls below VOVP4RCP - VOVP4RCPH, GATE\_VBUS is automatically re-enabled within tPPHV\_ON since the OVP condition has cleared. This allows two sinking power paths to be enabled simultaneously and GATE\_VBUS will be disabled when necessary to ensure that VVBUS remains below VOVP4RCP.

While the TPS25750D is in BOOT mode in a dead-battery scenario (that is VIN\_3V3 is low), it handles an OVP condition slightly differently. As long as the OVP condition is present, GATE\_VBUS and GATE\_VSYS are disabled. Once the OVP condition clears, both GATE\_VBUS and GATE\_VSYS are re-enabled. Since this is a dead-battery condition, the TPS25750D will be drawing approximately IVIN\_3V3, ActSnk from VBUS during this time to help discharge it.



Figure 9-18. Diagram for OVP Comparators

#### 9.3.3.3.1.1 Reverse-Current Protection (RCP)

The VSYS gate control circuit monitors the PPHV and VBUS voltages and detects reverse current when the VVSYS surpasses  $V_{VBUS}$  by more than  $V_{RCP}$ . When the reverse current condition is detected, GATE\_VBUS is disabled within tPPHV\_RCP. When the reverse current condition is cleared, GATE\_VBUS is re-enabled within tPPHV\_ON. This limits the amount of reverse current that can flow from PPHV to VBUS through the external N-ch MOSFETs. In reverse current protection mode, the power switch controlled by GATE\_VBUS is allowed to behave resistively until the current reaches VRCP/ RPPHV and then blocks reverse current from PPHV to VBUS.



Copyright © 2018, Texas Instruments Incorporated

#### Figure 9-19. Switch I-V Curve for RCP on Sink-path Switches.



## 9.3.3.3.1.2 VBUS UVLO

The TPS25750D monitors VBUS voltage and detects when it falls below VVBUS\_UVLO. When the UVLO condition is detected, GATE\_VBUS is disabled within tPPHV\_RCP. When the UVLO condition is cleared, GATE\_VBUS is reenabled within tPPHV\_ON.

#### 9.3.3.3.1.3 Discharging VBUS to Safe Voltage

The TPS25750D has an integrated active pulldown (IDSCH) on VBUS for discharging from high voltage to VSAFE0V (0.8 V). This discharge is applied when it is in an Unattached Type-C state.

#### 9.3.4 Cable Plug and Orientation Detection

Figure 9-20 shows the plug and orientation detection block at each CCy pin (CC1, CC2). Each pin has identical detection circuitry.



#### Figure 9-20. Plug and Orientation Detection Block

#### 9.3.4.1 Configured as a Source

When configured as a source, the TPS25750 detects when a cable or a Sink is attached using the CC1 and CC2 pins. When in a disconnected state, the TPS25750 monitors the voltages on these pins to determine what, if anything, is connected. See *USB Type-C Specification* for more information.

Table 9-1 shows the Cable Detect States for a Source.

| CC1  | CC2  | CONNECTION STATE RESULTING ACTION                                                      |                                                                                                      |  |  |  |  |
|------|------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|--|
| Open | Open | Nothing attached                                                                       | Continue monitoring both CCy pins for attach. Power is not applied to VBUS or VCONN.                 |  |  |  |  |
| Rd   | Open | Sink attached Monitor CC1 for detach. Power is applied to VBUS but not to VCONN (CC2). |                                                                                                      |  |  |  |  |
| Open | Rd   | Sink attached Monitor CC2 for detach. Power is applied to VBUS but not to VCONN (CC1). |                                                                                                      |  |  |  |  |
| Ra   | Open | Powered Cable-No UFP<br>attached                                                       | Monitor CC2 for a Sink attach and CC1 for cable detach. Power is not applied to VBUS or VCONN (CC1). |  |  |  |  |



| CC1  | CC2 | CONNECTION STATE RESULTING ACTION        |                                                                                                                 |
|------|-----|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Open | Ra  | Powered Cable-No UFP<br>attached         | Monitor CC1 for a Sink attach and CC2 for cable detach. Power is not applied to VBUS or VCONN (CC1).            |
| Ra   | Rd  | Powered Cable-UFP Attached               | Provide power on VBUS and VCONN CC1) then monitor CC2 for a Sink detach.<br>CC1 is not monitored for a detach.  |
| Rd   | Ra  | Powered Cable-UFP attached               | Provide power on VBUS and VCONN (CC2) then monitor CC1 for a Sink detach.<br>CC2 is not monitored for a detach. |
| Rd   | Rd  | Debug Accessory Mode<br>attached         | Sense either CCy pin for detach.                                                                                |
| Ra   | Ra  | Audio Adapter Accessory<br>Mode attached | Sense either CCy pin for detach.                                                                                |

### Table 9-1. Cable Detect States for a Source (continued)

When a TPS25750 port is configured as a Source, a current  $I_{RpDef}$  is driven out each CCy pin and each pin is monitored for different states. When a Sink is attached to the pin, a pulldown resistance of Rd to GND exists. The current  $I_{RpDef}$  is then forced across the resistance Rd, generating a voltage at the CCy pin. The TPS25750 applies  $I_{RpDef}$  until it closes the switch from PP5V to VBUS, at which time application firmware can change to I  $_{Rp1.5A}$  or  $I_{Rp3.0A}$ .

When the CCy pin is connected to an active cable VCONN input, the pulldown resistance is different (Ra). In this case, the voltage on the CCy pin will lower the PD controller recognizes it as an active cable.

The voltage on CCy is monitored to detect a disconnection depending upon which Rp current source is active. When a connection has been recognized and the voltage on CCy subsequently rises above the disconnect threshold for  $t_{CC}$ , the system registers a disconnection.

### 9.3.4.2 Configured as a Sink

When a TPS25750 port is configured as a Sink, the TPS25750 presents a pulldown resistance  $R_{SNK}$  on each CCy pin and waits for a Source to attach and pull up the voltage on the pin. The Sink detects an attachment by the presence of VBUS and determines the advertised current from the Source based on the voltage on the CCy pin.

#### 9.3.4.3 Configured as a DRP

When a TPS25750 port is configured as a DRP, the TPS25750 alternates the CCy pins of the port between the pulldown resistance,  $R_{SNK}$ , and pullup current source,  $I_{Rp}$ .

### 9.3.4.4 Dead Battery Advertisement

The TPS25750 supports booting from no-battery or dead-battery conditions by receiving power from VBUS. Type-C USB ports require a sink to present Rd on the CC pin before a USB Type-C source provides a voltage on VBUS. TPS25750 hardware is configured to present this Rd during a dead-battery or no-battery condition. Additional circuitry provides a mechanism to turn off this Rd once the device no longer requires power from VBUS.

#### 9.3.5 Overvoltage Protection (CC1, CC2)

The TPS25750 detects when the voltage on the CC1 or CC2 pin is too high or there is reverse current into the PP5V pin and takes action to protect the system. The protective action is to disable PP\_CABLE within t  $_{PP\ CABLE\ FSD}$  and disable the USB PD transmitter.





Figure 9-21. Overvoltage and Reverse Current Protection for CC1 and CC2

## 9.3.6 ADC

The TPS25750 ADC is shown in Figure 9-22. The ADC is an 8-bit successive approximation ADC. The input to the ADC is an analog input mux that supports multiple inputs from various voltages and currents in the device. The output from the ADC is available to be read and used by application firmware.



Copyright © 2018, Texas Instruments Incorporated

Figure 9-22. SAR ADC

## 9.3.7 BC 1.2 (USB\_P, USB\_N)

The TPS25750 supports BC 1.2 as a Portable Device or Downstream Port using the hardware shown in Figure 9-23.





Figure 9-23. BC1.2 Hardware Components (External for DRP)

### 9.3.8 Digital Interfaces

The TPS25750 contains several different digital interfaces which can be used for communicating with other devices. The available interfaces include one I<sup>2</sup>C Master, one I2C Slave and additional GPIOs.

### 9.3.8.1 General GPIO

GPIOn pins can be mapped to USB Type-C, USB PD, and application-specific events to control other ICs, interrupt a host processor, or receive input from another IC. This buffer is configurable to be a push-pull output, a weak push-pull, or open drain output. When configured as an input, the signal can be a de-glitched digital input. The push-pull output is a simple CMOS output with independent pull-down control allowing open-drain connections. The weak push-pull is also a CMOS output, but with GPIO\_RPU resistance in series with the drain. The supply voltage to the output buffer is LDO\_3V3 and LDO\_1V5 to the input buffer. When interfacing with non 3.3-V I/O devices the output buffer may be configured as an open drain output and an external pull-up resistor attached to the GPIO pin. The pull-up and pull-down output drivers are independently controlled from the input and are enabled or disabled via application code in the digital core.

| Pin Name Type    |     | Special Functionality                                      |
|------------------|-----|------------------------------------------------------------|
| GPIO0            | I/O | General-purpose input or output                            |
| GPI01            | I/O | General-purpose input or output                            |
| GPIO2            | I/O | General-purpose input or output                            |
| GPIO3            | I/O | General-purpose input or output                            |
| GPIO4            | I/O | D+, or used as a general-purpose input or output           |
| GPIO5            | I/O | D-, or used as a general-purpose input or output           |
| GPIO6            | I/O | General-purpose input or output                            |
| GPIO7            | I/O | General-purpose input or output                            |
| I2Cs_IRQ(GPIO10) | 0   | IRQ for optional I2Cs, or used as a general-purpose output |
| GPIO11           | 0   | General-purpose output                                     |
| I2Cm_IRQ(GPI012) | I   | IRQ for I2Cm, or used as a general-purpose input           |

## Table 9-2. GPIO Functionality Table

## 9.3.8.2 I<sup>2</sup>C Interface

The TPS25750 features two I<sup>2</sup>C interfaces that uses an I<sup>2</sup>C I/O driver like the one shown in Figure 9-24. This I/O consists of an open-drain output and an input comparator with de-glitching.





Figure 9-24. I<sup>2</sup>C Buffer

## 9.3.9 Digital Core

Figure 9-25 shows a simplified block diagram of the digital core.





## 9.3.10 I<sup>2</sup>C Interface

The TPS25750 has one I2C slave interface ports: I2Cs. I2C port I2Cs is comprised of the I2Cs\_SDA, I2Cs\_SCL, and I2Cs\_IRQ pins. This interface provide general status information about the TPS25750, as well as the ability to control the TPS25750 behavior, supporting communications to/from a connected device and/or cable supporting BMC USB-PD, and providing information about connections detected at the USB-C receptacle.





When the TPS25750 is in 'APP ' mode it is recommended to use Standard Mode or Fast Mode (that is a clock speed no higher than 400 kHz). However, in the 'BOOT' mode when a patch bundle is loaded Fast Mode Plus may be used (see fSCLS).

The TPS25750 has one I<sup>2</sup>C master interface port. I<sup>2</sup>C is comprised of the I2C\_SDA and I2C\_SCL pins. This interface can be used to read from or write to external slave devices.

During boot, the TPS25750 attempts to read patch and Application Configuration data from an external EEPROM with a 7-bit slave address of 0x50. The EEPROM should be at least 32 kilo-bytes.

| I <sup>2</sup> C BUS | TYPE                                                                                                                                           | TYPICAL USAGE |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| I2Cs                 | I2Cs Slave Optionally can be connected to an external MCU. Also used to load the patch and application configuration.                          |               |
| I2Cm                 | Master Connect to a I <sup>2</sup> C EEPROM, Battery Charger. Use the LDO_3V3 pin as the pullup voltage. Multi configuration is not supported. |               |

### Table 9-3. I<sup>2</sup>C Summary

## 9.3.10.1 I<sup>2</sup>C Interface Description

The TPS25750 supports Standard and Fast mode I<sup>2</sup>C interfaces. The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a supply through a pullup resistor. Data transfer can be initiated only when the bus is not busy.

A master sending a Start condition, a high-to-low transition on the SDA input and output, while the SCL input is high initiates  $I^2C$  communication. After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W).

After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/ output during the high of the ACK-related clock pulse. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period as changes in the data line at this time are interpreted as control commands (Start or Stop). The master sends a Stop condition, a low-to-high transition on the SDA input and output while the SCL input is high.

Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period. When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver signals an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. The master receiver holding the SDA line high does this. In this event, the transmitter must release the data line to enable the master to generate a Stop condition.

Figure 9-26 shows the start and stop conditions of the transfer. Figure 9-27 shows the SDA and SCL signals for transferring a bit. Figure 9-28 shows a data transfer sequence with the ACK or NACK at the last clock pulse.



Figure 9-26. I<sup>2</sup>C Definition of Start and Stop Conditions





Figure 9-28. I<sup>2</sup>C Acknowledgment

#### 9.3.10.1.1 I<sup>2</sup>C Clock Stretching

The TPS25750 features clock stretching for the I<sup>2</sup>C protocol. The TPS25750 slave I<sup>2</sup>C port may hold the clock line (SCL) low after receiving (or sending) a byte, indicating that it is not yet ready to process more data. The master communicating with the slave must not finish the transmission of the current bit and must wait until the clock line actually goes high. When the slave is clock stretching, the clock line remains low.

The master must wait until it observes the clock line transitioning high plus an additional minimum time (4  $\mu$ s for standard 100-kbps l<sup>2</sup>C) before pulling the clock low again.

Any clock pulse may be stretched but typically it is the interval before or after the acknowledgment bit.

#### 9.3.10.1.2 I<sup>2</sup>C Address Setting

The host should only use I2Cs\_SCL/SDA for loading a patch bundle. Once the boot process is complete, the port has a unique slave address on the I2Cm\_SCL/SDA bus as selected by the ADCINx pins.

| I <sup>2</sup> C address index (decoded | Slave Address |       |       |       |       |       |       |       | Available During |
|-----------------------------------------|---------------|-------|-------|-------|-------|-------|-------|-------|------------------|
| from ADCIN1 and ADCIN2) <sup>(1)</sup>  | Bit 7         | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | BOOT             |
| #1                                      | 0             | 1     | 0     | 0     | 0     | 0     | 0     | R/W   | Yes              |
| #2                                      | 0             | 1     | 0     | 0     | 0     | 0     | 1     | R/W   | Yes              |
| #3                                      | 0             | 1     | 0     | 0     | 0     | 1     | 0     | R/W   | Yes              |
| #4                                      | 0             | 1     | 0     | 0     | 0     | 1     | 1     | R/W   | Yes              |

(1) See *Pin Strapping to Configure Default Behavior* details about ADCIN1 and ADCIN2 decoding.

#### 9.3.10.1.3 Unique Address Interface

The Unique Address Interface allows for complex interaction between an I<sup>2</sup>C master and a single TPS25750. The I<sup>2</sup>C Slave sub-address is used to receive or respond to Host Interface protocol commands. Figure 9-29 and Figure 9-30 show the write and read protocol for the I<sup>2</sup>C slave interface, and a key is included in Figure 9-31 to explain the terminology used. The key to the protocol diagrams is in the SMBus Specification and is repeated here in part.





Slave-to-Master Continuation of protocol

Master-to-Slave

### Figure 9-31. I<sup>2</sup>C Read/Write Protocol Key

## 9.4 Device Functional Modes

## 9.4.1 Pin Strapping to Configure Default Behavior

During the boot procedure, the device will read the ADCINx pins and set the configurations based on the table below. It then attempts to load a configuration from an external EEPROM on the I2Cm bus. If no EEPROM is detected, then the device will wait for an external host to load a configuration.

When an external EEPROM is used, each device is connected to a unique EEPROM, it cannot be shared for multiple devices. The external EEPROM shall be at 7-bit slave address 0x50.

| ADCIN1 decoded value <sup>(2)</sup> | ADCIN2 decoded value <sup>(2)</sup> | I <sup>2</sup> C address Index <sup>(1)</sup> | Dead Battery Configuration                                                                                           |
|-------------------------------------|-------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| 7                                   | 5                                   | #1                                            |                                                                                                                      |
| 5                                   | 5 5                                 |                                               | AlwaysEnableSink: The device always enables the sink path regardless of the amount of current the attached source is |
| 2                                   | 0                                   | #3                                            | offering. USB PD is disabled until configuration is loaded.                                                          |
| 1                                   | 7                                   | #4                                            |                                                                                                                      |

TPS25750 SLVSFR7A – JULY 2020 – REVISED NOVEMBER 2020



## Table 9-5. Device Configuration using ADCIN1 and ADCIN2 (continued)

| ADCIN1 decoded value <sup>(2)</sup> | ADCIN2 decoded value <sup>(2)</sup> | I <sup>2</sup> C address Index <sup>(1)</sup> | Dead Battery Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------------------------------------|-------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7                                   | 3                                   | #1                                            | NegotiateHighVoltage: The device always enables the sink path                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 3                                   | 3                                   | #2                                            | <ul> <li>during the initial implicit contract regardless of the amount of current the attached source is offering. The PD controller will enter the 'APP ' mode, enable USB PD PHY and negotiate a contract for the highest power contract that is offered up to 20 V. This cannot be used when a patch is loaded from EEPROM. This option is not recommended for systems that can boot from 5 V.</li> <li>SafeMode: The device does not enable the sink path. USB PD is</li> </ul> |  |  |  |  |
| 4                                   | 0                                   | #3                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 3                                   | 7                                   | #4                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 7                                   | 0                                   | #1                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 0                                   | 0 #2                                |                                               | disabled until configuration is loaded. Note that the configuration could put the device into a source-only mode. This is                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 6                                   | 0                                   | #3                                            | recommended when the application loads the patch from                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| 5                                   | 7                                   | #4                                            | EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |

(1) See  $I^2C$  Address Setting to see the exact meaning of  $I^2C$  Address Index.

(2) See *Pin Strapping to Configure Default Behavior* for how to configure a given ADCINx decoded value.



### 9.4.2 Power States

The TPS25750 can operate in one of three different power states: Active, Idle, or Sleep. The Modern Standby mode is a special case of the Idle mode. The functionality available in each state is summarized in Table 9-6. The device will automatically transition between the three power states based on the circuits that are active and required. See Figure 9-32. In the Sleep state, the TPS25750 will detect a Type-C connection. Transitioning between the Active mode to Idle mode requires a period of time (T) without any of the following activity:

- Incoming USB PD message
- Change in CC status
- GPIO input event
- I<sup>2</sup>C transactions
- Voltage alert
- Fault alert



Figure 9-32. Flow Diagram for Power States

|                             | ACTIVE<br>SOURCE<br>MODE <sup>(1)</sup> | ACTIVE SINK<br>MODE <sup>(5)</sup> | IDLE SOURCE<br>MODE | IDLE SINK<br>MODE | MODERN<br>STANDBY<br>SOURCE<br>MODE <sup>(3)</sup> | MODERN<br>STANDBY<br>SINK MODE <sup>(4)</sup> | SLEEP<br>MODE <sup>(2)</sup> |  |
|-----------------------------|-----------------------------------------|------------------------------------|---------------------|-------------------|----------------------------------------------------|-----------------------------------------------|------------------------------|--|
| PP_5V                       | enabled                                 | disabled                           | enabled             | disabled          | enabled                                            | disabled                                      | disabled                     |  |
| PP_HV<br>(TPS25750D)        | disabled                                | enabled                            | disabled            | enabled           | disabled                                           | disabled                                      | disabled                     |  |
| PP_EXT<br>(TPS25750S)       | disabled                                | enabled                            | disabled            | enabled           | disabled                                           | disabled                                      | disabled                     |  |
| PP_CABLE                    | enabled                                 | enabled                            | enabled             | enabled           | disabled                                           | disabled                                      | disabled                     |  |
| external CC1<br>termination | Rd                                      | Rp 3.0A                            | Rd                  | Rp 3.0A           | open                                               | open                                          | open                         |  |
| external CC2<br>termination | open                                    | open                               | open                | open              | open                                               | open                                          | open                         |  |

Table 9-6. Power Consumption States

- (1) This mode is used for:  $I_{VIN_3V3,ActSrc}$ .
- (2) This mode is used for:  $I_{VIN_3V3,Sleep}$
- (3) This mode is used for:  $P_{MstbySrc}$
- (4) This mode is used for: P<sub>MstbySnk</sub>
- (5) This mode is used for:  $I_{VIN_{3}V3,ActSnk}$

## 9.4.3 Schottky for Current Surge Protection

To prevent the possibility of large ground currents into the TPS25750 during sudden disconnects due to inductive effects in a cable, it is recommended that a Schottky diode be placed from VBUS to ground.





Copyright © 2018, Texas Instruments Incorporated





Figure 9-34. TPS25750S Schottky for Current Surge Protection

## 9.4.4 Thermal Shutdown

The TPS25750 features a central thermal shutdown as well as independent thermal sensors for each internal power path. The central thermal shutdown monitors the overall temperature of the die and disables all functions except for supervisory circuitry when die temperature goes above a rising temperature of T<sub>SD\_MAIN</sub>. The temperature shutdown has a hysteresis of T<sub>SDH\_MAIN</sub> and when the temperature falls back below this value, the device resumes normal operation.

The power path thermal shutdown monitors the temperature of each internal PP5V-to-VBUS power path and disables both power paths and the VCONN power path when either exceeds  $T_{SD_PP5V}$ . Once the temperature falls by at least  $T_{SDH_PP5V}$ , the path can be configured to resume operation or remain disabled until re-enabled by firmware.



## **10** Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **10.1 Application Information**

The TPS25750 is a stand-alone Type-C PD controller for power-only USB-PD applications. Initial device configuration is configured from an external EEPROM through a firmware configuration bundle loaded on to the device during boot. The bundle is loaded over I <sup>2</sup>C from an external EEPROM. The TPS25750 firmware configuration can be customized for each specific application. The firmware configuration can be generated through the Application Customization Tool.

The TPS25750 works very well in single port power applications supporting the following PD architectures.

- Designs for both Power Provider (Source) and Power Consumer (Sink)
- Designs for Power Consumer (Sink)

An external EEPROM is required to download a pre-configured firmware on the TPS25750 device through the I <sup>2</sup>C interface.

The TPS25750 firmware can be configured using the Application Customization Tool for the application-specific PD charging architecture requirements and data roles. The Tool also provides additional optional firmware configuration that integrates control for select Battery Charger Products (BQ). The TPS25750 I<sup>2</sup>C Master interfaces with the Battery Chargers with pre-configured GPIO settings and I<sup>2</sup>C master events. The Application Customization Tool available with the TPS25750 provides details of the supported Battery Charger Products (BQ).

## **10.2 Typical Application**

## 10.2.1 USB-PD Power Application Design Considerations

#### 10.2.1.1 Supported Power Configurations

The Application Customization Tool available with TPS25750 lets the user select one of the following Power Application configurations and generates a pre-configured firmware.

Figure 10-1 shows the Power Source and Sink configuration when the TPS25750 is connected to a 5-V DC.



#### Figure 10-1. Power Source and Sink Configuration with 5-V DC

Figure 10-2 shows the Power Source and Sink configuration when the Battery Charger (BQ) is connected to the high voltage power path.





Figure 10-2. Power Source and Sink configuration with the Battery Charger (BQ)

Figure 10-3 shows the configuration where the a 5-V DC is connected to the source path and a Battery Charger (BQ) is connected to the sink path.



## Figure 10-3. Power Source and Sink configuration with 5V DC and Battery Charger (BQ)

In a Sink Only Configuration, the TPS25750 can be used as shown in Figure 10-4.



Figure 10-4. Power Consumer (Sink) Only Configuration





## Figure 10-5. Power Source Only Configuration

In a Source Only Configuration, the TPS25750 can be used with a 5V source as shown in Figure 10-5 **10.2.2 Application Block Diagram** 

Figure 10-6 shows the system block diagram for TPS25750D connected to a supported Battery Charger (BQ).



Figure 10-6. Power Only Battery Charger Application Block Diagram

#### **10.2.3 Type-C VBUS Design Considerations**

USB Type-C and PD allows for voltages up to 20 V with currents up to 5 A. This introduces power levels that can damage components touching or hanging off of VBUS. Under normal conditions, all high power PD contracts must start at 5 V and then transition to a higher voltage. However, there are some devices that are not compliant to the USB Type-C and Power Delivery standards and can have 20 V on VBUS. This can cause a 20-V hot plug that can ring above 30 V. Adequate design considerations are recommended below for these non-compliant devices.

## 10.2.3.1 Design Requirements

Table 10-1 shows VBUS conditions that can be introduced to a USB Type-C and PD Sink. The system should be able to handle these conditions to ensure that the system is protected from non-compliant, damaged USB PD sources, or both. A USB Sink should be able to protect from the following conditions being applied to its VBUS. *Detailed Design Procedure* explains how to protect from these conditions.

| CONDITION              | VOLTAGE APPLIED |  |  |  |  |  |
|------------------------|-----------------|--|--|--|--|--|
| Abnormal VBUS Hot Plug | 4 V - 21.5 V    |  |  |  |  |  |
| VBUS Transient Spikes  | 4 V - 43 V      |  |  |  |  |  |

#### Table 10-1. VBUS Conditions



### 10.2.3.2 Detailed Design Procedure

10.2.3.2.1 Type-C Connector VBUS Capacitors



Figure 10-7. Type-C Connector VBUS Capacitors

The first level of protection starts at the Type-C connector and the VBUS pin capacitors. These capacitors help filter out high frequency noise but can also help absorb short voltage transients. Each VBUS pin should have a 10-nF capacitor rated at or above 25 V and placed as close to the pin as possible. The GND pin on the capacitors should have a very short path to GND on the connector. The derating factor of ceramic capacitors should be taken into account as they can lose more than 50% of their effective capacitance when biased. Adding the VBUS capacitors can help reduce voltage spikes by 2 V to 3 V.

#### 10.2.3.2.2 TPS25750 VBUS Schottky and TVS Diodes

Schottky diodes are used on VBUS to help absorb large GND currents when a Type-C cable is removed while drawing high current. The inductance in the cable will continue to draw current on VBUS until the energy stored is dissipated. Higher currents can cause the body diodes on IC devices connected to VBUS to conduct. When the current is high enough, it can damage the body diodes of IC devices. Ideally, a VBUS Schottky diode should have a lower forward voltage so it can turn on before any other body diodes on other IC devices. Schottky diodes on VBUS also help during hard shorts to GND which can occur with a faulty Type-C cable or damaged Type-C PD device. VBUS can ring below GND which can damage devices hanging off of VBUS. The Schottky diode will start to conduct once VBUS goes below the forward voltage. When the TPS25750 is the only device connected to VBUS, place the Schottky Diode close to the VBUS pin of the TPS25750. Figure 10-9 and Figure 10-10 show a short condition with and without a Schottky diode on VBUS. Without the Schottky diode, VBUS rings 2-V below GND and oscillates after settling to 0 V. With the Schottky diode, VBUS drops 750 mV below GND (Schottky diode Vf) and the oscillations are minimized.

TVS Diodes help suppress and clamp transient voltages. Most TVS diodes can fully clamp around 10 ns and can keep the VBUS at their clamping voltage for a period of time. Looking at the clamping voltage of TVS diodes after they settle during a transient will help decide which TVS diode to use. The peak power rating of a TVS diode must be able to handle the worst case conditions in the system. A TVS diode can also act as a "pseudo schottky diode" as they will also start to conduct when VBUS goes below GND.



#### 10.2.3.2.3 VBUS Snubber Circuit



Figure 10-8. VBUS Snubber

Another method of clamping the USB Type-C VBUS is to use a VBUS RC Snubber. An RC Snubber is a great solution because in general, it is much smaller than a TVS diode, and typically more cost effective as well. An RC Snubber works by modifying the characteristic of the total RLC response in the USB Type-C cable hot-plug from being under-damped to critically-damped or over-damped. So rather than clamping the overvoltage directly, it changes the hot-plug response from under-damped to critically-damped, so the voltage on VBUS does not ring at all; so the voltage is limited, but without requiring a clamping element like a TVS diode.

However, the USB Type-C and Power Delivery specifications limit the range of capacitance that can be used on VBUS for the RC snubber. VBUS capacitance must have a minimum 1  $\mu$ F and a maximum of 10  $\mu$ F. The RC snubber values chosen support up to 4-m USB Type-C cable (maximum length allowed in the USB Type-C specification) being hot plugged, is to use 4.7- $\mu$ F capacitor in series with a 3.48- $\Omega$  resistor. In parallel with the RC Snubber a 1- $\mu$ F capacitor is used, which always ensures the minimum USB Type-C VBUS capacitance specification is met. This circuit is shown in Figure 10-8.

#### **10.2.4 Application Curves**





# 11 Power Supply Recommendations

## 11.1 3.3-V Power

## 11.1.1 VIN\_3V3 Input Switch

The VIN\_3V3 input is the main supply of the TPS25750 device. The VIN\_3V3 switch (see *Power Management*) is a uni-directional switch from VIN\_3V3 to LDO\_3V3, not allowing current to flow backwards from LDO\_3V3 to VIN\_3V3. This switch is on when the 3.3-V supply is available and the dead-battery flag is cleared. The recommended capacitance  $C_{VIN_3V3}$  (see *Recommended Capacitance*) should be connected from the VIN\_3V3 pin to the GND pin).

## 11.2 1.5-V Power

The internal circuitry is powered from 1.5 V. The 1.5-V LDO steps the voltage down from LDO\_3V3 to 1.5 V. The 1.5-V LDO provides power to all internal low-voltage digital circuits which includes the digital core, and memory. The 1.5-V LDO also provides power to all internal low-voltage analog circuits. Connect the recommended capacitance  $C_{LDO}_{1V5}$  (see *Recommended Capacitance*) from the LDO\_1V5 pin to the GND pin.

## 11.3 Recommended Supply Load Capacitance

*Recommended Capacitance* lists the recommended board capacitances for the various supplies. The typical capacitance is the nominally rated capacitance that must be placed on the board as close to the pin as possible. The maximum capacitance must not be exceeded on pins for which it is specified. The minimum capacitance is minimum capacitance allowing for tolerances and voltage derating ensuring proper operation.



## 12 Layout 12.1 TPS25750D - Layout

### 12.1.1 Layout Guidelines

Proper routing and placement will maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. It is a best practice to consult with board manufacturing to verify manufacturing capabilities.

## 12.1.1.1 Top Placement and Bottom Component Placement and Layout

When the TPS25750 is placed on top and its components on bottom, the solution size will be at its smallest.

## 12.1.2 Layout Example

Follow the differential impedances for Super / High Speed signals defined by their specifications (USB2.0). All I/O will be fanned out to provide an example for routing out all pins, not all designs will utilize all of the I/O on the TPS25750.



Figure 12-1. Example Schematic

## 12.1.3 Component Placement

Top and bottom placement is used for this example to minimize solution size. The TPS25750D is placed on the top side of the board and the majority of its components are placed on the bottom side. When placing the components on the bottom side, it is recommended that they are placed directly under the TPS25750D. When placing the VBUS, PPHV, and PP5V capacitors, it is easiest to place them with the GND terminal of the capacitors to face outward from the TPS25750D or to the side since the drain connection pads on the bottom layer should not be connected to anything and left floating. All other components that are for pins on the GND pad side of the TPS25750D should be placed where the GND terminal is underneath the GND pad.

The CC capacitors should be placed on the same side as the TPS25750D close to the respective CC1 and CC2 pins. Do NOT via to another layer in between the CC pins to the CC capacitor, placing a via after the CC capacitor is recommended.

Figure 12-2 through Figure 12-5 show the placement in 2-D and 3-D.

TPS25750 SLVSFR7A – JULY 2020 – REVISED NOVEMBER 2020





# 12.1.4 Routing PP\_5V, VBUS, VIN\_3V3, LDO\_3V3, LDO\_1V5

On the top side, create pours for PP5V, VBUS, VBUS\_IN, and PPHV. Connect PP5V and VBUS from the top layer to the bottom layer using at least 6 8-mil hole and 16-mil diameter vias. See Figure 12-6 for the recommended via sizing. For VBUS\_IN and PPHV, connect from the top to bottom layer using 15 8-mil hole and 16-mil diameter vias. The via placement and copper pours are highlighted in Figure 12-7.



Figure 12-6. Recommended Minimum Via Sizing





Figure 12-7. PP5V, VBUS, VBUS\_IN, and PPHV Copper Pours and Via Placement

Next, VIN\_3V3, LDO\_3V3, and LDO\_1V5 will be routed to their respective decoupling capacitors. Additionally, a copper pour on the bottom side is added to connect PP5V and PPHV to their decoupling capacitors located on the bottom of the PCB. This is highlighted in Figure 12-8.

TPS25750 SLVSFR7A – JULY 2020 – REVISED NOVEMBER 2020





Figure 12-8. VIN\_3V3, LDO\_3V3, and LDO\_1V5 Routing

## 12.1.5 Routing CC and GPIO

Routing the CC lines with a 10-mil trace will ensure the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specification. For capacitor GND pin use a 16-mil trace if possible.

Most of the GPIO signals can be fanned out on the top or bottom layer using either a 8-mil or 10-mil trace. The following images highlights how the CC lines and GPIOs are routed out.





## Figure 12-9. Top Layer GPIO Routing

# Table 12-1. Routing Widths

| ROUTE                     | WIDTH (MIL MINIMUM) |
|---------------------------|---------------------|
| CC1, CC2                  | 8                   |
| VIN_3V3, LDO_3V3, LDO_1V8 | 8                   |
| Component GND             | 10                  |
| GPIO                      | 8                   |



## 12.2 TPS25750S - Layout

### 12.2.1 Layout Guidelines

Proper routing and placement will maintain signal integrity for high speed signals and improve the heat dissipation from the power paths. The combination of power and high speed data signals are easily routed if the following guidelines are followed. It is a best practice to consult with board manufacturing to verify manufacturing capabilities.

### 12.2.1.1 Top Placement and Bottom Component Placement and Layout

When the TPS25750 is placed on top and its components on bottom, the solution size will be at its smallest.

#### 12.2.2 Layout Example

Follow the differential impedances for Super / High Speed signals defined by their specifications (USB2.0). All I/O will be fanned out to provide an example for routing out all pins, not all designs will utilize all of the I/O on the TPS25750S.



Figure 12-10. Example Schematic

#### 12.2.3 Component Placement

Top and bottom placement is used for this example to minimize solution size. The TPS25750S is placed on the top side of the board and the majority of its components are placed on the bottom side. When placing the



components on the bottom side, it is recommended that they are placed directly under the TPS25750S. When placing the PP5V capacitors it is easiest to place them with the GND terminal of the capacitors to face inward the TPS25750S or to the side. All other components that are for pins on the GND pad side of the TPS25750S should be placed where the GND terminal is underneath the GND pad.

The CC capacitors should be placed on the same side as the TPS25750S close to the respective CC1 and CC2 pins. Do NOT via to another layer in between the CC pins to the CC capacitor, placing a via after the CC capacitor is recommended.

Figure 12-11 through Figure 12-14 show the placement in 2-D and 3-D.





## 12.2.4 Routing PP5V, VBUS, PPHV, VIN\_3V3, LDO\_3V3, LDO\_1V5

On the top side, create pours for PP5V, VBUS, and PPHV. Connect PP5V from the top layer to the bottom layer using at least 8, 8-mil hole and 16-mil diameter vias. Connect PPHV from the top layer to the bottom layer using at least 12, 8-mil hole and 16-mil diameter vias. See Figure 12-15 for the recommended via sizing. The via placement and copper pours are highlighted in Figure 12-16.



Figure 12-15. Recommended Minimum Via Sizing





Figure 12-16. PP5V and VBUS1/2 Copper Pours and Via Placement

Next, VIN\_3V3, LDO\_3V3, and LDO\_1V5 will be routed to their respective decoupling capacitors. Additionally, a copper pour on the bottom side is added to connect PP5V to the decoupling capacitors located on the bottom of the PCB. This is highlighted in Figure 12-17.





Figure 12-17. VIN\_3V3, LDO\_3V3, and LDO\_1V5 Routing

Figure 12-18 and Figure 12-19 show how to properly connect VSYS and the SYS\_Gate control signals for the external N-FETs. The control signals can be routed on an internal layer using a 12-mil trace, and the trace going to VSYS should be as short as possible to minimize impedance, so placing a via directly on the high-voltage power path is ideal.





## 12.2.5 Routing CC and GPIO

Routing the CC lines with a 10-mil trace will ensure the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specification. For capacitor GND pin use a 16-mil trace if possible.

Most of the GPIO signals can be fanned out on the top or bottom layer using either a 8-mil trace or a 10-mil trace. The following images highlight how the CC lines and GPIOs are routed out.





Figure 12-20. Top Layer GPIO Routing

## Table 12-2. Routing Widths

|                                | U                   |
|--------------------------------|---------------------|
| ROUTE                          | WIDTH (MIL MINIMUM) |
| PA_CC1, PA_CC2, PB_CC1, PB_CC2 | 8                   |
| VIN_3V3, LDO_3V3, LDO_1V8      | 6                   |
| Component GND                  | 10                  |
| GPIO                           | 4                   |



## **13 Device and Documentation Support**

## **13.1 Device Support**

### 13.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **13.2 Documentation Support**

#### **13.2.1 Related Documentation**

- USB-PD Specifications
- USB Power Delivery Specification

### **13.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 13.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 13.6 Glossary

**TI Glossary** This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| TPS25750DRJKR         | NRND   | Production    | WQFN (RJK)   38 | 3000   LARGE T&R      | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 25750D       |
| TPS25750DRJKR.A       | NRND   | Production    | WQFN (RJK)   38 | 3000   LARGE T&R      | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 25750D       |
| TPS25750DRJKR.B       | NRND   | Production    | WQFN (RJK)   38 | 3000   LARGE T&R      | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | 25750D       |
| TPS25750SRSMR         | NRND   | Production    | VQFN (RSM)   32 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 25750        |
| TPS25750SRSMR.A       | NRND   | Production    | VQFN (RSM)   32 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 25750        |
| TPS25750SRSMR.B       | NRND   | Production    | VQFN (RSM)   32 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 25750        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

23-May-2025



www.ti.com

## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | •    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS25750DRJKR               | WQFN | RJK                | 38 | 3000 | 330.0                    | 12.4                     | 4.3        | 6.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS25750SRSMR               | VQFN | RSM                | 32 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Oct-2023



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS25750DRJKR | WQFN         | RJK             | 38   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS25750SRSMR | VQFN         | RSM             | 32   | 3000 | 367.0       | 367.0      | 35.0        |

# **RSM 32**

4 x 4, 0.4 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





4224982/A

# **RSM0032B**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RSM0032B**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RSM0032B**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **RJK 38**

6 x 4, 0.4 mm pitch

# **GENERIC PACKAGE VIEW**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RJK0038B**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RJK0038B**

# **EXAMPLE BOARD LAYOUT**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RJK0038B**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated