

**TPS2070** TPS2071

SLVS287B-SEPTEMBER 2000-REVISED SEPTEMBER 2007

## FOUR-PORT USB HUB POWER CONTROLLERS

#### FEATURES

- **Complete USB Hub Power Solution**
- Meets USB Specifications 1.1 and 2.0
- **Independent Thermal and Short-Circuit** Protection
- 3.3-V Regulator for USB Hub Controller
- **Overcurrent Logic Outputs**
- 4.5-V to 5.5-V Operating Range .
- **CMOS- and TTL-Compatible Enable Inputs**
- 185 µA Bus-Power Supply Current
- Available in 32-Pin HTSSOP PowerPAD™ Package
- -40°C to 85°C Ambient Temperature Range

## DESCRIPTION

The TPS2070 and TPS2071 provide a complete USB hub power solution by incorporating four major functions: current-limited power switches for four ports, a 3.3-V 100-mA regulator, a 5-V regulator controller for self-power, and a DP0 line control to signal attach/detach of the hub.

These devices are designed to meet bus-powered and self-powered hub requirements. These devices are also designed for hybrid hub implementations and allow for automatic switching from self-powered mode to bus-powered mode if loss of self-power is experienced (can be disabled by applying a logic high to BP DIS).

Each port has a current-limited 107-m N-channel MOSFET high-side power switch for 500-mA self-powered operation. Each port also has a current-limited 560-m N-channel MOSFET high-side power switch for 100-mA bus-powered operation. All the N-channel MOSFETs are designed without parasitic diodes, preventing current backflow into the inputs.

For applications not requiring a 5-V regulator controller, use the TPS2074 or TPS2075 device.

**DAP** Package



(1) Pin 12 is active-low (BPMODE) for TSS2070 and active-high (BPMODE) for TPS2071.<sup>(1)</sup>

|                                                                       | GENERAL SWITCH CATALOG                                                                                                                                                                    |                                                                                                                                       |                                                                                                          |                                                                                                                         |                                                                        |                                                                                                          |  |  |  |  |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|
| 33 mΩ, Single                                                         | 80 m $\Omega$ , Single                                                                                                                                                                    | 80 mΩ, Dual                                                                                                                           | 80 mΩ, Dual                                                                                              | 80 m $\Omega$ , Triple                                                                                                  | 80 m $\Omega$ , Quad                                                   | 80 mΩ, Quad                                                                                              |  |  |  |  |
| TPS201xA 0.2 A to 2 A<br>TPS202x 0.2 A to 2 A<br>TPS202x 0.2 A to 2 A | TPS2014 600 mA<br>TPS2015 1A<br>TPS2041B 500 mA<br>TPS2051B 500 mA<br>TPS2045A 250 mA<br>TPS2045A 250 mA<br>TPS2055A 250 mA<br>TPS2065 1A<br>TPS2065 1A<br>TPS2068 1.5 A<br>TPS2069 1.5 A | TPS2042B 500 mA<br>TPS2052B 500 mA<br>TPS2056B 250 mA<br>TPS2056 250 mA<br>TPS2062 1A<br>TPS2066 1A<br>TPS2060 1.5 A<br>TPS2064 1.5 A | TPS2080 500 mA<br>TPS2081 500 mA<br>TPS2082 500 mA<br>TPS2090 250 mA<br>TPS2091 250 mA<br>TPS2092 250 mA | TPS2043B 500 mA<br>TPS2053B 500 mA<br>TPS2053B 500 mA<br>TPS2057A 250 mA<br>TPS2057A 250 mA<br>TPS2063 1A<br>TPS2067 1A | TPS2044B 500 mA<br>TPS2054B 500 mA<br>TPS2058 250 mA<br>TPS2058 250 mA | TPS2085 500 mA<br>TPS2086 500 mA<br>TPS2086 500 mA<br>TPS2097 500 mA<br>TPS2097 250 mA<br>TPS2097 250 mA |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.



## Simplified Hybrid-Hub Diagram<sup>(1)</sup>

(1) See Figure 38 for complete implementation.

### **SELECTION GUIDE**

| <b>–</b>       | USB HUB POWER CONTROLLERS                 | PACKAGED DEVICES |             |                             |           |  |
|----------------|-------------------------------------------|------------------|-------------|-----------------------------|-----------|--|
| T <sub>A</sub> | USB HUB POWER CONTROLLERS                 | PIN COUNT        | BP MODE     | HTSSOP (DAP) <sup>(1)</sup> | SSOP (DB) |  |
|                | Four-port with internal LDO controller    | 32               | Active low  | TPS2070DAP                  |           |  |
| 40°C to 95°C   | Pour-poir with internal EDO controller    | 52               | Active high | TPS2071DAP                  | —         |  |
| –40°C to 85°C  | Four part without internal LDO controller | 24               | Active low  | —                           | TPS2074DB |  |
|                | Four-port without internal LDO controller | 24               | Active high | —                           | TPS2075DB |  |

(1) The DAP package is available taped and reeled. Add an R suffix to the device type (e.g., TPS2070DAPR).

2



## FUNCTIONAL BLOCK DIAGRAM



TPS2070 TPS2071

SLVS287B-SEPTEMBER 2000-REVISED SEPTEMBER 2007



#### **TERMINAL FUNCTIONS**

| TERMIN                | NAL     | 1/0 | DECODIDION                                                                                                                                                  |
|-----------------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO.     | I/O | DESCRIPTION                                                                                                                                                 |
| 3.3V_OUT              | 11      | 0   | 3.3-V internal voltage regulator output                                                                                                                     |
| AGND                  | 3       |     | Analog ground                                                                                                                                               |
| BP                    | 30      | Ι   | Bus power voltage input, connect to V <sub>BUS</sub>                                                                                                        |
| BP_DIS                | 31      | I   | Active-high logic input, disables autoswitch to bus power when self-power is disconnected. Connect to BP or GND                                             |
| BPMODE                | 12      | 0   | A logic signal that indicates if the outputs source from the bus-powered supply. BPMODE (TPS2070) or BPMODE (TPS2071) can be used to signal hub controller. |
| CP_M                  | 19      |     | Charge-pump-capacitor connection from CP_P. Recommend 0.01-µF between CP_P and CP_M.                                                                        |
| CP_P                  | 18      |     | Charge-pump-capacitor connection from CP_M. Recommend 0.01-µF between CP_P and CP_M.                                                                        |
| DGND                  | 16      |     | Digital ground                                                                                                                                              |
| DP0_RST               | 13      | 0   | Connects to DP signal from upstream hub/host through an external 1.5-k $\Omega$ resistor                                                                    |
| EN1                   | 2       | I   | Active-low enable for OUT1                                                                                                                                  |
| EN2                   | 15      | I   | Active-low enable for OUT2                                                                                                                                  |
| EN3                   | 20      | I   | Active-low enable for OUT3                                                                                                                                  |
| EN4                   | 21      | I   | Active-low enable for OUT4                                                                                                                                  |
| EN_REG                | 14      | Ι   | Active-high enable, enables external voltage regulator. Connect to BP or GND                                                                                |
| GATE                  | 10      | 0   | Output gate drive for an external N-channel MOSFET                                                                                                          |
| NC                    | 1, 4, 8 |     | No internal connection                                                                                                                                      |
| OC1                   | 22      | 0   | Logic output, overcurrent response for OUT1                                                                                                                 |
| OC2                   | 23      | 0   | Logic output, overcurrent response for OUT2                                                                                                                 |
| OC3                   | 24      | 0   | Logic output, overcurrent response for OUT3                                                                                                                 |
| OC4                   | 25      | 0   | Logic output, overcurrent response for OUT4                                                                                                                 |
| OUT1                  | 29      | 0   | Power switch output for downstream ports                                                                                                                    |
| OUT2                  | 28      | 0   | Power switch output for downstream ports                                                                                                                    |
| OUT3                  | 27      | 0   | Power switch output for downstream ports                                                                                                                    |
| OUT4                  | 26      | 0   | Power switch output for downstream ports                                                                                                                    |
| PG                    | 5       | 0   | Logic output, power good                                                                                                                                    |
| PG_DLY <sup>(2)</sup> | 32      |     | Adjusts the PG time delay with a capacitor to ground. Adjust the pulse duration to fit the application.                                                     |
| SP                    | 6, 7    | I   | Self-power voltage input, connects to local power supply                                                                                                    |
| VCP                   | 17      |     | Charge-pump output, source for an external voltage-regulator driver. Recommend 0.1-µF capacitor to DGND.                                                    |
| VEXT                  | 9       | I   | Input voltage for the external voltage regulator                                                                                                            |

(1) Pin 12 is active-low for TPS2070 and active-high for TPS2071.

(2) Use the following formula to calculate the capacitance needed:  $C = (desired pulse duration \times 3 \times 10^{-6})/1.22$ 

#### DETAILED DESCRIPTION

#### ΒP

The bus-powered supply input (BP) serves as the source for the internal 3.3-V LDO and for all logic functions in the device. In bus-powered mode, BP also serves as the source for all the outputs (OUTx). If BP is below the undervoltage threshold, all power switches turn off and the LDO is disabled. BP must be connected to a voltage source for the device to operate.

#### SP

The self-powered supply input (SP) serves as the source for all the outputs (OUTx) in self-powered mode. The enable logic for the SP switches requires that BP be connected to a voltage source.

### OUT1, OUT2, OUT2, OUT4

OUTx are the outputs of the integrated power switches.



## 3.3V\_OUT

The internal 3.3-V LDO output can be used to supply up to 100 mA of current to low-power functions, such as hub controllers.

### VEXT

VEXT is used to generate a 5-V source for the SP input by using the internal LDO controller and an external N-channel MOSFET. This pin connects to a 6-V to 9-V power supply and to the drain of the MOSFET if the external LDO is needed.

### GATE

GATE is the output of the 5-V LDO controller and connects to the gate of the external MOSFET.

#### EN\_REG

The active-high input, EN\_REG, is used to enable the 5-V regulator controller. EN\_REG is compatible with TTL and CMOS logic levels.

#### DP0\_RST

DP0\_RST functions as a hub reset when a 1.5-k $\Omega$  resistor is connected between DP0\_RST and the upstream DP0 data line in a hub system. To provide a clean attach signal on the DP0 data line, the DP0\_RST output goes low momentarily (because of the upstream pulldown resistor) to discharge any parasitic charge on the cable, then goes to the high-impedance state and finally outputs a high signal. The low and Hi-Z pulse durations are adjustable using a capacitor between PG\_DLY and ground, and are approximately 50% of the power-good time delay. Detachment is signaled by a Hi-Z on DP0\_RST. Both DP0\_RST and PG transition high at the same time.

#### Power Good (PG)

The power-good (PG) function serves as a reset for a USB hub controller. PG is asserted low when the output voltage on the internal voltage regulator is below a fixed threshold. A time delay to ensure a stable output voltage before PG goes high is adjustable using a small-value ceramic capacitor from PG\_DLY to ground.

#### PG\_DLY

PG\_DLY connects to an external capacitor to adjust the time delay for PG and DP0\_RST. For USB applications, a 0.1-µF capacitor is recommended; however, see the USB hub controller data sheet to determine the required pulse-duration criteria.

#### **BP\_DIS**

BP\_DIS is used to enable or disable the autoswitching function between bus-powered mode and self-powered mode. When BP\_DIS is connected low and the voltage on SP is greater than the undervoltage-lockout (UVLO) threshold, the device switches to self-powered operation automatically; if the SP voltage falls lower than the UVLO threshold, the device switches to bus-powered operation. When BP\_DIS is connected high, the autoswitching function is disabled and the device does not autoswitch to bus-powered operation if the SP voltage is below the UVLO threshold.

#### **BPMODE** or **BPMODE**

BPMODE (TPS2070) or BPMODE (TPS2071) is an output that signals when the device is in bus-powered mode. The logic state is set according to the voltages on BP, SP, and BP\_DIS. For the TPS2070, BPMODE outputs a low signal to indicate bus-powered mode or a high signal to indicate self-powered mode. For the TPS2071, BPMODE outputs a high signal to indicate bus-powered mode or a low signal to indicate self-powered mode. This output can be used to inform a USB hub controller to configure for bus-powered mode or self-powered mode.

Copyright © 2000–2007, Texas Instruments Incorporated

## $\overline{\text{OC1}}, \overline{\text{OC2}}, \overline{\text{OC3}}, \overline{\text{OC4}}$

OCx is an output signal that is asserted (active low) when an overcurrent or overtemperature condition is encountered for the corresponding channel. OCx remains asserted until the overcurrent or overtemperature condition is removed.

## EN1, EN2, EN3, EN4

The active-low logic input  $\overline{\text{ENx}}$  enables or disables the power switches in the device. The enable input is compatible with both TTL and CMOS logic levels. The switches do not turn on until 3.3V\_OUT is above the PG threshold.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1) (2)</sup>

|                               |                                                                                                                                                                        | VALUE                        | UNIT |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|
| Input voltage range           | $V_{I(BP)}, V_{I(SP)}, V_{I(ENx)}, V_{I(EN_{REG})}, V_{I(BP_{DIS})}$                                                                                                   | -0.3 to 6                    | V    |
|                               | V <sub>I(VEXT)</sub>                                                                                                                                                   | –0.3 to 10                   | V    |
| Output voltage range          | $\begin{array}{c} V_{O(OUTx),} \ V_{O(3.3V\_OUT)}, \ V_{O(PG\_DLY)}, \ V_{O(\overline{OCx})}, \ V_{O(\overline{BPMODE})}, \ V_{O(DP0\_RST)}, \\ V_{O(PG)} \end{array}$ | -0.3 to 6                    | V    |
|                               | V <sub>O(GATE)</sub> , V <sub>O(CP_M)</sub> , V <sub>O(CP_P)</sub> , V <sub>O(VCP)</sub>                                                                               | –0.3 to 15                   | V    |
| Continuous output current     | I <sub>O(OUTx)</sub>                                                                                                                                                   | Internally limited           |      |
|                               | I <sub>O(3.3V_OUT)</sub>                                                                                                                                               | Internally limited           |      |
| Maximum output current        | I <sub>O(VCP)</sub>                                                                                                                                                    | ±30                          | mA   |
|                               | IO(BPMODE) Or IO(BPMODE), IO(DP0_RST), IO(PG), IO(OCx)                                                                                                                 | ±10                          | mA   |
|                               | I <sub>O(GATE</sub> ), sourcing                                                                                                                                        | 700                          | μA   |
|                               | I <sub>O(GATE)</sub> , sinking                                                                                                                                         | -2.2                         | mA   |
| Continuous total power dis    | sipation                                                                                                                                                               | See Dissipation Rating Table |      |
| Operating virtual junction te | emperature range, T <sub>J</sub>                                                                                                                                       | -40 to 125                   | °C   |
| Storage temperature range     | e, T <sub>stg</sub>                                                                                                                                                    | -65 to 150                   | °C   |
| Lead temperature (solderin    | g), 1,6 mm (1/16 inch) from case for 10 seconds                                                                                                                        | 260                          | °C   |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND.

### **DISSIPATION RATINGS**

| PACKAGE               | PACKAGE $T_A \le 25^{\circ}C$ POWER RATING |            | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|-----------------------|--------------------------------------------|------------|---------------------------------------|---------------------------------------|
| 32-DAP                | 1162.8 mW                                  | 11.6 mW/°C | 639.5 mW                              | 465.1 mW                              |
| 32-DAP <sup>(1)</sup> | 4255.3 mW                                  | 42.5 mW/°C | 2340.4 mW                             | 1702.1 mW                             |

(1) Using thermal pad as heatsink.

Copyright © 2000–2007, Texas Instruments Incorporated



## **RECOMMENDED OPERATING CONDITIONS**

|                        |                                 |                         | MIN | MAX | UNIT |
|------------------------|---------------------------------|-------------------------|-----|-----|------|
| V <sub>I(BP)</sub>     |                                 |                         | 4.5 | 5.5 |      |
| V <sub>I(SP)</sub>     |                                 |                         | 0   | 5.5 |      |
| V <sub>I(VEXT)</sub>   | Input voltage                   |                         | 0   | 9   | V    |
| V <sub>I(BP_DIS)</sub> | Input voltage                   |                         | 0   | 5.5 | v    |
| V <sub>I(ENx)</sub>    |                                 |                         | 0   | 5.5 |      |
| V <sub>I(EN_REG)</sub> |                                 |                         | 0   | 5.5 |      |
|                        |                                 | BP to OUTx (per switch) |     | 100 |      |
| I <sub>O</sub>         | Continuous output current       | SP to OUTx (per switch) |     | 500 | mA   |
|                        |                                 | BP to 3.3V_OUT          |     | 100 |      |
| TJ                     | Operating virtual junction temp | erature                 | -40 | 125 | °C   |

7

SLVS287B-SEPTEMBER 2000-REVISED SEPTEMBER 2007



### ELECTRICAL CHARACTERISTICS

over recommended operating junction temperature range, 4.5 V  $\leq$  V<sub>I(BP)</sub>  $\leq$  5.5 V, 4.85 V  $\leq$  V<sub>I(SP)</sub>  $\leq$  5.5 V, 6 V  $\leq$  V<sub>I(VEXT)</sub>  $\leq$  9 V, ENx = 0 V, EN\_REG = 0 V, BP\_DIS = 0 V (unless otherwise noted)

|                        | PARAMETER                                      |                   | TEST CONDITIONS <sup>(1)</sup>                                                                                                                                                                                                                                           |                       | MIN  | ГҮР | MAX | UNIT |  |
|------------------------|------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----|-----|------|--|
| INPUT CU               | RRENT                                          |                   |                                                                                                                                                                                                                                                                          |                       |      |     |     |      |  |
|                        |                                                |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = Hi-Z$    |      | 185 | 240 |      |  |
|                        | Input current at BP, switch<br>disabled        | nes               | No load on OUTx and 3.3V_OUT,<br>$\overline{\text{ENx}} = V_{I(BP)}$                                                                                                                                                                                                     | $V_{I(SP)} = 0 V$     |      | 185 | 240 | μA   |  |
|                        | aloasioa                                       |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = 5 V$     |      | 175 | 210 |      |  |
| I <sub>I(BP)</sub>     |                                                |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = Hi-Z$    |      | 185 | 240 | μA   |  |
|                        | Input current at BP, switch<br>enabled         | nes               | No load on OUTx and $3.3V_OUT$ ,<br>ENx = 0 V                                                                                                                                                                                                                            | $V_{I(SP)} = 0 V$     |      | 185 | 240 |      |  |
|                        |                                                |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = 5 V$     |      | 175 | 210 |      |  |
|                        |                                                |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = Hi-Z$    |      | 90  | 115 |      |  |
|                        | Input current at SP, switch<br>disabled        | nes               | No load on OUTx and 3.3V_OUT,<br>$\overline{ENx} = V_{I(SP)}$                                                                                                                                                                                                            | $V_{I(SP)} = 0 V$     |      | 90  | 115 | μA   |  |
|                        | 0.000.00                                       |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = 5 V$     |      | 115 | 140 |      |  |
| I <sub>I(SP)</sub>     |                                                |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = Hi-Z$    |      | 90  | 115 |      |  |
|                        | Input current at SP, switches enabled          |                   | No load on OUTx and $3.3V_OUT$ ,<br>ENx = 0 V                                                                                                                                                                                                                            | $V_{I(SP)} = 0 V$     |      | 90  | 115 | μA   |  |
|                        | onabioa                                        |                   |                                                                                                                                                                                                                                                                          | $V_{I(SP)} = 5 V$     |      | 115 | 140 |      |  |
|                        | Input current at VEXT, LDO controller disabled |                   | $V_{I(EN_{REG})} = 0 V \text{ or Hi-Z}, V_{I(BP)} = 5 V,$<br>$V_{I(SP)} = Hi-Z$                                                                                                                                                                                          |                       |      | 200 | 360 | μA   |  |
| II(VEXT)               | Input current, at VEXT, LDO controller enabled |                   | $V_{I(EN_{REG})} = 5 V, V_{I(BP)} = 5 V, V_{I(SP)} = Hi$                                                                                                                                                                                                                 | Z                     |      |     | 10  | mA   |  |
| POWER S                | WITCHES                                        |                   |                                                                                                                                                                                                                                                                          |                       |      |     |     |      |  |
|                        |                                                | SP to             |                                                                                                                                                                                                                                                                          | $T_A = 25^{\circ}C$   |      | 107 |     |      |  |
| _                      | Static drain-source                            | OUTx              | $V_{I(SP)} = V_{I(BP)} = 5 \text{ V}, I_{Ox} = 0.5 \text{ A}$                                                                                                                                                                                                            | $T_A = 70^{\circ}C$   |      | 125 | 160 | mΩ   |  |
| r <sub>DS(on)</sub>    | on-state resistance                            | BP to             |                                                                                                                                                                                                                                                                          | $T_A = 25^{\circ}C$   |      | 560 |     |      |  |
|                        |                                                | OUTx              | $V_{I(BP)} = 4.5 \text{ V}, V_{I(SP)} = open, I_{Ox} = 0.1 \text{ A}$                                                                                                                                                                                                    | $T_A = 70^{\circ}C$   |      | 630 | 900 |      |  |
|                        |                                                |                   | $\label{eq:ENX} \begin{array}{ c c } \hline ENx = V_{I(BP)} = 5.5 \ V, \ V_{I(SP)} = Hi-Z, \\ OUTx \ connected \ to \ ground, \ V_{I(VIN)} = \\ Hi-Z, \ no \ load \ on \ 3.3V\_OUT \end{array}$                                                                          | T <sub>J</sub> = 25°C |      | 0.5 | 10  |      |  |
|                        |                                                |                   | $\label{eq:ENX} \begin{array}{l} \overline{\text{ENx}} = \text{V}_{\text{I(BP)}} = \text{V}_{\text{I(SP)}} = 5.5 \text{ V},\\ \text{OUTx connected to ground, } \text{V}_{\text{I(EXT)}} =\\ \text{Hi-Z, no load on } 3.3\text{V_OUT} \end{array}$                       | $T_J = 25^{\circ}C$   |      | 0.5 | 10  |      |  |
| I <sub>lkg(OUTx)</sub> | Leakage current at OUTx                        |                   | $\label{eq:VICEXT} \begin{array}{ c c } \hline ENx = V_{I(BP)} = Hi-Z \mbox{ or } 0 \mbox{ V}, \\ V_{I(VEXT)} = V_{I(SP)} = V_{I(OUTx)} = 5.5 \mbox{ V}, \mbox{ no } \\ \mbox{ load on } 3.3 \mbox{ V}_O \mbox{ UT} \end{array}$                                         | $T_J = 25^{\circ}C$   |      | 0.5 | 10  | μA   |  |
|                        |                                                |                   | $\label{eq:list} \begin{array}{ l l l l l l l l l l l l l l l l l l l$                                                                                                                                                                                                   | $T_J = 25^{\circ}C$   |      | 0.5 | 10  |      |  |
|                        |                                                |                   | $\label{eq:ENX} \begin{array}{l} \overline{\text{ENx}} = \text{V}_{\text{I(BP)}} = \text{V}_{\text{I(SP)}} = \text{V}_{\text{I(VEXT)}} = \text{Hi-Z or} \\ 0 \text{ V, } \text{V}_{\text{I(OUTx)}} = 5.5 \text{ V, no load on} \\ 3.3 \text{V}_{\text{OUT}} \end{array}$ | $T_J = 25^{\circ}C$   |      | 0.5 | 10  |      |  |
|                        |                                                |                   | $V_{I(BP)} = V_{I(SP)} = 5 V$ , OUTx connected to GND, device enabled into short circuit                                                                                                                                                                                 |                       | 0.6  | 0.9 | 1.2 |      |  |
| I <sub>OS</sub>        | Short-circui outputt currer                    | nt <sup>(1)</sup> | $V_{I(BP)} = 5 V, V_{I(SP)} = open, OUTx$<br>connected to GND, device enabled into<br>short circuit                                                                                                                                                                      |                       | 0.12 | 0.2 | 0.3 | A    |  |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

Copyright © 2000–2007, Texas Instruments Incorporated

## ELECTRICAL CHARACTERISTICS

over recommended operating junction temperature range,  $4.5 \text{ V} \le V_{I(BP)} \le 5.5 \text{ V}$ ,  $4.85 \text{ V} \le V_{I(SP)} \le 5.5 \text{ V}$ ,  $6 \text{ V} \le V_{I(VEXT)} \le 9 \text{ V}$ , ENx = 0 V, EN\_REG = 0 V, BP\_DIS = 0 V (unless otherwise noted)

|                 | PARAMETER                |           |                      | TEST CONDITIONS        | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------|-----------|----------------------|------------------------|-----|-----|-----|------|
| INPU            | T SIGNALS (ENx, EN_REG   | , BP_DIS) |                      |                        |     |     |     |      |
| $V_{\text{IH}}$ | High-level input voltage |           |                      |                        | 2   |     |     | V    |
| $V_{\text{IL}}$ | Low-level input voltage  |           |                      |                        |     |     | 0.8 | v    |
|                 |                          | Pullup    | ENx (active-low)     | $V_{I(ENX)} = 0 V$     |     |     | 5   |      |
| lj –            | Input current            | Dulldour  | EN_REG (active-high) | $V_{I(EN\_REG)} = 5 V$ |     |     | 5   | μA   |
|                 |                          | Pulldown  | BP_DIS (active-high) | $V_{I(BP_DIS)} = 5 V$  |     |     | 5   |      |

## **ELECTRICAL CHARACTERISTICS**

over recommended operating junction temperature range, 4.5 V  $\leq V_{I(BP)} \leq 5.5$  V, 4.85 V  $\leq V_{I(SP)} \leq 5.5$  V, 6 V  $\leq V_{I(VEXT)} \leq 9$  V, ENx = 0 V, EN\_REG = 0 V, BP\_DIS = 0 V (unless otherwise noted)

|                    | PARAMETER                | र                                                                                                                                | TEST CON                                                                                                                                        | DITIONS                                 | MIN TYP | MAX                                        | UNIT |
|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------|--------------------------------------------|------|
| OUTP               | UT SIGNALS (BPMOD        | E or BPMODE,                                                                                                                     | OCx, DPO_RST)                                                                                                                                   |                                         | 1       |                                            |      |
|                    |                          | BPMODE                                                                                                                           | $4.25 V \le V_{I(BP)} \le 5.5 V,$<br>$4.5 V \le V_{I(SP)} \le 5.5 V$                                                                            |                                         | 2.4     |                                            |      |
| .,                 | High-level output        | BPMODE                                                                                                                           | $\begin{array}{l} 4.25 \ \text{V} \leq \text{V}_{\text{I(BP)}} \leq 5.5 \ \text{V}, \\ \text{V}_{\text{I(SP)}} < 4 \ \text{V} \end{array}$      |                                         | 2.4     |                                            |      |
| V <sub>OH</sub>    | voltage                  | OCx                                                                                                                              | $4.25 \text{ V} \le \text{V}_{I(BP)} \le 5.5 \text{ V},$<br>$\text{V}_{I(ENX)} = 3.3 \text{ V} \text{ or Hi-Z}$                                 | $I_0 = 2 \text{ mA}$                    | 2.4     |                                            | V    |
|                    |                          | DPO_RST                                                                                                                          | $4.25 \text{ V} \le \text{V}_{I(BP)} \le 5.5 \text{ V},$<br>$\text{V}_{I(PG_DLY)} = 3.3 \text{ V}$                                              |                                         | 2.4     |                                            |      |
|                    |                          | BPMODE                                                                                                                           | $\begin{array}{l} 4.25 \ V \leq V_{I(BP)} \leq 5.5 \ V, \\ V_{I(SP)} < 4 \ V \end{array}$                                                       | –––– I <sub>O</sub> = 3.2 mA            |         | 0.4<br>0.4<br>0.4<br>1.5<br>1.5<br>5<br>10 |      |
| V <sub>OL</sub>    | Low-level output voltage | Low-level outputBPMODE $4.25 \text{ V} \le V_{I(BP)} \le 5.5 \text{ V},$ voltage $4.5 \text{ V} \le V_{I(SP)} \le 5.5 \text{ V}$ |                                                                                                                                                 |                                         | 0.4     | V                                          |      |
|                    |                          | OCx                                                                                                                              | $4.25 \text{ V} \le \text{V}_{I(\text{BP})} \le 5.5 \text{ V},$<br>OUTx = 0 V                                                                   | $I_{O(\overline{OC})} = 3.2 \text{ mA}$ |         | 0.4                                        |      |
| V                  | Minimum input voltag     | je at BP for                                                                                                                     | $I_O = 300 \ \mu A, \ V_{O(BPMODE)} \le 0.4 \ V$                                                                                                |                                         |         | 1.5                                        | μA   |
| V <sub>I(BP)</sub> | low-level output         |                                                                                                                                  | $I_O = 300 \ \mu A, \ V_{O(BPMODE)} \le 0.5$                                                                                                    | 4 V, V <sub>I(SP)</sub> = 5 V           |         | 1.5                                        |      |
| l <sub>lkg</sub>   | Hi-Z leakage current     | at DP0_RST                                                                                                                       | $\begin{array}{l} 0 \ V \leq V_{I(DP0\_RST)} \leq 3.3 \ V, \ V_{I(SP)} = 0 \ V, \\ V_{I(BP)} = 5.5 \ V, \ V_{I(PG\_DLY)} = 0.9 \ V \end{array}$ |                                         | -5      | 5                                          |      |
| t <sub>d</sub>     | Overcurrent response     | e delay time <sup>(1)</sup>                                                                                                      |                                                                                                                                                 |                                         | 1       | 10                                         | ms   |
| UNDE               | RVOLTAGE LOCKOU          | T (SP, BP, VEXT                                                                                                                  | Г)                                                                                                                                              |                                         |         |                                            |      |
|                    |                          |                                                                                                                                  | SP                                                                                                                                              |                                         |         | 4.5                                        |      |
|                    | Start threshold          |                                                                                                                                  | BP                                                                                                                                              | $V_{I(SP)} = Hi-Z$                      |         | 4.25                                       | V    |
|                    |                          |                                                                                                                                  | VEXT                                                                                                                                            |                                         |         | 3                                          |      |
|                    |                          |                                                                                                                                  | SP                                                                                                                                              |                                         | 4       |                                            |      |
|                    | Stop threshold           |                                                                                                                                  | BP                                                                                                                                              |                                         | 3.75    |                                            | V    |
|                    |                          |                                                                                                                                  | VEXT                                                                                                                                            |                                         | 2.5     |                                            |      |
|                    |                          |                                                                                                                                  | SP                                                                                                                                              |                                         | 300     |                                            |      |
| V <sub>hys</sub>   | Hysteresis voltage (1    | )                                                                                                                                | BP                                                                                                                                              |                                         | 300     |                                            | mV   |
|                    |                          |                                                                                                                                  | VEXT                                                                                                                                            |                                         | 150     |                                            | I    |

(1) Specified by design, not tested in production.

SLVS287B-SEPTEMBER 2000-REVISED SEPTEMBER 2007



### ELECTRICAL CHARACTERISTICS

over recommended operating junction temperature range, 4.5 V  $\leq$  V<sub>I(BP)</sub>  $\leq$  5.5 V, 4.85 V  $\leq$  V<sub>I(SP)</sub>  $\leq$  5.5 V, 6 V  $\leq$  V<sub>I(VEXT)</sub>  $\leq$  9 V, ENx = 0 V, EN\_REG = 0 V, BP\_DIS = 0 V, C<sub>L(3.3V\_OUT)</sub> = 10 µF (unless otherwise noted)

|                  | PARAMETER                                    | TEST CONDITIONS                                                                                         | MIN  | TYP  | MAX  | UNIT |
|------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|------|
| INTERN           | NAL VOLTAGE REGULATOR                        |                                                                                                         | 1    |      |      |      |
| Vo               | Output voltage, dc                           | $V_{I(BP)}$ = 4.25 V to 5.5 V, $I_O$ = 5 mA to 100 mA                                                   | 3.2  | 3.3  | 3.4  | V    |
|                  | Dropout voltage                              | I <sub>O</sub> = 100 mA                                                                                 |      | 0.6  |      | V    |
|                  | Line regulation                              | $V_{I(BP)} = 4.25$ V to 5.25 V, $I_0 = 5$ mA                                                            |      |      | 0.1  | %/V  |
|                  | Load regulation                              | $V_{I(BP)} = 4.25 \text{ V}, I_0 = 5 \text{ mA to } 100 \text{ mA}$                                     |      |      | 0.6% |      |
| I <sub>OS</sub>  | Short-circuit current limit (1)              | V <sub>I(BP)</sub> = 4.25 V, 3.3V_OUT connected to GND                                                  | 0.12 | 0.2  | 0.3  | А    |
|                  | Pulldown current through transistor at       | V <sub>I(3.3V_OUT)</sub> = 3.3 V                                                                        | 10   |      |      |      |
|                  | 3.3V_OUTPUT <sup>(2)</sup>                   | $V_{I(3.3V_{OUT})} = 1 V$                                                                               | 5    |      |      | mA   |
| PSRR             | Power-supply ripple rejection <sup>(2)</sup> | f = 1 kHz, C <sub>L(3.3V_OUT)</sub> = 4.7 μF, ESR = 0.25 Ω, $I_O$ = 5 mA, V <sub>I(BP)PP</sub> = 100 mV | 40   |      |      | dB   |
|                  | Low-level trip threshold voltage at PG       |                                                                                                         | 2.88 | 2.94 | 3    | V    |
| V <sub>hys</sub> | Hysteresis voltage at PG <sup>(2)</sup>      |                                                                                                         | 50   |      | 100  | mV   |
| V <sub>OH</sub>  | High-level output voltage at PG              | $4.25 \text{ V} \le \text{V}_{I(BP)} \le 5.25 \text{ V}, \text{ I}_{O} = 2 \text{ mA}$                  | 2.4  |      |      | V    |
| V <sub>OL</sub>  | Low-level output voltage at PG               | $4.25 \text{ V} \le \text{V}_{I(BP)} \le 5.25 \text{ V}, \text{ I}_{O} = 3.2 \text{ mA}$                |      |      | 0.4  | V    |
| V <sub>ref</sub> | Reference voltage at PG_DLY                  |                                                                                                         |      | 1.22 |      | V    |
|                  | Charge current at PG_DLY                     |                                                                                                         |      | 3    |      | μA   |
| t <sub>d</sub>   | Delay time at PG <sup>(2)(3)</sup>           | $C_{L(PG_DLY)} = 0.47 \ \mu F$                                                                          |      | 190  |      | ms   |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

(2) Specified by design, not tested in production.

(3) The PG delay time  $(t_d)$  is calculated using the PG\_DLY reference voltage and charge current:

$$t_{d} = \frac{C_{L(PG_DLY)} \times V_{ref}}{Charge Current}$$

<sup>u</sup> Charge Current

### **ELECTRICAL CHARACTERISTICS**

over recommended operating junction temperature range, 4.5 V  $\leq V_{I(BP)} \leq 5.5$  V, 4.85 V  $\leq V_{I(SP)} \leq 5.5$  V, 6 V  $\leq V_{I(VEXT)} \leq 9$  V,  $\overline{ENx} = 0$  V,  $EN\_REG = 3.3$  V,  $BP\_DIS = 0$  V,  $C_{L(SP)} = 220$  µF (unless otherwise noted))

|                              | PARAMETE                                                                                 | R        | TEST CONDITIONS                                                                                                | MIN | TYP | MAX  | UNIT |
|------------------------------|------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| VOLTAGE REGULATOR CONTROLLER |                                                                                          |          |                                                                                                                |     |     |      |      |
| V <sub>O(CP)</sub>           | Output voltage, charge pu                                                                | ımp      | $V_{I(VEXT)} = 6 \text{ V}, I_{O(VCP)} = 5 \text{ mA}, C_{(CP_P)} = 10 \text{ nF}, C_{(VCP)} = 100 \text{ nF}$ | 10  |     |      | V    |
| f <sub>osc</sub>             | Oscillator frequency <sup>(1)</sup>                                                      |          | 6 V $\leq$ V <sub>I(VEXT)</sub> $\leq$ 9 V, I <sub>O(VCP)</sub> = 5 mA, V <sub>O(VCP)</sub> = 10 V             |     | 850 |      | kHz  |
|                              | Gate drive current                                                                       | Sourcing | $V_{I(VCP)} = 9 \text{ V}, V_{O(GATE)} = 7.5 \text{ V}, V_{I(SP)} = 4.5 \text{ V}$                             | 500 |     |      | μA   |
|                              | Gale unve current                                                                        | Sinking  | $V_{I(VCP)} = 9 V, V_{O(GATE)} = 5.5 V, V_{I(SP)} = 5.5 V$                                                     | 1.5 |     |      | mA   |
|                              | Open-loop gain <sup>(1)</sup>                                                            |          | $V_{I(VEXT)} = 6 \text{ V}, 0.5 \text{ V} \le V_{O(GATE)} \le 9 \text{ V}$                                     |     | 80  |      | dB   |
|                              | Reference voltage at V <sub>I(SP)</sub> , using external regulator<br>Gate clamp voltage |          | $V_{I(VEXT)} = 6 V \text{ to } 9 V, \text{ IRLZ24N FET}$                                                       | 4.9 | 5.1 | 5.25 | V    |
|                              |                                                                                          |          | Gate to SP                                                                                                     |     | 10  |      | V    |

(1) Specified by design, not tested in production.

Copyright © 2000–2007, Texas Instruments Incorporated

## POWER SWITCH TIMING REQUIREMENTS

|                | PARAMETER                                    |                   | TEST CONDITIONS <sup>(1)</sup>                                                                                                                               |  | TYP | MAX | UNIT |
|----------------|----------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|-----|------|
| ÷              | on Turnon time <sup>(2)</sup>                | BP to OUTx switch | $V_{I(BP)}$ = 5 V, $V_{I(SP)}$ = open, $T_A$ = 25°C, $C_L$ = 100 µF, $R_L$ = 50 $\Omega$                                                                     |  | 4.5 |     |      |
| Lon            | Tumon ume V                                  | SP to OUTx switch | $V_{I(SP)} = V_{I(BP)} = 5 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},  \text{C}_{\text{L}} = 100  \mu\text{F},  \text{R}_{\text{L}} = 10  \Omega$ |  | 4.5 |     | ms   |
| ÷              | t <sub>off</sub> Turnoff time <sup>(2)</sup> | BP to OUTx switch | $V_{I(BP)}$ = 5 V, $V_{I(SP)}$ = open, $T_A$ = 25°C, $C_L$ = 100 µF, $R_L$ = 50 $\Omega$                                                                     |  | 15  |     | ms   |
| Loff           |                                              | SP to OUTx switch | $V_{I(SP)} = V_{I(BP)} = 5 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},  \text{C}_{\text{L}} = 100  \mu\text{F},  \text{R}_{\text{L}} = 10  \Omega$ |  | 10  |     | 1115 |
|                | Rise time, output <sup>(2)</sup>             | BP to OUTx switch | $V_{I(BP)}$ = 5 V, $V_{I(SP)}$ = open, $T_A$ = 25°C, $C_L$ = 100 µF, $R_L$ = 50 $\Omega$                                                                     |  | 4   |     |      |
| ۲              | Rise lime, output                            | SP to OUTx switch | $V_{I(SP)} = V_{I(BP)} = 5 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},  \text{C}_{\text{L}} = 100  \mu\text{F},  \text{R}_{\text{L}} = 10  \Omega$ |  | 3   |     | ms   |
| ÷              | Fall time, output <sup>(2)</sup>             | BP to OUTx switch | $V_{I(BP)}$ = 5 V, $V_{I(SP)}$ = open, $T_A$ = 25°C, $C_L$ = 100 µF, $R_L$ = 50 $\Omega$                                                                     |  | 10  |     |      |
| t <sub>f</sub> |                                              | SP to OUTx switch | $V_{I(SP)} = V_{I(BP)} = 5 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C},  \text{C}_{\text{L}} = 100  \mu\text{F},  \text{R}_{\text{L}} = 10  \Omega$ |  | 3   |     | ms   |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

(2) Specified by design, not tested in production.

## THERMAL SHUTDOWN

over operating free-air temperature range (unless otherwise noted)

|    |                  | MIN    | TYP | MAX | UNIT |    |  |
|----|------------------|--------|-----|-----|------|----|--|
| TJ | Thermal shutdown | First  | 140 |     |      | ŝ  |  |
|    |                  | Second |     | 150 |      | C  |  |
|    | Hysteresis       | First  |     | 15  |      | °C |  |
|    |                  | Second |     | 25  |      |    |  |



#### PARAMETER MEASUREMENT INFORMATION





T0271-01

Figure 2. Timing and Internal Voltage Regulator Transition Waveforms



gure 4. Turnoff Delay and Fall Time (BP Switch)

Figure 1. Current Limit Response

(BP Switch)











Figure 11. Turnoff Time (3.3V\_OUT to PG)



















#### **TYPICAL CHARACTERISTICS**





Copyright © 2000–2007, Texas Instruments Incorporated

TPS2070 TPS2071 SLVS287B-SEPTEMBER 2000-REVISED SEPTEMBER 2007







Copyright © 2000–2007, Texas Instruments Incorporated





## APPLICATION INFORMATION

#### **EXTERNAL CAPACITOR REQUIREMENTS**

A 0.1- $\mu$ F ceramic bypass capacitor and a 10- $\mu$ F bulk capacitor between BP and AGND, close to the device, are recommended. Similarly, a 0.1- $\mu$ F ceramic and a 68- $\mu$ F bulk capacitor, from SP to AGND, and from VEXT to AGND if an external 5-V LDO is required, are recommended because of much higher current in the self-powered mode.

From each of the outputs (OUTx) to ground, a  $33-\mu$ F or higher-valued bulk capacitor is recommended when the output load is heavy. This precaution reduces power-supply transients. Additionally, bypassing the outputs with a 0.1- $\mu$ F ceramic capacitor improves the immunity of the device to short-circuit transients.

An output capacitor connected between 3.3V\_OUT and GND is required to stabilize the internal control loop. The internal LDO is designed for a capacitor range of 4.7  $\mu$ F to 33  $\mu$ F with an ESR of 0.2  $\Omega$  to 10  $\Omega$ . Solid tantalum-electrolytic, aluminum-electrolytic and multilayer ceramic capacitors are all suitable.

Ceramic capacitors have different types of dielectric material, each exhibiting different temperature and voltage variations. The most common types are X5R, X7R, Y5U, Z5U, and NPO. The NPO-type ceramic capacitors are generally the most stable over temperature. However, the X5R and X7R are also relatively stable over temperature (with the X7R being the more stable of the two) and are therefore acceptable for use. The Y5U and Z5U types provide high capacitance in a small geometry, but exhibit large variations over temperature. For this reason, the Y5U and Z5U are not generally recommended.

A transient condition occurs because of a sudden increase in output current. The output capacitor reduces the transient effect by providing the additional current needed by the load. Depending on the current demand at the output, a voltage drop occurs across the internal resistance, ESR, of the capacitor. Using a low-ESR capacitor helps minimize this voltage drop. A larger capacitor also reduces the voltage drop by supplying the current demand for a longer time, versus that provided by a smaller capacitor.

#### OVERCURRENT

An internal sense FET checks for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before BP and SP have been applied. The TPS2070 and TPS2071 sense the short and immediately switch into a constant-current output.

In the second condition, the short occurs while the device is enabled. At the instant the short occurs, very high currents may flow for a very short time before the current-limit circuit can react. After the current-limit circuit has tripped (reached the overcurrent trip threshold), the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded. The TPS2070 and TPS2071 are capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

### OC RESPONSE

The OCx output is asserted (active-low) when an overcurrent or overtemperature condition is encountered and remains asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause momentary false overcurrent reporting from the inrush current flowing through the device and charging the downstream capacitor. The TPS2070 and TPS2071 are designed to reduce false overcurrent reporting by implementing an internal deglitch circuit. This circuit eliminates the need for an external filter, which requires extra components. Also, using low-ESR electrolytic capacitors on the outputs can reduce erroneous overcurrent reporting by providing a low-impedance energy source to lower the inrush current flow through the device during hot-plug events. The OCx outputs are logic outputs, thereby requiring no pullup or pulldown resistors.



### POWER DISSIPATION AND JUNCTION TEMPERATURE

The major source of power dissipation for the TPS2070 and TPS2071 comes from the internal voltage regulator and the N-channel MOSFETs. Checking the power dissipation and junction temperature is always a good design practice. Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET according to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$ from the graphs shown under the typical characteristics section of this data sheet. Using this value, the power dissipation per switch can be calculated by:

 $P_D = r_{DS(on)} \times I^2$ 

Multiply this number by four to get the total power dissipation coming from the N-channel MOSFETs.

The power dissipation for the internal voltage regulator is calculated using:

 $P_{D} = (V_{I(BP)} - V_{O(min)}) \times I_{O(OUT)}$ 

The total power dissipation for the device becomes:

 $P_{D(total)} = P_{D(voltage regulator)} + (4 \times P_{D(switch)})$ 

Finally, calculate the junction temperature:

$$T_{\rm J} = P_{\rm D} \times R_{\rm \theta JA} + T_{\rm A}$$

where:

T<sub>A</sub> = ambient temperature in °C

 $R_{\theta JA}$  = Thermal resistance in °C/W, equal to inverting of derating factor found on the power dissipation table in this data sheet

Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

#### THERMAL PROTECTION

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods. The faults force the TPS2070 and TPS2071 into constant-current mode at first, which causes the voltage across the high-side switch to increase; under short-circuit conditions, the voltage across the switch is equal to the input voltage. The increased dissipation causes the junction temperature to rise to high levels.

The protection circuit senses the junction temperature of the switch and shuts it off. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed.

The TPS2070 and TPS2071 implement a dual thermal trip to allow fully independent operation of the power distribution switches. In an overcurrent or short-circuit condition, the junction temperature rises. Once the die temperature rises to approximately 140°C, the internal thermal-sense circuitry determines which power switch is in an overcurrent condition and turns only that power switch off, thus isolating the fault without interrupting operation of the adjacent power switch. If the die temperature exceeds the first thermal trip point of 140°C and reaches 150°C, the device turns off. The  $\overline{OC}$  output is asserted (active-low) when overtemperature or overcurrent occurs.

### UNDERVOLTAGE LOCKOUT (UVLO)

An undervoltage lockout ensures that the device (LDO and switches) is in the off state at power up. The UVLO also keeps the device from being turned on until the power supply has reached the start threshold (see undervoltage lockout table), even if the switches are enabled. The UVLO activates whenever the input voltage falls below the stop threshold as defined in the undervoltage lockout table. This facilitates the design of hot-insertion systems, where it is not possible to turn off the power switches before input power is removed. Upon reinsertion, the power switches are turned on with a controlled rise time to reduce EMI and voltage overshoots.

Copyright © 2000-2007, Texas Instruments Incorporated



## SELF-POWER TO BUS-POWER OR BUS-POWER TO SELF-POWER TRANSITION

An autoswitching function between bus-powered mode and self-powered mode is a feature of the TPS2070 and TPS2071. When this feature is enabled (BP\_DIS is inactive) and SP is removed or applied, a transition is initiated. The transition sequence begins with the internal LDO being turned off and its external capacitance discharged. Any enabled switches are also turned off and the external capacitors discharged. Once the LDO and switch outputs are low, the internal logic turns the LDO back on. This entire sequence occurs whenever power to the SP input is removed or applied, regardless of the source of power, i.e., an external power supply or the use of the external regulator.

## UNIVERSAL SERIAL BUS (USB) APPLICATIONS

The universal serial bus interface is a 1.5/12-Mb/s (for USB), or 480 Mb/s (for Hi-Speed USB), multiplexed serial bus designed for low-to-medium bandwidth PC peripherals (e.g., keyboards, printers, scanners, and mice). The four-wire USB interface is conceived for dynamic attach-detach (hot plug-unplug) of peripherals. Two lines are provided for differential data, and two lines are provided for 5-V power distribution.

USB data is a 3.3-V-level signal, but power is distributed at 5 V to allow for voltage drops in cases where power is distributed through more than one hub or across long cables. Each function must provide its own regulated 3.3 V from the 5-V input or its own internal power supply.

The USB specification defines the following five classes of devices, each differentiated by power-consumption requirements:

- Hosts/self-powered hubs (SPH)
- Bus-powered hubs (BPH)
- Low-power, bus-powered functions
- High-power, bus-powered functions
- Self-powered functions

Self-powered and bus-powered hubs distribute data and power to downstream functions. The TPS2070 and TPS2071 can provide power-distribution solutions for hybrid hubs that need switching between BPH and SPH according to power availability and application requirements.

### **USB POWER-DISTRIBUTION REQUIREMENTS**

USB can be implemented in several ways, and, regardless of the type of USB device being developed, several power-distribution features must be implemented.

- Hosts/self-powered hubs must:
  - Current-limit downstream ports
  - Report overcurrent conditions on USB V<sub>BUS</sub>
  - Output 5.25 V to 4.75 V at 500 mA
- Bus-powered hubs must:
  - Enable/disable power to downstream ports
  - Power up at <100 mA</li>
  - Limit inrush current (<44  $\Omega$  and 10  $\mu$ F)
  - Output 5.25 V to 4.4 V at 100 mA
  - Not send power back upstream
- Functions must:
  - Limit inrush currents
  - Power up at <100 mA
  - Not send power back upstream (SP functions)

The feature set of the TPS2070 and TPS2071 allows them to meet each of these requirements. The integrated current-limiting and overcurrent reporting is required by hosts and self-powered hubs. The logic-level enable and controlled rise times meet the needs of both input and output ports on hubs, as well as the input ports for bus-powered functions.

Copyright © 2000-2007, Texas Instruments Incorporated



## **USB HYBRID HUB**

A USB hybrid hub can be simply implemented using the TPS2071 USB power controller and a TUSB2046 USB hub controller as shown in Figure 38. The TPS2071 USB power controller provides all the power needs to the four downstream ports and meets all the USB power specifications for both self-powered hubs and bus-powered hubs. The integrated 3.3-V LDO of the power controller is used to provide power for the hub controller and any other local functions (e.g., transient suppressor SN75240), which saves board space and cost. The TPS2071 also provides the hub controller with a power-good (PG) signal that connects to the RESET input of the hub controller to reinitialize the hub automatically when switching between self-powered mode and bus-powered mode whenever the self-power supply is connected or disconnected. The amount of time in which the hub controller is kept in a reset state is controlled by a capacitor connected between the PG\_DLY pin of the power controller and ground.

By using an external N-channel MOSFET and the TPS2071 internal voltage-regulator controller, a regulated 5-V self-powered source can be generated from an input voltage range of 6 V to 9 V (see Figure 38). In this configuration, the internal voltage regulator controller is enabled by connecting the EN\_REG input to the BP input. Using the internal voltage regulator controller also requires connecting a 0.01-µF capacitor between CP\_P and CP\_M of the TPS2071 power controller. Also, a 0.1-µF capacitor is needed between VCP of the power controller and ground.





B0271-01

(1) This hybrid hub can also be implemented by connecting a 5-V power supply to the SP input of the TPS2071 and eliminating the external FET. However, this type of implementation is best suited for the TPS2074/75 (see the *TPS2074, TPS2075 Four-Port USB Hub Power Controllers* data sheet, SLVS288, for details).

#### Figure 38. USB Hybrid Hub Using TPS2071 Power Controller and TUSB2046 Hub Controller



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                   |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                   |                       |      | (4)           | (5)                 |              |              |
| TPS2070DAP            | Active | Production    | HTSSOP (DAP)   32 | 46   TUBE             | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPS2070      |
| TPS2070DAP.A          | Active | Production    | HTSSOP (DAP)   32 | 46   TUBE             | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPS2070      |
| TPS2071DAP            | Active | Production    | HTSSOP (DAP)   32 | 46   TUBE             | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPS2071      |
| TPS2071DAP.A          | Active | Production    | HTSSOP (DAP)   32 | 46   TUBE             | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPS2071      |
| TPS2071DAPG4          | Active | Production    | HTSSOP (DAP)   32 | 46   TUBE             | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPS2071      |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TEXAS INSTRUMENTS

www.ti.com

23-May-2025

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS2070DAP   | DAP          | HTSSOP       | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |
| TPS2070DAP.A | DAP          | HTSSOP       | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |
| TPS2071DAP   | DAP          | HTSSOP       | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |
| TPS2071DAP.A | DAP          | HTSSOP       | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |
| TPS2071DAPG4 | DAP          | HTSSOP       | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |

## **DAP 32**

## **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.









- This drawing is subject to change without notice. Β.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. C.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.



# DAP (R-PDSO-G32)

## PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments



## **PACKAGE OUTLINE**

# **DAP0032C**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.



# **DAP0032C**

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
  This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# DAP0032C

## **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated