

# TPS65381-Q1 and TPS65381A-Q1 Design Checklist

Scott Monroe

# ABSTRACT

This checklist is provided as an aid for customers of Texas Instruments related to their use of the TPS65381-Q1 and TPS65381A-Q1 (TPS65381x-Q1) device.

This tool is provided "as is" and Texas Instruments makes no warranties, either expressed or implied, with regard to the tool or its output, and assumes no liability for applications assistance of the design of the user's products. User assumes all risk in the use of this tool.

#### Contents

| 1 | Description         | 1 |
|---|---------------------|---|
| 2 | References          | 1 |
| 3 | Typical Application | 1 |
| 4 | Checklists          | 3 |
|   |                     |   |

### List of Tables

| 1 | Checklist by Device Pin (Applies to TPS65381-Q1 and TPS65381A-Q1) | 4 |
|---|-------------------------------------------------------------------|---|
|---|-------------------------------------------------------------------|---|

## Trademarks

All trademarks are the property of their respective owners.

# 1 Description

Refer to the corresponding data sheet for absolute maximum ratings and recommended operating conditions. The data sheet and other application notes have specific and more detailed application information. This checklist is a summary and intended to be used as a way to double check an application to help ensure the key points have been considered. To find the corresponding data sheet and additional information, go to www.ti.com/product/tps65381-q1 or www.ti.com/product/tps65381a-q1.

## 2 References

- TPS65381-Q1 Multi-Rail Power Supply for Microcontrollers in Safety Applications
- TPS65381A-Q1 Multi-Rail Power Supply for Microcontrollers in Safety Applications
- AN-2162 Simple Success With Conducted EMI From DC-DC Converters

## **3** Typical Application

Figure 1 shows a typical application.

1







- A Example components:
  - Q1: BUK9213-30A
  - D1: Vishay SS3H09/10, OnSemi MBRS340T3
  - L1: TDK CLF10060NIT-330M-D or COILCRAFT MSS1246T-333ML

Figure 1. Typical Application Diagram



#### www.ti.com

## 4 Checklists

To enable a successful design, many design considerations must be considered. The following checklists should be used to help ensure key points for use of the TPS65381x-Q1 have been considered.

- Voltage regulator (VDDx and VSOUT1) use and configuration details: Refer to the regulator-specific section in the *Detailed Description* section and the *Application and Implementation* section of the device data sheet.
  - VDD6: Review the inductor (L), effective output capacitance (C<sub>Effective</sub>), and controlled total effective series resistance (R<sub>ESR</sub>) of the output capacitance to ensure it is balanced according to the information for the VDD6 preregulator in the *Detailed Design Procedure* of the device data sheet.
  - The resistor tolerance for resistor dividers, such as the feedback path in VDD1 and VSOUT1 regulators, adds to the regulation and voltage monitoring tolerance. TI recommends using 0.1% resistors or make sure total regulation and voltage monitoring tolerance including the impact from the resistor divider tolerance meets the application requirements.
- Capacitors: While selecting capacitors for the application consider the following characteristics so that the circuit has the specified effective capacitance required for this device at the application operating conditions:
  - The effective capacitance at the operating voltage must be used when selecting the proper capacitor. Capacitors derate with operating voltage (DC bias derating), sometimes as much as 70%. Therefore the effective capacitance of the circuit could be outside of the specified capacitance range in the data sheet if the DC bias derating is not considered.
  - The temperature and lifetime of the capacitor may also have an impact on the effective capacitance and should be considered.
  - The voltage ratings of the capacitor should be considered, especially on the high-voltage input circuits that may also experience transient voltages. The voltage ratings for the output capacitors should also consider any fault cases that may occur in the application.
  - The ESR for the capacitors should meet the requirements of the data sheet for the specific circuit.
- VDD6 inductor: While selecting the inductor for the application consider the following characteristics:
  - The minimum inductance is specified in the data sheet,  $L_{VDD6}$  minimum, 22 µH. This minimum includes the inductance tolerance, so the typical inductance of the inductor must be higher than  $L_{VDD6}$  minimum. The tolerance range of the selected inductor determines how close the typical inductance can be to  $L_{VDD6}$  minimum.
  - The peak switch current for SDN6 is specified in the TPS65381x-Q1 data sheet, I<sub>VDD6\_limit</sub>. The inductance should stay within the specified inductance range, L<sub>VDD6</sub>, even if VDD6 is put into current limit which normally translates that the saturation current of the inductor needs to be higher than SDN6 current limit.
  - The impact of self heating or a temperature rise in the inductor should be included in the analysis so that the inductance stays in the specified inductance range, L<sub>VDD6</sub>, throughout the operating range of the application.
- Consider the power dissipation of the device and system and design adequate thermal management. Special consideration and thermal management may be needed for high input voltages and load current applications. The *Derating Profile for Power Dissipation Based on High-K JEDEC PCB* figure in the data sheet provides a guideline, however all applications are unique and will not match the high-K JEDEC profile so thermal consideration or modeling should be done for each application. Ensure the thermal pad of the device is connected to the ground plane by thermal vias.
- Make sure the PCB layout of the design considers the key recommendations from the *Layout* section of the data sheet.
- The device has two main supply inputs, VBATP and VBAT\_SAFING.
  - These supply inputs should be provided by a reverse protected supply. A simple Schottky diode can be used or for better low-voltage operation, an active-reverse protection supplied by charge pump (VCP) or other FET based scheme could be used.
  - For better EMC performance, a PI filter is suggested depending on the application requirements to reduce conducted emissions. This may also include the need to filter the main supply between the TPS65381x-Q1 and other high-current switching devices in the application such as a motor driver or other power output stage. To help with filter design, refer to Reference 3.



# Table 1. Checklist by Device Pin (Applies to TPS65381-Q1 and TPS65381A-Q1)

| Pin Name    | Pin No. | Туре                  | Signal | Description                                                                                                                                                                                                        | External Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                             | If Not Used               |
|-------------|---------|-----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| VBAT_SAFING | 1       | Supply                | PWR    | Battery (supply) input for monitoring (VMON) and BG2 functions (must be reverse protected), should be connected to VBATP When below the minimum, the device does not start up and the NRES and ENDRV pins are low. | Supply from battery (main supply) with filter capacitor of minimum of 0.1 $\mu$ F (ceramic, voltage rating higher than the main supply voltage).<br>Supply must be reverse protected.<br>For better EMC performance, a PI filter is suggested on the battery (main supply) depending on customer requirements to reduce conducted emission.                                                                                                                  | N/A                       |
| VCP         | 2       | Power                 | PWR    | Charge-pump output voltage                                                                                                                                                                                         | Storage capacitor with typical value of 0.1 $\mu$ F to VBATP (ceramic, voltage rating higher than 20 V).<br>If charge-pump output is used for system level reverse-battery protection circuit, a series resistance of about 10 k $\Omega$ must be connected between VCP and the gate of the NMOS-PowerFET.                                                                                                                                                   | N/A                       |
| CP1         | 3       | Power                 | PWR    | Charge-pump external capacitor, high-voltage side                                                                                                                                                                  | Capacitor to CP2, 0.01 $\mu\text{F},$ typical (ceramic, voltage rating higher than the main supply voltage)                                                                                                                                                                                                                                                                                                                                                  | N/A                       |
| CP2         | 4       | Power                 | PWR    | Charge-pump external capacitor, low-voltage side                                                                                                                                                                   | Capacitor to CP1, 0.01 $\mu\text{F},$ typical (ceramic, voltage rating higher than the main supply voltage)                                                                                                                                                                                                                                                                                                                                                  | N/A                       |
| PGND        | 5       | GND                   | GND    | Ground (Power)                                                                                                                                                                                                     | Low-impedance ground plane                                                                                                                                                                                                                                                                                                                                                                                                                                   | N/A                       |
| NRES        | 6       | Digital               | 0      | Hardware reset output signal for the microcontroller (active-low, internal pullup, open drain output)                                                                                                              | Check at the system level if the internal pullup, R <sub>NRES_ENDRV_PULLUP</sub> , meets system requirements.                                                                                                                                                                                                                                                                                                                                                | Leave open                |
| DIAG_OUT    | 7       | Analog and<br>Digital | 0      | Diagnostic output pin for diagnostic MUX. Internal analog<br>(AMUX) and digital (DMUX) signal connection to MCU ADC and<br>digital IO.                                                                             | Connect to MCU ADC and GPIO.<br>Analog internal signals through AMUX selection connect to MCU ADC. External filter<br>may be required depending on MCU ADC. External filter and loading will impact<br>stabilization time and steady state output level of analog signals.<br>Digital internal signals via DMUX selection may connect to MCU GPIO.                                                                                                           | Leave open                |
| NCS         | 8       | Digital               | I      | SPI chip select (active-low, internal pullup)                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N/A <sup>(1)</sup>        |
| SDI         | 9       | Digital               | I      | SPI serial data IN (internal pulldown)                                                                                                                                                                             | serial data IN (internal pulldown) Low-value series resistors can be added to adjust delays, add current limiting                                                                                                                                                                                                                                                                                                                                            |                           |
| SDO         | 10      | Digital               | 0      | SPI serial data OUT                                                                                                                                                                                                | External pulup or pulldown resistors can be added as necessary for the application.                                                                                                                                                                                                                                                                                                                                                                          | N/A <sup>(1)</sup>        |
| SCLK        | 11      | Digital               | I      | SPI clock (internal pulldown)                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N/A <sup>(1)</sup>        |
| RSTEXT      | 12      | Analog                | I      | Configuration pin to set reset extension time with resistor to GND                                                                                                                                                 | Resistor to GND, see the device data sheet. The maximum recommended resistance is 120 k $\Omega.$                                                                                                                                                                                                                                                                                                                                                            | N/A                       |
| ERROR/WDI   | 13      | Digital               | I      | Error input signal from MCU while using MCU Error Signal<br>Monitor (ESM) (with watchdog in Q&A Mode), trigger input for<br>the watchdog in Trigger Mode (MCU ESM not used). This pin is<br>edge triggered.        | For MCU error signal monitoring, connect to the output pin from the fault monitoring logic function of the MCU. Use the TPS65381x-Q1 watchdog in Q&A Mode. For Window Watchdog trigger input (watchdog in trigger mode) connect to an MCU output pin that is providing the watchdog trigger signal (MCU ESM should not be used while watchdog is in Trigger Mode).                                                                                           | Leave open                |
| CANWU       | 14      | Digital (HV)          | I      | Wake up input from CAN transceiver or other source. Wake up request latched via CANWU_L. (internal pulldown, I_CANWU)                                                                                              | Connect to the INH pin of the CAN transceiver or other wake-up source. Wake-up source must be reverse protected. If transients are present, filtering and clamping may be required and a series resistance of at least 10 k $\Omega$ is recommended. <sup>(2)</sup>                                                                                                                                                                                          | Leave open <sup>(3)</sup> |
| VSFB1       | 15      | Analog                | I      | Feedback input reference for sensor-supply regulator (VSOUT1)                                                                                                                                                      | See the data sheet for VSOUT1 details and modes of operation.<br>VSFB1 either is connected to VSOUT1 as follower or through a resistor-divider.<br>0.1% or better resistor tolerance is recommended to minimize the impact from the<br>resistors on the total tolerance of regulation and UV/OV monitoring for VVSOUT1.<br>Minimize the length of the feedback trace to prevent issues from noise. Do not route<br>it near noise sources in the application. | GND                       |
| VSIN        | 16      | Supply                | PWR    | Sensor-supply regulator input supply voltage (VSOUT1)                                                                                                                                                              | Minimum 0.1-µF capacitor to ground as close as possible to VSIN pin (ceramic, voltage rating higher than the supply voltage for VSIN). Higher capacitance may be required if VSOUT1 load transient performance is critical. VSIN may be supplied by VDD6 for lower-power dissipation or to VBATP in case a higher VSOUT1 output voltage is required.                                                                                                         | Leave open                |

<sup>(1)</sup> While using the TPS65381x-Q1 without with the SPI is possible, doing so prevents configuring the device and access to internal monitoring and diagnostics. Upon power up, the device transitions through the RESET state to DIAGNOSTIC state and then locks in SAFE state.

<sup>(2)</sup> Either IGN or CANWU must be used to wake up the device.

<sup>(3)</sup> Either IGN or CANWU must be used to wake up the device from the STANDBY state. Therefore, either CANWU or IGN may be un-used, but not both, the device requires at least one wake-up source to transition from the STANDBY state into the powered states.

4 TPS65381-Q1 and TPS65381A-Q1 Design Checklist



www.ti.com

# Table 1. Checklist by Device Pin (Applies to TPS65381-Q1 and TPS65381A-Q1) (continued)

| Pin Name   | Pin No. | Туре   | Signal | Description                                                                                                                                                                                 | External Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | If Not Used                                                                           |
|------------|---------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| VSOUT1     | 17      | Power  | PWR    | VSOUT1 sensor-supply regulator output voltage                                                                                                                                               | Minimum 0.5- $\mu$ F effective output capacitance to ground as close as possible to pin<br>(ceramic, voltage rating higher than VSOUT1). Higher output capacitance provides<br>better stabilization and transient load performance.<br>If the sensor supply leaves the module: special protection is suggested against<br>overvoltage and a low-pass filter will reduce conducted emissions.                                                                                                                                                                                                                                                                                                                                                                                                             | Leave open                                                                            |
| VTRACK1    | 18      | Analog | I      | Tracking input reference for sensor-supply regulator (VSOUT1) (internal pulldown)                                                                                                           | Sets the VSOUT1 voltage regulator tracking or non-tracking mode. For tracking mode<br>connect to supply VSOUT1 should track. For non-tracking mode connect to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Leave open                                                                            |
| GND        | 19      | GND    | GND    | Ground (Analog)                                                                                                                                                                             | Low-impedance ground plane                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N/A                                                                                   |
| VDD5       | 20      | Power  | PWR    | VDD5 regulator output voltage                                                                                                                                                               | Minimum 1-µF effective output capacitance to ground as close as possible to pin (ceramic, voltage rating higher than VDD5). Higher output capacitance provides better stabilization and transient load performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | N/A                                                                                   |
| VDD3/5     | 21      | Power  | PWR    | VDD3/5 regulator output voltage                                                                                                                                                             | Minimum 1-µF effective output capacitance to ground as close as possible to pin (ceramic, voltage rating higher than VDD3/5). Higher output capacitance provides better stabilization and transient load performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N/A                                                                                   |
| VDDIO      | 22      | Supply | PWR    | I/O supply input for pins to and from the MCU                                                                                                                                               | Minimum 0.1- $\mu$ F capacitor to GND as close as possible to pin (ceramic, voltage rating higher than VDDIO). The supply connected to this pin sets the logic level of digital pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N/A                                                                                   |
| GND        | 23      | GND    | GND    | Ground (Analog)                                                                                                                                                                             | Low-impedance ground plane                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N/A                                                                                   |
| VDD1_SENSE | 24      | Analog | I      | Reference input for VDD1 regulator (feedback) and input for UV/OV monitoring of VDD1 regulator                                                                                              | Reference input for VDD1 regulator and input to VMON for VDD1 voltage monitoring.<br>Connect to source of VDD1 external output NMOS transistor for 0.8-V VDD1 output<br>voltage or voltage resistor divider from VDD1 to get higher VDD1 output voltage for<br>example, 1.2 V.<br>0.1% or better resistor tolerance is recommended to minimize the impact from the<br>resistors on the total tolerance of regulation and UV/OV monitoring for VDD1.<br>VDD1_SENSE can be used to monitor another rail if VDD1 regulator is not used.                                                                                                                                                                                                                                                                     | Leave open (if VDD1 is<br>not used or<br>VDD1_SENSE is not<br>used to monitor a rail) |
| PGND       | 25      | GND    | GND    | Ground (Power)                                                                                                                                                                              | Low-impedance ground plane                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N/A                                                                                   |
| VDD1_G     | 26      | Analog | 0      | Gate drive of external FET for VDD1 regulator                                                                                                                                               | VDD1 output transistor should be close to TPS65381x-Q1 to avoid noise injection into high-impedance gate line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Leave open (if VDD1 is not used)                                                      |
| VDD6       | 27      | Power  | PWR    | VDD6 switch-mode regulator feedback input and supply input for integrated VDD5 and VDD3/5 regulators                                                                                        | Minimum 22-µF effective capacitance with 100- to 300-m $\Omega$ controlled ESR to ground<br>as close as possible to pin and inductor (ceramic with external series R, voltage<br>rating higher than VDD6, or main supply if fault case must be considered). See the<br>data sheet, application section, VDD6 preregulator for details on how to balance L, C,<br>and R for VDD6.<br>For high frequency filtering a 0.1-µF and a 0.01-µF capacitor can placed in parallel to<br>the main output capacitor between VDD6 and ground. These filtering capacitors can<br>be low-ESR ceramic capacitors while the main output capacitance should have<br>controlled total ESR.<br>If VDD6 will be used to power other downstream components directly, a zener clamp<br>can be used such as ROHM UDZSTE-176.2B. | N/A                                                                                   |
| SDN6       | 28      | Power  | PWR    | Switching node for VDD6 switch-mode regulator                                                                                                                                               | Low-impedance trace as short as possible to inductor and diode.<br>An RC snubber can be added at this node if necessary to reduce emissions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | N/A                                                                                   |
| VBATP      | 29      | Supply | PWR    | Battery (supply) voltage (must be reverse protected), main<br>power supply input for device<br>When below the minimum, the device does not start up and the<br>NRES and ENDRV pins are low. | Main supply to the device. This supply must be reverse protected. Input capacitors are suggested from VBATP to ground including low capacitance values such as 0.1 $\mu\text{F}$ and 0.01 $\mu\text{F}$ to help reduce high frequency noise (ceramic, voltage rating higher than the main supply voltage). Bulk input capacitance could be in the 10 to 100 $\mu\text{F}$ range depending on system loading. To reduce conducted and radiated emissions an input filter is recommended. The cutoff frequency should be ~ 1/10 of f_{SW} (switching frequency) or lower.                                                                                                                                                                                                                                  | N/A                                                                                   |



# Table 1. Checklist by Device Pin (Applies to TPS65381-Q1 and TPS65381A-Q1) (continued)

| Pin Name    | Pin No. | Туре         | Signal | Description                                                                                                                                                | External Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | If Not Used               |
|-------------|---------|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| IGN         | 30      | Digital (HV) | I      | Wake up input from ignition (key) or other source (internal pulldown, I_IGN)                                                                               | The IGN pin has an integrated deglitch, so if it is connected to a low-noise wake-up signal, no special care is needed. However in the case that the IGN pin is connected outside the module, the following points should be considered: a series resistor of 10-k $\Omega$ or higher should be connected directly to the IGN pin to limit current in case of a failure, optionally a capacitor or RC filter can be used to filter incoming signals, a resistor divider or clamp may be required if the external signal has significant transients. <sup>(4)</sup> | Leave open <sup>(5)</sup> |
| SEL_VDD3/5  | 31      | Digital      | I      | Input selects voltage level for VDD3/5 regulator (SEL_VDD3/5<br>pin open: 3.3-V regulation from VDD3/5, SEL_VDD3/5 pin GND:<br>5-V regulation from VDD3/5) | Leave open for VDD3/5 to operate in 3.3V mode, connect to GND for VDD3/5 to<br>operate in 5V mode. The level on this pin is read at device power up from the<br>STANDBY state and latched.                                                                                                                                                                                                                                                                                                                                                                         | N/A                       |
| ENDRV       | 32      | Digital      | 0      | Enable output signal for peripherals (for example, motor-driver IC), safing path output (internal pullup, open drain output)                               | Check at system level if internal pullup, R <sub>NRES_ENDRV_PULLUP</sub> , meets system requirements. Connect to the system functional-safety monitors and safing paths as needed by system requirements.                                                                                                                                                                                                                                                                                                                                                          | Leave open                |
| Thermal pad |         | GND          | GND    | Place thermal vias to large ground plane and connect to GND and PGND pins.                                                                                 | Low-impedance GND plane                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | N/A                       |

<sup>(4)</sup> Either IGN or CANWU must be used to wake up the device.

(5) Either IGN or CANWU must be used to wake up the device from the STANDBY state. Therefore, either CANWU or IGN may be un-used, but not both, the device requires at least one wake-up source to transition from the STANDBY state into the powered states.



www.ti.com

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Original ( | September 2013) | to A Revision |
|-------------------------|-----------------|---------------|
|-------------------------|-----------------|---------------|

# Page

| • | Added TPS65381A-Q1 information to checklist                                                                     | 1 |
|---|-----------------------------------------------------------------------------------------------------------------|---|
| • | Added References section                                                                                        | 1 |
| • | Added the Checklists section to provide additional general information for consideration when reviewing designs | 3 |
| • | Changed the Checklist by device pin list descriptions to add clarity in the Checklists section                  | 4 |

7

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated