

# Using the TPS51916EVM-746 Complete DDR2, DDR3, DDR3L, and DDR4 Memory Power Solution Synchronous Buck Controller, 2-A LDO, Buffered Reference

The TPS51916EVM-746 evaluation module (EVM) allows users to evaluate the performance of the TPS51916 low-dropout (LDO) regulator. The TPS51916 provides a complete power supply for DDR2, DDR3, DDR3L, and DDR4 memory system in the lowest total cost and minimum space. TPS51916 integrates a synchronous buck controller (VDDQ) with a 2-A sink/source tracking LDO (VTT) and buffered, low-noise reference (VTTREF).

### Contents

| 1 | Descri  | ptionption                                                 | 3  |  |  |
|---|---------|------------------------------------------------------------|----|--|--|
|   | 1.1     | Typical Applications                                       | 3  |  |  |
|   | 1.2     | Features                                                   | 3  |  |  |
| 2 | Electri | cal Performance Specifications                             | 3  |  |  |
| 3 | Schen   | natic                                                      | 5  |  |  |
| 4 | Test S  | Test Setup                                                 |    |  |  |
|   | 4.1     | Test Equipment                                             |    |  |  |
|   | 4.2     | Recommended Test Setup                                     |    |  |  |
| 5 | Config  | jurations                                                  |    |  |  |
|   | 5.1     | S3, S5 Enable Selection                                    |    |  |  |
| 6 | Test P  | Procedure                                                  |    |  |  |
|   | 6.1     | Line/Load Regulation and Efficiency Measurement Procedure  |    |  |  |
|   | 6.2     | List of Test Points                                        |    |  |  |
|   | 6.3     | Equipment Shutdown                                         |    |  |  |
| 7 |         | mance Data and Typical Characteristic Curves               |    |  |  |
|   | 7.1     | DDR3 VDDQ Efficiency                                       |    |  |  |
|   | 7.2     | DDR3 VDDQ Load Regulation                                  |    |  |  |
|   | 7.3     | DDR3 VDDQ Line Regulation                                  |    |  |  |
|   | 7.4     | DDR3 VTT Load Regulation                                   |    |  |  |
|   | 7.5     | DDR3 VTTREF Load Regulation                                |    |  |  |
|   | 7.6     | DDR3 VTT Dropout Voltage                                   | 12 |  |  |
|   | 7.7     | DDR3 S5 Enable Turnon/Turnoff                              |    |  |  |
|   | 7.8     | S5 Enable Turnon with 1-V Prebias at VDDQ                  |    |  |  |
|   | 7.9     | DDR3 S3 Enable Turnon/ Turnoff (S5 is ON)                  |    |  |  |
|   | 7.10    | DDR3 VDDQ Output Ripple                                    |    |  |  |
|   | 7.11    | DDR3 VDDQ Switching Node                                   |    |  |  |
|   | 7.12    | DDR3 VDDQ Output Transient                                 |    |  |  |
|   | 7.13    | DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current |    |  |  |
|   | 7.14    | Thermal Image                                              |    |  |  |
|   | 7.15    | DDR3 VDDQ Bode Plot                                        | 16 |  |  |
|   | 7.16    | DDR3 VTT Bode Plot                                         |    |  |  |
| 8 |         | Assembly Drawing and PCB Layout                            |    |  |  |
| 9 | Bill of | Materials                                                  | 21 |  |  |
|   |         |                                                            |    |  |  |

**List of Figures** 

D-CAP2 is a trademark of Texas Instruments.





| 1  | TPS51916EVM-746 Schematic                                                        | 5  |
|----|----------------------------------------------------------------------------------|----|
| 2  | Tip and Barrel Measurement for VDDQ Output Ripple                                | 6  |
| 3  | TPS51916EVM-746 Recommended Test Setup                                           | 7  |
| 4  | DDR3 VDDQ Efficiency                                                             | 9  |
| 5  | DDR3 VDDQ Load Regulation                                                        | 10 |
| 6  | DDR3 VDDQ Line Regulation                                                        | 10 |
| 7  | DDR3 VTT Load Regulation                                                         | 11 |
| 8  | DDR3 VTTREF Load Regulation                                                      | 11 |
| 9  | DDR3 VTT Dropout Voltage                                                         | 12 |
| 10 | DDR3 S5 Enable Turnon                                                            | 12 |
| 11 | DDR3 S5 Enable Turnoff                                                           | 12 |
| 12 | DDR3 S5 Enable Turnon With 1-V Prebias at VDDQ                                   | 13 |
| 13 | DDR3 S3 Enable Turnon                                                            | 13 |
| 14 | DDR3 S3 Enable Turnoff                                                           | 13 |
| 15 | DDR3 VDDQ Output Ripple                                                          | 14 |
| 16 | DDR3 VDDQ Switching Node                                                         | 14 |
| 17 | VDDQ Output Transient From DCM to CCM                                            | 15 |
| 18 | VDDQ Output Transient From CCM to DCM                                            | 15 |
| 19 | DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current                       | 15 |
| 20 | Top Board at 12 Vin, 1.5 VDDQ/20 A, No Load at VTT, 25°C Ambient Without Airflow | 16 |
| 21 | DDR3 VDDQ Bode Plot at 12 Vin, 1.5 VDDQ/10 A                                     | 16 |
| 22 | DDR3 VTT Bode Plot at 12 Vin, 1.5 VDDQ/0 A and VTT 1-A Sourcing                  | 17 |
| 23 | TPS51916EVM-746 Top Layer Assembly Drawing                                       | 17 |
| 24 | TPS51916EVM-746 Bottom Assembly Drawing                                          | 18 |
| 25 | TPS51916EVM-746 Top Copper                                                       | 18 |
| 26 | TPS51916EVM-746 Layer-2 Copper                                                   | 19 |
| 27 | TPS51916EVM-746 Layer-3 Copper                                                   | 19 |
| 28 | TPS51916EVM-746 Bottom Copper                                                    | 20 |
|    | List of Tables                                                                   |    |
| 1  | TPS51916EVM-746 Electrical Performance Specifications                            | 3  |
| 2  | S3, S5 Enable Selection                                                          |    |
| 3  | Test Point Functions                                                             | 8  |
| 4  | TDS51016FVM 746 Bill of Motorials                                                |    |



www.ti.com Description

### 1 Description

The TPS51916EVM-746 is designed to use a regulated 12-V bus to produce a regulated 1.5-VDDQ output at up to a 20-A load current. The TPS51916EVM-746 demonstrates TPS51916 in a typical DDR3 application with D-CAP2™-mode operation. The EVM also provides test points to evaluate the performance of the TPS51916.

### 1.1 Typical Applications

- DDR2/DDR2/DDR3L/DDR4 memory power supplies
- SSTL\_18, SSTL\_15, SSTL\_135, and HSTL termination

### 1.2 Features

The TPS51916EVM-746 features:

- D-CAP2<sup>™</sup>-mode operation with all-ceramic VDDQ output capacitor
- · 20-Adc steady-state VDDQ output current
- Support VDDQ prebias start-up
- SW1 and SW2 provides S3, S5 power control
- Optional external VLDOIN voltage for efficiency and flexible operation
- Convenient test points for probing critical waveforms

### 2 Electrical Performance Specifications

Table 1. TPS51916EVM-746 Electrical Performance Specifications

| Parameter                      | Test Conditions                                                                | Min Typ     | Max | Units |
|--------------------------------|--------------------------------------------------------------------------------|-------------|-----|-------|
| Input Characteristics          |                                                                                |             |     |       |
| Voltage range                  | VIN                                                                            | 8 12        | 20  | V     |
|                                | V5IN                                                                           | 4.5 5       | 5.5 |       |
| Maximum input current          | VIN = 8 V, I <sub>VDDQ</sub> = 20 A                                            | 4.21        |     | Α     |
| No-load input current          | Vin = 20 V, I <sub>VDDQ</sub> = 0 A                                            | 0.1         |     | mA    |
| VDDQ Output                    |                                                                                |             | '   |       |
|                                | DDR3 (Default setting), R15 = 47.5k, R16 = 2k                                  | 1.5         |     | V     |
| VDDQ Output voltage            | DDR2, R15 = R16= Open                                                          | 1.8         |     | V     |
| (VDDQSNS)                      | DDR3L, R15 = 28k, R16 = 2k                                                     | 1.35        |     | V     |
|                                | R4, R15 = 18.2k, R16 = 2k 1.2  a regulation (Vin = 8 V-20 V) 0.2%              |             |     | V     |
| VDDQ Output voltage regulation | Line regulation (Vin = 8 V–20 V)                                               | 0.2%        |     |       |
|                                | Load regulation (Vin = 12 V, I <sub>VDDQ</sub> = 0 A–20 A)                     | 0.5%        |     |       |
| Output voltage ripple          | Vin = 12 V, I <sub>VDDQ</sub> = 20 A                                           | 20          |     | mVpp  |
| Output load current            |                                                                                | 0           | 20  | Α     |
| Output overcurrent             |                                                                                | 30          |     | Α     |
| Switching frequency            |                                                                                | 500         |     | kHz   |
| Peak efficiency                | Vin = 12 V, 1.5 VDDQ/8 A                                                       | 90.93%      |     |       |
| Full-load efficiency           | Vin = 12 V, 1.5 VDDQ/20 A                                                      | 87.3%       |     |       |
| VTT Output                     | -                                                                              | <del></del> | '   |       |
| VTT output voltage             |                                                                                | VTTREF      |     | V     |
| NTT                            | For DDR2(0.9 VTT) and DDR3(0.75 VTT)                                           | -2          | 2   | Α     |
| VTT output current             | For DDR3L(0.675 VTT) and DDR4(0.6 VTT)                                         | -1.5        | 1.5 | Α     |
| \/TT44\/TTDEE                  | $ I_{VTT}  < 2 \text{ A}, 1.4 \text{ V} \le V_{VDDQSNS} \le 1.8 \text{ V}$ -40 |             | 40  | mV    |
| VTT output tolerance to VTTREF | I <sub>VTT</sub>   < 1.5 A, 1.2 V ≤ V <sub>VDDQSNS</sub> < 1.4 V               | -40         | 40  | mV    |
| VTTREF Output                  |                                                                                | •           |     |       |
| VTTREF output voltage          |                                                                                | VDDQSNS/2   |     | V     |
| VTTREF output current          |                                                                                | -10         | 10  | mA    |



# Table 1. TPS51916EVM-746 Electrical Performance Specifications (continued)

| Parameter                          | Test Conditions                                                      | Min   | Typ Max | Units |
|------------------------------------|----------------------------------------------------------------------|-------|---------|-------|
| VTTREF output tolerance to VDDQSNS | IV <sub>TTREF</sub>   < 100 μA, 1.2 V ≤ V <sub>VDDQSNS</sub> ≤ 1.8 V | 49.2% | 50.8%   |       |
|                                    | $ IV_{TTREF} $ < 10 mA, 1.2 V $\leq$ V <sub>VDDQSNS</sub> < 1.8 V    | 49%   | 51%     |       |
| Operating temperature              |                                                                      |       | 25      | °C    |



www.ti.com Schematic

# 3 Schematic



Figure 1. TPS51916EVM-746 Schematic



Test Setup www.ti.com

### 4 Test Setup

# 4.1 Test Equipment

**Voltage Source V5IN:** The input voltage source V5IN must be a 0-V to 5-V variable dc source capable of supplying 1 Adc. Connect V5IN to J1 as shown in Figure 3.

**Voltage Source VIN:** The input voltage source VIN must be a 0-V to 20-V variable dc source capable of supplying 10 Adc. Connect VIN to J2 as shown in Figure 3.

### **Multimeters:**

- V1: V5IN at TP2 (V5IN) and TP3 (GND).
- V2: VIN at TP5 (VIN) and TP8 (GND).
- V3: VDDQ at TP11 (VDDQ) and TP14 (GND).
- V4: VTT at TP12 (VTT) and TP13 (GND).
- V5: VTTREF at TP17 (VTTREF) and TP18 (GND).
- A1: VIN input current
- A2: V5IN input current

**Output Load:** The output load must be an electronic constant-resistance mode load capable of 0-Adc to 20 Adc at 1.5 V.

Oscilloscope: A digital or analog oscilloscope can be used to measure the output ripple. The oscilloscope must be set for 1-M $\Omega$  impedance, 20-MHz bandwidth, ac coupling, 2- $\mu$ s/division horizontal resolution, 20-mV/division vertical resolution. Test points TP11 and TP14 can be used to measure the output ripple voltage by placing the oscilloscope probe tip through TP11 and holding the ground barrel on TP14 as shown in Figure 2. Using a leaded ground connection may induce additional noise due to the large ground loop.



Figure 2. Tip and Barrel Measurement for VDDQ Output Ripple

**Fan:** Some of the components in this EVM may approach temperatures of 60°C during operation. A small fan capable of 200-400 LFM is recommended to reduce component temperatures while the EVM is operating. The EVM must not be probed if the fan is not running.

### **Recommended Wire Gauge:**

- 1. V5IN to J1(5-V input):
  - The recommended wire size is 1x AWG 18 per input connection, with the total length of wire less than 4 feet (2-foot input, 2-foot return).
- 2. VIN to J2(12-V input):
  - The recommended wire size is 1x AWG 16 per input connection, with the total length of wire less than 4 feet (2-foot input, 2-foot return).
- 3. J5 to LOAD:
  - The minimum recommended wire size is 2x AWG 16, with the total length of wire less than 4 feet (2-foot input, 2-foot return)



www.ti.com Test Setup

# 4.2 Recommended Test Setup



Figure 3. TPS51916EVM-746 Recommended Test Setup

Figure 3 is the recommended test setup to evaluate the TPS51916EVM-746. When working at an ESD workstation, ensure that any wrist straps, bootstraps, or mats are connected referencing the user to earth ground before power is applied to the EVM.

### **Input Connections:**

- 1. Prior to connecting the dc source V5IN, it is advisable to limit the source current from V5IN to 1 A maximum. Ensure that V5IN is initially set to 0 V and connected as shown in Figure 3.
- 2. Prior to connecting the dc source VIN, it is advisable to limit the source current from VIN to 10 A maximum. Ensure that VIN is initially set to 0 V and connected as shown in Figure 3.
- 3. Connect voltmeters V1 at TP2 (V5IN) and TP3 (GND) to measure V5IN voltage, V2 at TP5 (VIN), and TP8 (GND) to measure VIN voltage as shown in Figure 3.
- 4. Connect a current meter A1 between dc source VIN and J2 to measure the input current.
- 5. Connect a current meter A2 between dc source V5IN and J1 to measure the input current.

### **Output Connections:**



Configurations www.ti.com

 Connect the load to J5 and set the load to constant-resistance mode to sink 0 Adc before V5IN and VIN are applied.

Connect a voltmeter V3 at TP11 (VDDQ) and TP14 (GND) to measure VDDQ voltage, V4 at TP12 (VTT) and TP13 (GND) to measure VTT voltage and V5 at TP17 (VTTREF) and TP18 (GND) to measure VTTREF voltage.

### Other Connections:

Place a fan as shown in Figure 3 and turn it on, ensuring that air is flowing across the EVM.

### 5 Configurations

# 5.1 S3, S5 Enable Selection

The controller can be enabled and disabled by switches SW1 and SW2. **Default setting: Push SW1 and SW2 to the bottom (OFF position) to disable the controller.** 

Table 2. S3, S5 Enable Selection

| State | SW2 (S3) set to | SW1(S5) set to | VDDQ           | VTTREF         | VTT            |
|-------|-----------------|----------------|----------------|----------------|----------------|
| S0    | ON position     | ON position    | ON             | ON             | ON             |
| S3    | OFF position    | ON position    | ON             | ON             | OFF(High-Z)    |
| S4/S5 | OFF position    | OFF position   | OFF(Discharge) | OFF(Discharge) | OFF(Discharge) |

### 6 Test Procedure

# 6.1 Line/Load Regulation and Efficiency Measurement Procedure

- 1. Set up EVM as described in Section 4 and Figure 3.
- 2. Ensure that the load is set to constant-resistance mode and to sink 0 Adc.
- 3. Ensure that SW1 and SW2 are in the OFF position.
- 4. Increase V5IN from 0 V to 5 V. Use V1 to measure V5IN input voltage.
- 5. Increase VIN from 0 V to 12 V. Use V2 to measure VIN input voltage.
- 6. Push SW1 and SW2 to ON position to enable the controller.
- 7. Use V3 to measure VDDQ output voltage.
- 8. Use V4 to measure VTT output voltage.
- 9. Use V5 to measure VTTREF output voltage.
- 10. Use A1 to measure VIN input current for efficiency.
- 11. Use A2 to measure V5IN input current for efficiency.
- 12. Vary the load from 0 Adc to 20 Adc; VDDQ must remain in load regulation.
- 13. Vary VIN from 8 V to 20 V; VDDQ must remain in line regulation.
- 14. Push SW1 and SW2 to OFF position to disable the controller.
- 15. Decrease the load to 0 A.
- 16. Decrease VIN and V5IN to 0 V.

### 6.2 List of Test Points

**Table 3. Test Point Functions** 

| Test Points | Name  | Description |
|-------------|-------|-------------|
| TP1         | PGOOD | Power Good  |
| TP2         | V5IN  | 5-V input   |
| TP3         | GND   | Ground      |



| Test Points | Name       | Description                      |
|-------------|------------|----------------------------------|
| TP4         | S3         | S3 signal input                  |
| TP5         | VIN        | VIN input                        |
| TP6         | VLDOIN_EXT | External input for VLDOIN        |
| TP7         | S5         | S5 signal input                  |
| TP8         | GND        | Ground                           |
| TP9         | GND        | Ground                           |
| TP10        | SW         | Switching node                   |
| TP11        | VDDQ       | VDDQ output                      |
| TP12        | VTT        | VTT output                       |
| TP13        | GND        | Ground                           |
| TP14        | GND        | Ground                           |
| TP15        | VREF       | Internal 1.8-V reference voltage |
| TP16        | GND        | Ground                           |
| TP17        | VTTREF     | Buffered VTT reference voltage   |
| TP18        | GND        | Ground                           |

Table 3. Test Point Functions (continued)

# 6.3 Equipment Shutdown

- 1. Shut down the load.
- 2. Shut down V5IN and VIN.
- 3. Shut down the fan.

# 7 Performance Data and Typical Characteristic Curves

Figure 4 through Figure 22 present typical performance curves for TPS51916EVM-746.

# 7.1 DDR3 VDDQ Efficiency



Figure 4. DDR3 VDDQ Efficiency



# 7.2 DDR3 VDDQ Load Regulation



Figure 5. DDR3 VDDQ Load Regulation

# 7.3 DDR3 VDDQ Line Regulation



Figure 6. DDR3 VDDQ Line Regulation



# 7.4 DDR3 VTT Load Regulation



Figure 7. DDR3 VTT Load Regulation

# 7.5 DDR3 VTTREF Load Regulation



Figure 8. DDR3 VTTREF Load Regulation



# 7.6 DDR3 VTT Dropout Voltage



Figure 9. DDR3 VTT Dropout Voltage

# 7.7 DDR3 S5 Enable Turnon/Turnoff



Figure 10. DDR3 S5 Enable Turnon

Figure 11. DDR3 S5 Enable Turnoff



### 7.8 S5 Enable Turnon with 1-V Prebias at VDDQ



Figure 12. DDR3 S5 Enable Turnon With 1-V Prebias at VDDQ

# 7.9 DDR3 S3 Enable Turnon/ Turnoff (S5 is ON)



Figure 13. DDR3 S3 Enable Turnon

Figure 14. DDR3 S3 Enable Turnoff



# 7.10 DDR3 VDDQ Output Ripple



Figure 15. DDR3 VDDQ Output Ripple

# 7.11 DDR3 VDDQ Switching Node



Figure 16. DDR3 VDDQ Switching Node



# 7.12 DDR3 VDDQ Output Transient



Figure 17. VDDQ Output Transient From DCM to CCM Figure 18. VDDQ Output Transient From CCM to DCM

# 7.13 DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current



Figure 19. DDR3 VTT Transient With 1.5-A Sinking and Sourcing Current



# 7.14 Thermal Image



Figure 20. Top Board at 12 Vin, 1.5 VDDQ/20 A, No Load at VTT, 25°C Ambient Without Airflow

### 7.15 DDR3 VDDQ Bode Plot



Figure 21. DDR3 VDDQ Bode Plot at 12 Vin, 1.5 VDDQ/10 A



### 7.16 DDR3 VTT Bode Plot



Figure 22. DDR3 VTT Bode Plot at 12 Vin, 1.5 VDDQ/0 A and VTT 1-A Sourcing

### 8 EVM Assembly Drawing and PCB Layout

The following figures (Figure 23 through Figure 28) show the design of the TPS51916EVM-746 printed-circuit board (PCB). The EVM has been designed using a 4-layer, 2-oz copper circuit board.



Figure 23. TPS51916EVM-746 Top Layer Assembly Drawing





Figure 24. TPS51916EVM-746 Bottom Assembly Drawing



Figure 25. TPS51916EVM-746 Top Copper





Figure 26. TPS51916EVM-746 Layer-2 Copper



Figure 27. TPS51916EVM-746 Layer-3 Copper





Figure 28. TPS51916EVM-746 Bottom Copper



www.ti.com Bill of Materials

# 9 Bill of Materials

# Table 4. TPS51916EVM-746 Bill of Materials

| QTY | REFDES                       | DESCRIPTION                                                     | MFR       | PART NUMBER        |
|-----|------------------------------|-----------------------------------------------------------------|-----------|--------------------|
| 2   | C1, C2                       | Capacitor, Ceramic, 22 μF, 25V, X5R, 20%, 1210                  | MURATA    | GRM32ER61C226KE20L |
| 4   | C11, C12, C13, C14           | Capacitor, Ceramic, 100 μF, 6.3V, X5R, 20%, 1210                | MURATA    | GRM32ER60J107ME20L |
| 1   | C15                          | Capacitor, Ceramic, 1 µF, 25V, X7R, 20%, 0603                   | STD       | STD                |
| 1   | C16                          | Capacitor, Ceramic, 1000 pF, 50V, X7R, 20%, 0603                | STD       | STD                |
| 1   | C17                          | Capacitor, Ceramic, 0.22 µF, 25V, X7R, 20%, 0603                | STD       | STD                |
| 1   | C19                          | Capacitor, Ceramic, 0.01 µF, 25V, X7R, 20%, 0603                | STD       | STD                |
| 2   | C5, C8                       | Capacitor, Ceramic, 10 µF, 10V, X5R, 20%, 0805                  | STD       | STD                |
| 2   | C6, C18                      | Capacitor, Ceramic, 0.1 μF, 50V, X7R, 20%, 0603                 | STD       | STD                |
| 1   | Q1                           | MOSFET, N-ch, 30V, 21A, 4.5 mΩ                                  | TI        | CSD17310Q5A        |
| 1   | Q2                           | MOSFET, N-ch, 30V, 32A, 2.0 mΩ                                  | TI        | CSD17303Q5         |
| 1   | L1                           | Inductor, SMT, 0.56uH, 21A, 1.56 mΩ, 0.510"x0.520"              | Panasonic | ETQP4LR56WFC       |
| 1   | R1                           | Resistor, Chip, 0, 1W, 1%, 2512                                 | STD       | STD                |
| 1   | R10                          | Resistor, Chip, 3.01, 1/16W, 1%, 0805                           | STD       | STD                |
| 1   | R14                          | Resistor, Chip, 10.0k, 1/16W, 1%, 0603                          | STD       | STD                |
| 1   | R15                          | Resistor, Chip, 47.5k, 1/16W, 1%, 0603                          | STD       | STD                |
| 1   | R16                          | Resistor, Chip, 2.00k, 1/16W, 1%, 0603                          | STD       | STD                |
| 1   | R2                           | Resistor, Chip, 100k, 1/16W, 1%, 0603                           | STD       | STD                |
| 1   | R5                           | Resistor, Chip, 1.00k, 1/16W, 1%, 0603                          | STD       | STD                |
| 1   | R6                           | Resistor, Chip, 44.2k, 1/16W, 1%, 0603                          | STD       | STD                |
| 1   | R8                           | Resistor, Chip, 4.87, 1/16W, 1%, 0603                           | STD       | STD                |
| 1   | R9                           | Resistor, Chip, 1, 1/16W, 1%, 0603                              | STD       | STD                |
| 6   | R3, R4, R7, R11,<br>R12, R13 | Resistor, Chip, 0, 1/16W, 1%, 0603                              | STD       | STD                |
| 1   | U1                           | IC, Complete DDR2, DDR3 and DDR3L Memory Power Solution, RUK-20 | TI        | TPS51916RUK        |

### **Evaluation Board/Kit Important Notice**

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

### **FCC Warning**

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

### **EVM Warnings and Restrictions**

It is important to operate this EVM within the input voltage range of 8 V to 20 V and the output voltage range of 0 V to 1.8 V.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than 80°C. The EVM is designed to operate properly with certain components above 80°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

### **EVALUATION BOARD/KIT/MODULE (EVM) ADDITIONAL TERMS**

Texas Instruments (TI) provides the enclosed Evaluation Board/Kit/Module (EVM) under the following conditions:

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING LIMITED WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please visit www.ti.com/esh or contact TI.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used. TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

### REGULATORY COMPLIANCE INFORMATION

As noted in the EVM User's Guide and/or EVM itself, this EVM and/or accompanying hardware may or may not be subject to the Federal Communications Commission (FCC) and Industry Canada (IC) rules.

For EVMs **not** subject to the above rules, this evaluation board/kit/module is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION OR EVALUATION PURPOSES ONLY and is not considered by TI to be a finished end product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC or ICES-003 rules, which are designed to provide reasonable protection against radio frequency interference. Operation of the equipment may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

### General Statement for EVMs including a radio

User Power/Frequency Use Obligations: This radio is intended for development/professional use only in legally allocated frequency and power limits. Any use of radio frequencies and/or power availability of this EVM and its development application(s) must comply with local laws governing radio spectrum allocation and power limits for this evaluation module. It is the user's sole responsibility to only operate this radio in legally acceptable frequency space and within legally mandated power limitations. Any exceptions to this are strictly prohibited and unauthorized by Texas Instruments unless user has obtained appropriate experimental/development licenses from local regulatory authorities, which is responsibility of user including its acceptable authorization.

### For EVMs annotated as FCC - FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant

### Caution

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

### FCC Interference Statement for Class A EVM devices

This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

### FCC Interference Statement for Class B EVM devices

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- · Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

### For EVMs annotated as IC - INDUSTRY CANADA Compliant

This Class A or B digital apparatus complies with Canadian ICES-003.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

### Concerning EVMs including radio transmitters

This device complies with Industry Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

### Concerning EVMs including detachable antennas

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication.

This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

Cet appareil numérique de la classe A ou B est conforme à la norme NMB-003 du Canada.

Les changements ou les modifications pas expressément approuvés par la partie responsable de la conformité ont pu vider l'autorité de l'utilisateur pour actionner l'équipement.

### Concernant les EVMs avec appareils radio

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes : (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante.

Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur.

### [Important Notice for Users of this Product in Japan]

### This development kit is NOT certified as Confirming to Technical Regulations of Radio Law of Japan

If you use this product in Japan, you are required by Radio Law of Japan to follow the instructions below with respect to this product:

- Use this product in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use this product only after you obtained the license of Test Radio Station as provided in Radio Law of Japan with respect to this product, or
- 3. Use of this product only after you obtained the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to this product. Also, please do not transfer this product, unless you give the same notice above to the transferee. Please note that if you could not follow the instructions above, you will be subject to penalties of Radio Law of Japan.

Texas Instruments Japan Limited (address) 24-1, Nishi-Shinjuku 6 chome, Shinjuku-ku, Tokyo, Japan

### http://www.tij.co.jp

【ご使用にあたっての注】

本開発キットは技術基準適合証明を受けておりません。

本製品のご使用に際しては、電波法遵守のため、以下のいずれかの措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。

なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。

上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。

日本テキサス・インスツルメンツ株式会社 東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

http://www.tij.co.jp

# EVALUATION BOARD/KIT/MODULE (EVM) WARNINGS, RESTRICTIONS AND DISCLAIMERS

For Feasibility Evaluation Only, in Laboratory/Development Environments. Unless otherwise indicated, this EVM is not a finished electrical equipment and not intended for consumer use. It is intended solely for use for preliminary feasibility evaluation in laboratory/development environments by technically qualified electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems and subsystems. It should not be used as all or part of a finished end product

Your Sole Responsibility and Risk. You acknowledge, represent and agree that:

- 1. You have unique knowledge concerning Federal, State and local regulatory requirements (including but not limited to Food and Drug Administration regulations, if applicable) which relate to your products and which relate to your use (and/or that of your employees, affiliates, contractors or designees) of the EVM for evaluation, testing and other purposes.
- 2. You have full and exclusive responsibility to assure the safety and compliance of your products with all such laws and other applicable regulatory requirements, and also to assure the safety of any activities to be conducted by you and/or your employees, affiliates, contractors or designees, using the EVM. Further, you are responsible to assure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard.
- 3. You will employ reasonable safeguards to ensure that your use of the EVM will not result in any property damage, injury or death, even if the EVM should fail to perform as described or expected.
- 4. You will take care of proper disposal and recycling of the EVM's electronic components and packing materials.

Certain Instructions. It is important to operate this EVM within TI's recommended specifications and environmental considerations per the user guidelines. Exceeding the specified EVM ratings (including but not limited to input and output voltage, current, power, and environmental ranges) may cause property damage, personal injury or death. If there are questions concerning these ratings please contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, some circuit components may have case temperatures greater than 60°C as long as the input and output are maintained at a normal ambient operating temperature. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors which can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during normal operation, please be aware that these devices may be very warm to the touch. As with all electronic evaluation tools, only qualified personnel knowledgeable in electronic measurement and diagnostics normally found in development environments should use these EVMs.

Agreement to Defend, Indemnify and Hold Harmless. You agree to defend, indemnify and hold TI, its licensors and their representatives harmless from and against any and all claims, damages, losses, expenses, costs and liabilities (collectively, "Claims") arising out of or in connection with any use of the EVM that is not in accordance with the terms of the agreement. This obligation shall apply whether Claims arise under law of tort or contract or any other legal theory, and even if the EVM fails to perform as described or expected.

Safety-Critical or Life-Critical Applications. If you intend to evaluate the components for possible use in safety critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, such as devices which are classified as FDA Class III or similar classification, then you must specifically notify TI of such intent and enter into a separate Assurance and Indemnity Agreement.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated

### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

### Products Applications

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy

Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>