

## Driver Workarounds for TUSB73x0 USB3.0 xHCl Host Controller Errata

Consumer and Computing Interface

This document serves to capture errata items and corresponding driver workarounds on the TUSB7320 and TUSB7340 xHCl Host Controllers. The TI-provided Windows drivers incorporate these workarounds.

|   | Problem Description                                                                                                                                                                                                                                                                                                                                                                                    | Driver Workaround                                                                       |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 1 | Host controller port link state fails to go to Recovery when device initiates a U1_EXIT.                                                                                                                                                                                                                                                                                                               | Disable U1/U2: Set PORTPMSC U1 timeout and U2 timeout to 0xFF.                          |
| 2 | When a RX data packet spans multiple data buffers, The host controller requires the start address of all data buffers except the first one to be system bus width (128-bit) aligned.                                                                                                                                                                                                                   | Use 16-byte aligned memory addresses for all TRBs.                                      |
| 3 | When there are multiple event rings, a deadlock condition between event handler and BMU may occur when the BMU returns the DMA response for one event ring while the event handler requests the BMU to do a DMA for another event ring.                                                                                                                                                                | Use a single event ring.                                                                |
| 4 | The periodic EP scheduler always tries to schedule the EPs that have large intervals (interval equal to or greater than 128 microframes) into different microframes. So it maintains an internal counter and increments for each large interval EP added. When the counter is greater than 128, the scheduler rejects the new EP. So when the hub re-enumerated 128 times, it triggers this condition. | Use a maximum device endpoint interval of value of 7.                                   |
| 5 | When processing a transfer TRB and the IOC bit is set, the xHCl generates an event TRB. The transfer length reported in the event TRB is wrong. This issue occurs if the TRBs are activated after receiving a short packet.                                                                                                                                                                            | Serialize controller commands and do not use transfer length reported by the event TRB. |
| 6 | If an application issues a Stop EP command when the FS/LS endpoint behind an HS hub has started the split or has not completed all the splits, the endpoint stops before it completes all the splits. This causes the hub or the endpoint to be unresponsive to tokens when the endpoint runs again later.                                                                                             | Do not issue Stop EP command until split transactions are completed.                    |

## SLLZ076

| 7  | The core generated wrong event data when generating a transfer event for an Event Data TRB in a Stop EP command. This issue does not affect the systems in which the software does not use Event Data TRBs. | Do not use event data TRB when issuing Stop EP command.                                                                                               |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8  | The controller sometimes doesn't send Missed Service Error (MSE) events to tell software about isoch TDs that it is unable to execute in the required frame (the controller just ignores these Isoch TDs).  | Expect the lack of MSE events.                                                                                                                        |
| 9  | If the link fails and enters the SS_INACTIVE state, the port status bit PE is not cleared.                                                                                                                  | Ignore port enabled status when in SS.Inactive state.                                                                                                 |
| 10 | The host controller may not halt properly if the driver clears the Run/Stop bit of the USBCMD register to halt the host controller less than 125us for SS/HS or 1ms for FS/LS after a control transfer.     | After a control transfer is completed, software waits at least 2ms before it tries to halt the host controller                                        |
| 11 | Default transaction timeout of 32us may cause certain devices to hang if RxFIFO over-runs and packet is retried.                                                                                            | Increase transaction<br>timeout to 200us:<br>Set GUCTL register (BAR0<br>+ 0xC12C) to 0x0002403F<br>every time after the host<br>controller is reset. |
| 12 | Maximum read transfer speed is not optimal.                                                                                                                                                                 | Increase Rx Threshold: Set Rx Threshold register (BAR0 + 0xC10C) to 0x28400000 every time after the host controller is reset.                         |
| 13 | If software sets up an Event Ring with three or more segments, it is possible that the host core can halt.                                                                                                  | Reduce the number of segments of the Event Ring to a maximum of two.                                                                                  |
| 14 | Host controller does not support 16-byte aligned stream contexts.                                                                                                                                           | Use 64-byte aligned stream contexts.                                                                                                                  |

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>