

Order

Now



#### TMDS181, TMDS1811

SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017

# TMDS181x 6 Gbps TMDS Retimer

Technical

Documents

#### 1 Features

- HDMI<sup>™</sup> Input Port to Output Port With CDR Supporting Up to 6 Gbps Data Rates
- Compatible With HDMI<sup>™</sup> Electrical Parameters Up to 6 Gbps in Retimer Mode
- Support 4k2k60p and Up to WUXGA 16-Bit Color Depth or 1080p With Higher Refresh Rates
- Retimes Input Stream to Compensate for Random Jitter
- Adaptive Receiver Equalizer or Programmable Fixed Equalizer
- I<sup>2</sup>C and Pin Strap Programmable
- Inter-Pair Skew Compensation of 5+ Bits
- Single-Ended Mode ARC Support
- Link Debug Tools Including Eye Diagram After the **RX** Equalizer
- 48-Pin 7-mm x 7-mm 0.5-mm Pitch VQFN Package
- Extended Commercial Temperature Support 0°C to 85°C (TMDS181)
- Industrial Temperature Support: -40°C to 85°C (TMDS181I)

#### Applications 2

- Digital TV
- **Digital Projector**
- Audio/Video Equipment
- Blu-ray<sup>™</sup> DVD
- Monitors
- Desktops/ All-in-Ones
- Active Cables

#### Simplified Schematic



# MD3 181

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## 3 Description

Tools &

Software

The TMDS181x is a digital video interface (DVI) or high-definition multimedia interface (HDMI<sup>™</sup>) retimer. The TMDS181x supports four TMDS channels, audio return channel (SPDIF\_IN/ARC\_OUT), and digital display control (DDC) interfaces. The TMDS181x supports signaling rates up to 6 Gbps to allow for the highest resolutions of 4k2k60p 24 bits per pixel and up to WUXGA 16-bit color depth or 1080p with higher refresh rates. The TMDS181x can be configured to support the HDMI2.0a standard. The TMDS181x automatically configures itself as a redriver at low data rate (<1.0 Gbps) or as a retimer above this data rate. Redriver mode supports HDMI1.4b with data rates up to 3.4 Gbps

Support &

Community

20

The TMDS181x supports dual power supply rails of 1.2 V on  $V_{\text{DD}}$  and 3.3 V on  $V_{\text{CC}}$  for power reduction. Several methods of power management are implemented to reduce overall power consumption. TMDS181x supports fixed receive EQ gain or adaptive receive EQ control by I<sup>2</sup>C or pin strap to compensate for different lengths input cable or board traces.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| TMDS181     |           | 7.00 mm + 7.00 mm |  |  |
| TMDS181I    | VQFN (48) | 7.00 mm × 7.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Product Folder Links: TMDS181



| 1 | Feat | ures 1                                                 |
|---|------|--------------------------------------------------------|
| 2 | Арр  | lications1                                             |
| 3 | Des  | cription1                                              |
| 4 | Revi | sion History 2                                         |
| 5 | Pin  | Configuration and Functions 4                          |
| 6 |      | cifications                                            |
|   | 6.1  | Absolute Maximum Ratings 6                             |
|   | 6.2  | ESD Ratings 6                                          |
|   | 6.3  | Recommended Operating Conditions7                      |
|   | 6.4  | Thermal Information 8                                  |
|   | 6.5  | Power Supply Electrical Characteristics                |
|   | 6.6  | TMDS Differential Input Electrical Characteristics 9   |
|   | 6.7  | TMDS Differential Output Electrical<br>Characteristics |
|   | 6.8  | DDC, I <sup>2</sup> C, HPD, and ARC Electrical         |
|   | 0.0  | Characteristics                                        |
|   | 6.9  | Power-Up and Operation Timing Requirements 12          |
|   | 6.10 | TMDS Switching Characteristics 13                      |
|   | 6.11 | HPD Switching Characteristics 14                       |
|   | 6.12 | DDC and I <sup>2</sup> C Switching Characteristics 14  |
|   | 6.13 | Typical Characteristics 15                             |
| 7 | Para | meter Measurement Information 15                       |
| 8 | Deta | iled Description 24                                    |

|    | 8.1   | Overview                                        | 24 |
|----|-------|-------------------------------------------------|----|
|    | 8.2   | Functional Block Diagram                        | 25 |
|    | 8.3   | Feature Description                             | 25 |
|    | 8.4   | Device Functional Modes                         | 31 |
|    | 8.5   | Register Maps                                   | 33 |
| 9  | App   | lication and Implementation                     | 40 |
|    | 9.1   | Application Information                         | 40 |
|    | 9.2   | Typical Applications                            | 40 |
| 10 | Pow   | er Supply Recommendations                       | 47 |
| 11 | Laye  | out                                             | 48 |
|    | 11.1  | Layout Guidelines                               | 48 |
|    | 11.2  | Layout Example                                  | 49 |
| 12 | Dev   | ice and Documentation Support                   | 50 |
|    | 12.1  | Documentation Support                           |    |
|    | 12.2  | Related Links                                   | 50 |
|    | 12.3  | Receiving Notification of Documentation Updates | 50 |
|    | 12.4  | Community Resources                             | 50 |
|    | 12.5  | Trademarks                                      | 50 |
|    | 12.6  | Electrostatic Discharge Caution                 | 50 |
|    | 12.7  | Glossary                                        | 50 |
| 13 | Мес   | hanical, Packaging, and Orderable               |    |
|    | Infor | mation                                          | 51 |

## **4** Revision History

2

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision C (July 2016) to Revision D                                                           | Page |
|----|------------------------------------------------------------------------------------------------------------|------|
| •  | Added Note 5 to the Power Supply Electrical Characteristic table                                           | 8    |
| •  | Deleted text "which is needed for certain HDMI CTS test." from the third paragraph in the Overview section | 24   |
| •  | Changed section: Input Signal Detect Block                                                                 | 28   |
| •  | Changed H to X in the first row of the HPD_SNK column in Table 12                                          | 47   |
| •  | Changed the IN_Dx column in Table 12                                                                       | 47   |

#### Changes from Revision B (April 2016) to Revision C

| • | Recommended Operating Conditions, Changed the CONTROL PINS section                                           |
|---|--------------------------------------------------------------------------------------------------------------|
| • | DDC, I <sup>2</sup> C, HPD, and ARC Electrical Characteristics, Changed the DDC AND I <sup>2</sup> C section |

## Changes from Revision A (October 2015) to Revision B

| • | Recommended Operating Conditions, Added VIL "Low-level input voltage at HPD, OE"                                                               | 7  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Recommended Operating Conditions, Moved pin OE From: VIH MIN value of 2 V To: VIH MIN value of 2.6 V                                           | 7  |
| • | Power-Up and Operation Timing Requirements, Deleted the VDD_ramp and VCC_ramp MIN values                                                       | 12 |
| • | Changed Figure 1                                                                                                                               | 12 |
| • | DDC Functional Description, Changed text "address 22h (see Figure 31) through the I2C interface." To: "address 0Bh through the I2C interface." | 32 |
| • | Added Note to 11–400-kbps in Table 6                                                                                                           | 35 |
| • | Added Note to 11–400-kbps in Table 6                                                                                                           | 36 |

www.ti.com

Page

Page



SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017

| C | hanges from Original (August 2015) to Revision A                                                                                                                                      | Page |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Updated device from product preview to production data                                                                                                                                | 1    |
| • | Absolute Maximum Ratings, Changed max value from 1.56 V to VCC + 0.3V; added input current and Min value                                                                              | 6    |
| • | Absolute Maximum Ratings, Added Max Input Current on Main Link Differential Input pins                                                                                                | 6    |
| • | Recommended Operating Conditions, Updated the note showing the values shown are only for Microcontroller driven and not values based upon pull up or pull down resistors.             | 7    |
| • | Power Supply Electrical Characteristics, Increased Max Value of ISD2 from 10 to 15mA                                                                                                  | 8    |
| • | TMDS Differential Input Electrical Characteristics, Changed Max Receiver impedance value to 115                                                                                       | 9    |
| • | DDC, PC, HPD, and ARC Electrical Characteristics, Inserted values for SCL/SDA_SNK                                                                                                     | 11   |
| • | TMDS Switching Characteristics, Changed from 6000 to 3400                                                                                                                             | 13   |
| • | Table 4, Deleted Clear and NA Access Tags                                                                                                                                             | 34   |
| • | Table 8, Removed reg20h[5:4] ARC_SWING                                                                                                                                                |      |
| • | Figure 35, Removed 1k pullup from switch as not needed                                                                                                                                |      |
| • | Pin Strapping Configuration for HDMI2.0a and HDMI1.4b, Added Note for VSADJ resistor value in Compliance Pin Strapping section                                                        | 46   |
| • | Pin Strapping Configuration for HDMI2.0a and HDMI1.4b, Changed De-emphasis value from 0 dB to -2 dB for recommended configuration for compliance testing.                             | 46   |
| • | <i>PC Control for HDMI2.0a and HDMI1.4b</i> , Added Note for VSADJ resistor value in Compliance I2C control section and included register that can increase or decrease the VOD swing | 46   |

#### TMDS181, TMDS181I SLASE75D – AUGUST 2015–REVISED SEPTEMBER 2017

www.ti.com

## 5 Pin Configuration and Functions



SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017

## Pin Functions<sup>(1)</sup>

|                     | Pin Functions <sup>(*)</sup>  |                     |                                                                                                                                                                                                                                                                                                                    |  |  |
|---------------------|-------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                | NO.                           | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                        |  |  |
| VCC                 | 13, 43                        | P                   |                                                                                                                                                                                                                                                                                                                    |  |  |
| VDD                 |                               | <br>Р               | 3.3 V power supply                                                                                                                                                                                                                                                                                                 |  |  |
| VDD                 | 14, 23, 24, 37, 48            | P                   | 1.2 V power supply                                                                                                                                                                                                                                                                                                 |  |  |
| GND                 | 7, 19, 41, 30,<br>Thermal pad | G                   | Ground                                                                                                                                                                                                                                                                                                             |  |  |
| MAIN LINK INPU      |                               |                     |                                                                                                                                                                                                                                                                                                                    |  |  |
| IN_D2p/n            | 2, 3                          | I                   | Channel 2 differential input                                                                                                                                                                                                                                                                                       |  |  |
| IN_D1p/n            | 5, 6                          | Ι                   | Channel 1 differential input                                                                                                                                                                                                                                                                                       |  |  |
| IN_D0p/n            | 8, 9                          | I                   | Channel 0 differential input                                                                                                                                                                                                                                                                                       |  |  |
| IN_CLKp/n           | 11, 12                        | Ι                   | Clock differential input                                                                                                                                                                                                                                                                                           |  |  |
| MAIN LINK OUT       | PUT PINS (FAIL SAF            | E)                  |                                                                                                                                                                                                                                                                                                                    |  |  |
| OUT_D2n/p           | 34, 35                        | 0                   | TMDS data 2 differential output                                                                                                                                                                                                                                                                                    |  |  |
| OUT_D1n/p           | 31, 32                        | 0                   | TMDS data 1 differential output                                                                                                                                                                                                                                                                                    |  |  |
| OUT_D0n/p           | 28, 29                        | 0                   | TMDS data 0 differential output                                                                                                                                                                                                                                                                                    |  |  |
| OUT_CLKn/p          | 25, 26                        | 0                   | TMDS data clock differential output                                                                                                                                                                                                                                                                                |  |  |
| HOT PLUG DET        | ECT PINS                      |                     | · ·                                                                                                                                                                                                                                                                                                                |  |  |
| HPD_SRC             | 4                             | 0                   | Hot plug detect output to source side                                                                                                                                                                                                                                                                              |  |  |
| <br>HPD_SNK         | 33                            | I                   | Hot plug detect input from sink side                                                                                                                                                                                                                                                                               |  |  |
|                     |                               |                     | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                              |  |  |
| SPDIF_IN<br>ARC_OUT | 45 44                         | I/O                 | SPDIF signal input<br>Audio return channel output                                                                                                                                                                                                                                                                  |  |  |
| SDA_SRC<br>SCL_SRC  | 47<br>46                      | I/O                 | Source side TMDS port bidirectional DDC data line<br>Source side TMDS port bidirectional DDC clock line                                                                                                                                                                                                            |  |  |
| SDA_SNK<br>SCL_SNK  | 39<br>38                      | I/O                 | Source side TMDS port bidirectional DDC clock line<br>Sink side TMDS port bidirectional DDC data line<br>Sink side TMDS port bidirectional DDC clock line                                                                                                                                                          |  |  |
| CONTROL PINS        |                               |                     |                                                                                                                                                                                                                                                                                                                    |  |  |
| OE                  | 42                            | I                   | Operation enable/reset pin<br>OE = L: Power-down mode<br>OE = H: Normal operation<br>Internal weak pull up: Resets device when transitions from H to L                                                                                                                                                             |  |  |
| SIG_EN              | 17                            | I                   | Signal detector circuit enable<br>SIG_EN = L: Signal detect circuit disabled:<br>SIG_EN = H: Signal detect circuit enabled: When no valid clock device enters<br>standby mode.<br>Internal weak pull down                                                                                                          |  |  |
| PRE_SEL             | 20                            | l<br>3 level        | De-emphasis control when I2C_EN/PIN = Low.<br>PRE_SEL = L: -2 dB<br>PRE_SEL = No Connect: 0 dB<br>PRE_SEL = H: Reserved<br>When I2C_EN/PIN = High de-emphasis is controlled through I <sup>2</sup> C                                                                                                               |  |  |
| EQ_SEL/A0           | 21                            | l<br>3 level        | Input receive equalization pin strap when I2C_EN/PIN = Low<br>EQ_SEL = L: Fixed EQ at 7.5 dB at 3 GHz<br>EQ_SEL = No Connect: Adaptive EQ<br>EQ_SEL = H: Fixed at 14 dB at 3 GHz<br>When I2C_EN/PIN = High address bit 1<br>Note: 3 level for pin strap programming but 2 level when I <sup>2</sup> C address      |  |  |
| I2C_EN/PIN          | 10                            | I                   | $I2C\_EN/PIN = High;$ puts device into I <sup>2</sup> C Control Mode<br>I2C\_EN/PIN = Low; puts device into pin strap mode<br>Note: I <sup>2</sup> C CSR is addressable at all times, but features that can be controlled by pin<br>strapping can only be changed by I <sup>2</sup> C when this pin is pulled high |  |  |
| SCL_CTL             | 15                            | I                   | $\rm I^2C$ clock signal Note: When I2C_EN = Low Pin strapping takes priority and those functions cannot be changed by $\rm I^2C$                                                                                                                                                                                   |  |  |

(1) (H) Logic high (pin strapped to VCC through 65 k $\Omega$  resistor); (L) Logic Low (pin strapped to GND through 65 k $\Omega$  resistor); (for mid-level = No connect)

(2) G = Ground, I = Input, O = Output, P = Power

STRUMENTS

EXAS

## Pin Functions<sup>(1)</sup> (continued)

| PIN         |        | <b>TYPE</b> <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------------|--------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | NO.    | ITPE.                      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| SDA_CTL     | 16     | Ι/Ο                        | $^{2}$ C data signal lote: When I2C_EN = Low Pin strapping takes priority and those functions cannot be hanged by I $^{2}$ C                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VSadj       | 22     | I                          | TMDS-compliant voltage swing control nominal resistor to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| A1          | 27     | I                          | High address bit 2 for I <sup>2</sup> C programming<br>Weak internal pull down<br>Note: When in Pin Strapping Mode leave pin as No connect                                                                                                                                                                                                                                                                                                                                                                     |  |
| TX_TERM_CTL | 36     | l<br>3 level               | Transmit termination control<br>TX_TERM_CTL = H, no transmit termination<br>TX_TERM_CTL = L, transmit termination impedance in approximately 75 to 150 $\Omega$<br>TX_TERM_CTL = No Connect, automatically selects the termination impedance<br>Data rate (DR) > 3.4 Gbps - 75 to 150 $\Omega$ differential near end termination<br>2 Gbps > DR < 3.4 Gbps - 150 to 300 $\Omega$ differential near end termination<br>DR < 2 Gbps - no termination<br>Note: If left floating will be in automatic select mode. |  |
| SWAP/POL    | 1      | l<br>3 level               | Input Iane SWAP and polarity control pin<br>SWAP/POL = H: receive Ianes polarity swap (retimer mode only)<br>SWAP/POL = L: receive Ianes swap (redriver and retimer mode)<br>SWAP/POL = No Connect: normal operation                                                                                                                                                                                                                                                                                           |  |
| NC          | 18, 40 | NA                         | No connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                               |                                                                                                | MIN                     | MAX           | UNIT |
|-------------------------------|------------------------------------------------------------------------------------------------|-------------------------|---------------|------|
| Supply voltors (3)            | V <sub>cc</sub>                                                                                | -0.3                    | 4             | V    |
| Supply voltage <sup>(3)</sup> | V <sub>DD</sub>                                                                                | -0.3                    | 1.4           | v    |
|                               | Main link input differential voltage (IN_Dx, IN_CLKx) I <sub>IN</sub> = 15mA                   | V <sub>CC</sub> - 0.75V | VCC + 0.3V    |      |
|                               | TMDS outputs ( OUT_Dx)                                                                         | -0.3                    | 4             |      |
| Voltage                       | HPD_SRC, Vsadj, SDA_CTL, SCL_CTL, OE, A1, PRE_SEL, EQ_SEL/A0, I2C_EN/PIN, SIG_EN, TX_TERM_CTL, | -0.3                    | 4             | V    |
|                               | HDP_SNK, SDA_SNK, SCL_SNK, SDA_SRC, SCL_SRC                                                    | -0.3                    | 6             |      |
| Input Current IIN             | Main link input current (IN_Dx, IN_CLKx)                                                       |                         | 15            | mA   |
|                               | Continuous power dissipation                                                                   |                         | I Information |      |
| T <sub>stg</sub>              | Storage temperature                                                                            | -65                     | 150           | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential voltages, are with respect to network ground terminal.

(3) Tested in accordance with JEDEC Standard 22, Test Method A114-B

## 6.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                |                                                      |                                                   | MIN            | NOM  | MAX                      | UNIT |
|--------------------------------|------------------------------------------------------|---------------------------------------------------|----------------|------|--------------------------|------|
| V <sub>CC</sub>                | Supply voltage nom                                   | inal value 3.3 V                                  | 3.135          | 3.3  | 3.465                    | V    |
| V <sub>DD</sub>                | Supply voltage nom                                   | inal value 1.2 V                                  | 1.1            | 1.2  | 1.27                     | V    |
| T <sub>CASE</sub>              | Case temperature                                     |                                                   |                |      | 92.7                     | °C   |
| т                              | Operating free-air                                   | TMDS181                                           | 0              |      | 85                       | °C   |
| T <sub>A</sub>                 | temperature                                          | TMDS181I                                          | -40            |      | 85                       | °C   |
| MAIN LI                        | NK DIFFERENTIAL I                                    | PINS                                              |                |      |                          |      |
| $V_{ID_{PP}}$                  | Peak-to-peak input                                   | differential voltage                              | 75             |      | 1560                     | mVpp |
| V <sub>IC</sub>                | Input common mode                                    | e voltage                                         | $V_{CC} - 0.4$ |      | V <sub>CC</sub> +<br>0.1 | V    |
| d <sub>R</sub>                 | Data rate                                            |                                                   | 0.25           |      | 6                        | Gbps |
| R <sub>VSADJ</sub>             | TMDS compliant sw                                    | ring voltage bias resistor nominal                | 4.5            | 7.06 |                          | kΩ   |
| CONTR                          | OL PINS                                              |                                                   |                |      |                          |      |
| V <sub>I-DC</sub>              | DC input voltage                                     | Control pins                                      | -0.3           |      | 3.6                      | V    |
| V <sub>IL</sub> <sup>(1)</sup> | Low-level input volta<br>pins only                   |                                                   |                | 0.3  | V                        |      |
|                                | Low-level input volta                                |                                                   |                | 0.8  |                          |      |
| $V_{IM}^{(1)}$                 | Mid-level input volta<br>pins only                   | ge at PRE_SEL, EQ_SEL/A0, TX_TERM_CTL, SWAP/POL   | 1              | 1.2  | 1.4                      | V    |
| $V_{\text{IH}}{}^{(1)}$        | High-level input volt<br>OE <sup>(2)</sup> pins only | age at PRE_SEL, EQ_SEL/A0, TX_TERM_CTL, SWAP/POL, | 2.6            |      |                          | V    |
| V <sub>OL</sub>                | Low-level output vol                                 | tage                                              |                |      | 0.4                      | V    |
| V <sub>OH</sub>                | High-level output vo                                 | Itage                                             | 2.4            |      |                          | V    |
| I <sub>IH</sub>                | High-level input curr                                | rent                                              | -30            |      | 30                       | μA   |
| IIL                            | Low-level input curre                                | ent                                               | -25            |      | 25                       | μA   |
| I <sub>OS</sub>                | Short-circuit output                                 | current                                           | -50            |      | 50                       | mA   |
| I <sub>OZ</sub>                | High impedance out                                   | tput current                                      |                |      | 10                       | μA   |
| R <sub>OEPU</sub>              | Pullup resistance or                                 | n OE pin                                          | 150            |      | 250                      | kΩ   |

(1) These values are based upon a microcontroller driving the control pins. The pullup/pulldown/floating resistor configuration will set the internal bias to the proper voltage level which will not match the values shown here. This value is based upon a microcontroller driving the OE pin. A passive reset circuit using an external capacitor and the internal pullup

(2) resistor will set OE pin properly, but may have a different value than shown due to internal biasing.

#### TMDS181, TMDS1811

SLASE75D - AUGUST 2015-REVISED SEPTEMBER 2017

www.ti.com

STRUMENTS

EXAS

#### 6.4 Thermal Information

|                       |                                              | TMDS181x              |      |
|-----------------------|----------------------------------------------|-----------------------|------|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | RGZ (VQFN)<br>48 PINS | UNIT |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 31.1                  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 18.2                  | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.1                   | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.4                   | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 8.1                   | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.2                   | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report.

Test conditions for  $\Psi_{JB}$  and  $\Psi_{JT}$  are clarified in the Semiconductor and IC Package Thermal Metrics. (2)

## 6.5 Power Supply Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                       | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                           | MIN | TYP <sup>(1)</sup> | MAX <sup>(2)</sup> | UNIT |
|---------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------------------|------|
| P <sub>D1</sub> <sup>(3)(4)</sup>     | Device power dissipation (retimer operation)  | $\begin{array}{l} {\sf OE} = {\sf H},  {\sf V}_{\sf CC} = 3.3  {\sf V}/3.465  {\sf V},  {\sf V}_{\sf DD} = 1.2  {\sf V}/1 \\ {\sf IN}_{\sf D}x;  {\sf V}_{\sf ID}_{\sf PP} = 1200  {\sf mV},  6  {\sf Gbps}  {\sf TMDS}  {\sf pz} \\ {\sf I2C}_{\sf EN}/{\sf PIN} = {\sf L},  {\sf PRE}_{\sf SEL} = {\sf NC},  {\sf EQ}_{\sf SEL} = \\ {\sf SDA}_{\sf CTL}/{\sf CLK}_{\sf CTL} = 0  {\sf V} \end{array}$ | attern, $V_I = 3.3 V$ ,                                                                                                                                                                                                                   |     | 800                | 900                | mW   |
| $P_{D2}^{(3)(4)}$                     | Device power dissipation (redriver operation) | IN_Dx: V <sub>ID PP</sub> = 1200 mV, 2.97 Gbps TMDS                                                                                                                                                                                                                                                                                                                                                      | E = H, $V_{CC}$ = 3.3 V/3.465 V, $V_{DD}$ = 1.2 V/1.27 V<br>I_Dx: $V_{ID_{PP}}$ = 1200 mV, 2.97 Gbps TMDS pattern, $V_I$ = 3.3 V,<br>C_EN/PIN = L, PRE_SEL= NC, EQ_SEL= H,<br>DA CTL/CLK CTL = 0 V                                        |     | 500                | 600                | mW   |
| P <sub>SD1</sub> <sup>(3)(4)(5)</sup> | Device power in standby                       | $\label{eq:OE} \begin{array}{l} OE=H,V_{CC}=3.3\;V/3.465\;V,V_{DD}=1.2\;V/1\\ \text{valid input signal} \end{array}$                                                                                                                                                                                                                                                                                     | .27 V, HPD = H, No                                                                                                                                                                                                                        |     | 50                 | 100                | mW   |
| P <sub>SD2</sub> <sup>(3)(4)(5)</sup> | Device power in power down                    | OE = L, $V_{CC}$ = 3.3 V/3.465 V, $V_{DD}$ = 1.2 V/1                                                                                                                                                                                                                                                                                                                                                     | .27 V                                                                                                                                                                                                                                     |     | 10                 | 30                 | mW   |
| I <sub>CC1</sub> <sup>(3)(4)</sup>    | VCC supply current (TMDS 6Gpbs retimer mode)  | IN_Dx: V <sub>ID PP</sub> = 1200 mV, 6 Gbps TMDS pa                                                                                                                                                                                                                                                                                                                                                      | $ \begin{array}{l} E = H,  V_{CC} = 3.3  V/3.465  V,  V_{DD} = 1.2  V/1.27  V \\ N_{D}X:  V_{ID_{PP}} = 1200  mV,  6  Gbps  TMDS  pattern \\ 2C_{E}N/PIN = L,  PRE_{S}EL = NC,  EQ_{C}TL = NC, \\ DA_{C}TL/CLK_{C}TL = 0  V \end{array} $ |     | 131                | 150                | mA   |
| I <sub>DD1</sub> <sup>(3) (4)</sup>   | VDD supply current (TMDS 6Gpbs retimer mode)  | IN_Dx: V <sub>ID_PP</sub> = 1200 mV, 6 Gbps TMDS pa                                                                                                                                                                                                                                                                                                                                                      | DE = H, V <sub>CC</sub> = 3.3 V/3.465 V, VDD = 1.2 V/1.27 V<br>N_Dx: V <sub>ID_PP</sub> = 1200 mV, 6 Gbps TMDS pattern<br>2C_EN/PIN = L, PRE_SEL = NC, EQ_CTL = NC,<br>SDA CTL/CLK CTL = 0 V                                              |     | 332                | 350                | mA   |
| I <sub>CC2</sub> <sup>(3)(4)</sup>    | VCC supply current (TMDS 6Gpbs redriver mode) | IN_Dx: V <sub>ID_PP</sub> = 1200 mV, 2.97 Gbps TMDS                                                                                                                                                                                                                                                                                                                                                      | DE = H, $V_{CC}$ = 3.3 V/3.465 V, $V_{DD}$ = 1.2 V/1.27 V<br>IN_Dx: $V_{ID_{PP}}$ = 1200 mV, 2.97 Gbps TMDS pattern<br>I2C_EN/PIN = L, PRE_SEL = NC, EQ_CTL = H,<br>SDA CTL /CLK_CTL = 0.V                                                |     | 92                 |                    | mA   |
| I <sub>DD2</sub> <sup>(3)(4)</sup>    | VDD supply current (TMDS 6Gpbs redriver mode) | $\begin{array}{l} - & - & - \\ - & - & - & - \\ - & - & - &$                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                           |     | 187                |                    | mA   |
| . (5)                                 |                                               | OE = H, V <sub>CC</sub> = 3.3 V/3.465 V, VDD = 1.2                                                                                                                                                                                                                                                                                                                                                       | 3.3 V rail <sup>(3)</sup>                                                                                                                                                                                                                 |     | 6                  | 15                 |      |
| I <sub>SD1</sub> <sup>(5)</sup>       | Standby current                               | V/1.27 V, HPD = H: No valid signal on<br>IN_CLK                                                                                                                                                                                                                                                                                                                                                          | 1.2 V rail                                                                                                                                                                                                                                |     | 40                 | 50 mA              | mA   |
| I (5)                                 |                                               | OE = L, V <sub>CC</sub> = 3.3 V/3.465 V, V <sub>DD</sub> = 1.2                                                                                                                                                                                                                                                                                                                                           | 3.3 V rail <sup>(3)</sup>                                                                                                                                                                                                                 |     | 2                  | 5                  |      |
| I <sub>SD2</sub> <sup>(5)</sup>       | Power-down current                            | V/1.27 V                                                                                                                                                                                                                                                                                                                                                                                                 | 1.2 V rail                                                                                                                                                                                                                                |     | 3.5                | 15                 | mA   |

(1)

(2)

The typical rating is simulated at 3.3 V V<sub>CC</sub> and 1.2 V V<sub>DD</sub> and at 27°C temperature unless otherwise noted The maximum rating is simulated at 3.465 V V<sub>CC</sub> and 1.27 V V<sub>DD</sub> and at 85°C temperature unless otherwise noted I<sub>CC</sub> is a direct result of the source design as the TMDS181x integrated receive termination resistor accounts for 85 to 110 mA. I<sub>DD</sub> is impacted by ARC usage. Connecting a 500 k $\Omega$  resistor to GND at SPDIF reduces the value by more than 20 mA (3)

(4)

(5) The measurements were made with no active source connected.



## 6.6 TMDS Differential Input Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                                        | TEST CONDITIONS                                    | MIN  | TYP <sup>(1)</sup> | MAX <sup>(2)</sup> | UNIT |
|-------------------------------|--------------------------------------------------|----------------------------------------------------|------|--------------------|--------------------|------|
| D <sub>R_RX_DATA_R</sub>      | TMDS data lanes data rate (Retimer Mode)         |                                                    | 0.25 |                    | 6                  | Gbps |
| D <sub>R_RX_DATA_R</sub><br>D | TMDS data lanes data rate (Redriver Mode)        |                                                    | 0.25 |                    | 3.4                | Gbps |
| D <sub>R_RX_CLK</sub>         | TMDS clock lanes clock rate                      |                                                    | 25   |                    | 340                | MHz  |
| t <sub>RX_DUTY</sub>          | Input clock duty circle                          |                                                    | 40%  | 50%                | 60%                |      |
| t <sub>CLK_JIT</sub>          | Input clock jitter tolerance                     |                                                    |      |                    | 0.3                | Tbit |
| t <sub>DATA_JIT</sub>         | Input data jitter tolerance                      | Test the TTP2, see Figure 12                       |      |                    | 150                | ps   |
| t <sub>RX_INTRA</sub>         | Input intrapair skew tolerance                   | Test at TTP2 when DR = 1.6 Gbps, see Figure 12     | 112  |                    |                    | ps   |
| t <sub>RX_INTER</sub>         | Input interpair skew tolerance                   |                                                    |      |                    | 1.8                | ns   |
| E <sub>QH(D)</sub>            | Fixed EQ gain for data lane<br>IN_D(0,1,2)n/p    | EQ_SEL/A0 = H; fixed EQ gain, test at 6<br>Gbps    |      | 15                 |                    | dB   |
| E <sub>QL(D)</sub>            | Fixed EQ gain for data lane<br>IN_D(0,1,2)n/p    | EQ_SEL/A0 = L; fixed EQ gain, test at 6<br>Gbps    |      | 7.5                |                    | dB   |
| E <sub>QZ(D)</sub>            | Adaptive EQ gain for data lane<br>IN_D(0,1,2)n/p | EQ_SEL/A0 = NC; adaptive EQ<br>(Retimer Mode Only) | 2    |                    | 15                 | dB   |
| E <sub>Q(c)</sub>             | EQ gain for clock lane IN_CLKn/p                 | EQ_SEL/A0 = H,L,NC                                 |      | 3                  |                    | dB   |
| R <sub>INT</sub>              | Input differential termination impedance         |                                                    | 85   | 100                | 115                | Ω    |
| V <sub>ITERM</sub>            | Input termination voltage                        | OE = H                                             |      | 3.3                | 3.465              | V    |

(1) The typical rating is simulated at 3.3 V V<sub>CC</sub> and 1.2 V V<sub>DD</sub> and at 27°C unless otherwise noted (2) The maximum rating is simulated at 3.465 V V<sub>CC</sub> and 1.27 V V<sub>DD</sub> and at 85°C unless otherwise noted

SLASE75D -AUGUST 2015-REVISED SEPTEMBER 2017

**ISTRUMENTS** www.ti.com

ÈXAS

## 6.7 TMDS Differential Output Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                                                                               | TEST CONDITIONS                                                                                                | MIN                                                                         | TYP <sup>(1)</sup> | MAX <sup>(2)</sup>    | UNIT |  |
|------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------|-----------------------|------|--|
|                        | Single-ended high level output<br>voltage<br>Data rate ≤1.65 Gbps                                       | PRE_SEL = NC; TX_TERM_CTL = H; OE<br>= H; DR = 750 Mbps; VSadj = 7.06 kΩ;                                      | V <sub>CC</sub> – 10                                                        |                    | V <sub>CC</sub> + 10  |      |  |
| V <sub>OH</sub>        | Single-ended high level output<br>voltage<br>Data rate >1.65 Gbps and<br><3.4 Gbps                      | PRE_SEL = NC; TX_TERM_CTL = NC;<br>OE = H; DR = 2.97 Gbps; VSadj = 7.06 kΩ;                                    | V <sub>CC</sub> -200                                                        |                    | V <sub>CC</sub> + 10  | V    |  |
|                        | Single-ended high level output<br>voltage<br>Data rate >3.4 Gbps and < 6<br>Gbps <sup>(2)</sup>         | PRE_SEL = NC; TX_TERM_CTL = L; OE<br>= H; DR = 6 Gbps; VSadj = 7.06 kΩ;                                        | V <sub>CC</sub> – 400                                                       |                    | V <sub>CC</sub> + 10  |      |  |
|                        | Single-ended low level output<br>voltage<br>Data rate ≤1.65 Gbps                                        | PRE_SEL = NC; TX_TERM_CTL = H; OE<br>= H; DR = 750 Mbps; VSadj = 7.06 k $\Omega$ ;                             | V <sub>CC</sub> – 600                                                       |                    | V <sub>CC</sub> - 400 |      |  |
| V <sub>OL</sub>        | Single-ended low level output<br>voltage<br>Data rate >1.65 Gbps and<br><3.4 Gbps                       | PRE_SEL = NC; TX_TERM_CTL = NC;<br>OE = H; DR = 2.97 Gbps; VSadj = 7.06 kΩ;                                    | V <sub>CC</sub> – 700                                                       |                    | V <sub>CC</sub> – 400 | V    |  |
|                        | Single-ended low level output<br>voltage<br>Data rate >3.4 Gbps and < 6<br>Gbps <sup>(2)</sup>          | PRE_SEL = NC; TX_TERM_CTL = L; OE<br>= H; DR = 6 Gbps; VSadj = 7.06 kΩ;                                        | V <sub>CC</sub> – 1000                                                      |                    | V <sub>CC</sub> – 400 |      |  |
| V <sub>SWING_DA</sub>  | Single-ended output voltage swing on data lane                                                          | PRE_SEL = NC; TX_TERM_CTL =<br>H/NC/L; OE = H; DR = 270 Mbps/2.97/6<br>Gbps VSadj = 7.06 kΩ;                   | 400                                                                         | 500                | 600                   | mV   |  |
| Varme                  | Single-ended output voltage                                                                             | PRE_SEL = NC; TX_TERM_CTL = H; OE<br>= H; Data rate $\leq$ 3.4 Gbps; VSadj = 7.06<br>$k\Omega$ ;               | 400                                                                         | 500                | 600                   | mV   |  |
| V <sub>SWING_CLK</sub> | swing on clock lane                                                                                     | PRE_SEL = NC; TX_TERM_CTL = NC;<br>OE = H; Data rate > 3.4 Gbps; VSadj = 7.06 k $\Omega$ ;                     | 200                                                                         | 300                | 400                   |      |  |
| $\Delta V_{SWING}$     | Change in single-end output voltage swing per 100 $\Omega$ $\Delta VSadj$                               |                                                                                                                |                                                                             | 20                 |                       | mV   |  |
| $\Delta V_{OCM(SS)}$   | Change in steady state output<br>common mode voltage<br>between logic levels                            |                                                                                                                | -5                                                                          |                    | 5                     | mV   |  |
| V <sub>OD(PP)</sub>    | Output differential voltage before pre-emphasis                                                         | $V_{SADJ} = 7.06 \text{ k}\Omega; \text{ PRE}SEL = \text{NC see}$<br>Figure 10                                 | 800                                                                         |                    | 1200                  | mV   |  |
| V <sub>OD(SS)</sub>    | Steady state output differential voltage                                                                | $V_{SADJ} = 7.06 \text{ k}\Omega; \text{ PRE}SEL = L, \text{ see}$<br>Figure 11                                | 600                                                                         |                    | 1075                  | mV   |  |
|                        |                                                                                                         | 3.4 Gbps < $R_{bit} \le 3.712$ Gps<br>TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H; VSadj = 7.06 k $\Omega$ ;     | 335                                                                         |                    |                       |      |  |
| V <sub>OD_range</sub>  | Total TMDS data lanes output<br>differential voltage for<br>HDMI2.0. Retimer Mode Only<br>See Figure 14 | 3.712 Gbps < $R_{bit}$ < 5.94 Gbps<br>TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H; VSadj = 7.06 k $\Omega$ ;     | $-19.66 \times$<br>$(R_{bit}^2) +$<br>$(106.74 \times R_{bit})$<br>+ 209.58 |                    |                       | mV   |  |
|                        |                                                                                                         | 5.94 Gbps $\leq R_{bit} \leq 6.0$ Gbps<br>TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H; VSadj = 7.06 k $\Omega$ ; | 150                                                                         |                    |                       |      |  |
| I <sub>OS</sub>        | Short-circuit current limit                                                                             | Main link output shorted to GND                                                                                |                                                                             |                    | 50                    | mA   |  |
| I <sub>LEAK</sub>      | Failsafe condition leakage current                                                                      | $V_{CC} = 0 V$ ; $V_{DD} = 0 V$ ; TMDS Outputs<br>pulled to 3.3 V through 50 $\Omega$ resistor;                |                                                                             |                    | 45                    | μA   |  |
| R <sub>TERM</sub>      | Source termination resistance for HDMI2.0                                                               |                                                                                                                | 75                                                                          |                    | 150                   | Ω    |  |

The typical rating is simulated at 3.3 V V<sub>CC</sub> and 1.2 V V<sub>DD</sub> and at 27°C unless otherwise noted The maximum rating is simulated at 3.465 V V<sub>CC</sub> and 1.27 V V<sub>DD</sub> and at 85°C unless otherwise noted (1)

(2)



## 6.8 DDC, I<sup>2</sup>C, HPD, and ARC Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                                        | TEST CONDITIONS                                                                        | MIN                   | TYP <sup>(1)</sup> | MAX <sup>(2)</sup>  | UNIT |
|------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|--------------------|---------------------|------|
| DDC AND I <sup>2</sup> | c                                                                |                                                                                        |                       |                    |                     |      |
| V <sub>I-DC</sub>      | SCL/SDA_SNK, SCL/SDA_SRC DC input voltage                        |                                                                                        | -0.3                  |                    | 5.5                 | V    |
|                        | SCL/SDA_CTL, DC input voltage                                    |                                                                                        | -0.3                  |                    | 3.6                 | V    |
| N/                     | SCL/SDA_SNK, SCL/SDA_SRC Low level input voltage                 |                                                                                        |                       |                    | $0.3 \times V_{CC}$ | V    |
| V <sub>IL</sub>        | SCL/SDA_CTL Low level input voltage                              |                                                                                        |                       |                    | $0.3 \times V_{CC}$ | V    |
|                        | SCL/SDA_SNK, SCL/SDA_SRC high level input voltage                |                                                                                        | 3                     |                    |                     | V    |
| V <sub>IH</sub>        | SCL/SDA_CTL high level input voltage                             |                                                                                        | 0.7 x V <sub>CC</sub> |                    |                     | V    |
| N/                     | SCL/SDA_CTL, SCL/SDA_SRC low                                     | $I_0 = 3 \text{ mA} \text{ and } V_{CC} > 2 \text{ V}$                                 |                       |                    | 0.4                 | ν.   |
| V <sub>OL</sub>        | level output voltage                                             | $I_0 = 3 \text{ mA and } V_{CC} < 2 \text{ V}$                                         |                       |                    | $0.2 \times V_{CC}$ | V    |
| f <sub>SCL</sub>       | SCL clock frequency fast I2C mode<br>for local I2C control       |                                                                                        |                       |                    | 400                 | kHz  |
| C <sub>bus</sub>       | Total capacitive load for each bus line (DDC and local I2C pins) |                                                                                        |                       |                    | 400                 | pF   |
| HPD                    |                                                                  | +                                                                                      | •                     |                    |                     |      |
| V <sub>IH</sub>        | High-level input voltage                                         | HPD_SNK                                                                                | 2.1                   |                    |                     | V    |
| V <sub>IL</sub>        | Low-level input voltage                                          | HPD_SNK                                                                                |                       |                    | 0.8                 | V    |
| V <sub>OH</sub>        | High-level output voltage                                        | I <sub>OH</sub> = -500 μA; HPD_SRC,                                                    | 2.4                   |                    | 3.6                 | V    |
| V <sub>OL</sub>        | Low-level output voltage                                         | I <sub>OL</sub> = 500 μA; HPD_SRC,                                                     | 0                     |                    | 0.1                 | V    |
| I <sub>LEAK</sub>      | Failsafe condition leakage current                               | V <sub>CC</sub> = 0 V; V <sub>DD</sub> = 0 V; HPD_SNK = 5 V;                           |                       |                    | 40                  | μA   |
|                        | High-level input current                                         | Device powered; $V_{IH} = 5 V$ ;<br>$I_{H\_HPD}$ includes $R_{pdHPD}$ resistor current |                       |                    | 40                  | μA   |
| IH_HPD                 | nightevel input current                                          | Device powered; $V_{IL} = 0.8 V$ ; $I_{L_HPD}$ includes $R_{pdHPD}$ resistor current   |                       |                    | 30                  | μΛ   |
| R <sub>pdHPD</sub>     | HPD input termination to GND                                     | $V_{CC} = 0 V$                                                                         | 150                   | 190                | 220                 | kΩ   |
| SPDIF AND              | ARC                                                              | -                                                                                      |                       |                    |                     |      |
| V <sub>EL</sub>        | Operating DC voltage for single mode ARC output                  | Test at ARC_OUT, see Figure 22                                                         | 0                     |                    | 5                   | V    |
| V <sub>IN_DC</sub>     | Operating DC voltage for SPDIF input                             |                                                                                        |                       |                    | 0.05                | V    |
| V <sub>SP_SW</sub>     | Signal amplitude of SPDIF input                                  |                                                                                        | 0.2                   | 0.5                | 0.6                 | V    |
| V <sub>EISWING</sub>   | Signal amplitude on the ARC output                               | Test at ARC_OUT, 55 $\Omega$ external termination resistor, see Figure 22              | 0.4                   | 0.5                | 0.6                 | V    |
| CLK_ARC                | Signal frequency on ARC                                          | Test at ARC_OUT, see Figure 22                                                         | 3.687                 | 5.645<br>±0.1%     | 13.517              | MHz  |
| Duty cycle             | Output clock duty cycle                                          |                                                                                        | 45%                   | 50%                | 55%                 |      |
| Data rate              | SPDIF input DR                                                   |                                                                                        | 7.373                 | 11.29              | 27.034              | Mbps |
| t <sub>EDGE</sub>      | Rise/fall time for ARC output                                    | From 10% to 90% voltage level                                                          |                       |                    | 0.4                 | UI   |
| R_IN_SPDIF             | Input termination resistance for SPDIF                           | -                                                                                      |                       | 75                 |                     | Ω    |
| R <sub>est</sub>       | Single mode output termination resistance                        | 0.1 MHz to 128× the maximum frame rate                                                 | 36                    | 55                 | 75                  | Ω    |

(1) The typical rating is simulated at 3.3 V V<sub>CC</sub> and 1.2 V V<sub>DD</sub> and at 27°C unless otherwise noted (2) The maximum rating is simulated at 3.465 V V<sub>CC</sub> and 1.27 V V<sub>DD</sub> and at 85°C unless otherwise noted

#### TMDS181, TMDS1811

SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017

TEXAS INSTRUMENTS

www.ti.com

## 6.9 Power-Up and Operation Timing Requirements

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                 |                                                                | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d1</sub> | $V_{DD}$ stable before $V_{CC}$                                | 0   |     | 200 | μs   |
| t <sub>d2</sub> | $V_{\text{DD}}$ and $V_{\text{CC}}$ stable before OE assertion | 100 |     |     | μs   |
| t <sub>d3</sub> | CDR active operation after retimer mode initial                |     |     | 15  | ms   |
| t <sub>d4</sub> | CDR turn off time after retimer mode de-assert                 |     |     | 120 | ns   |
| VDD_ramp        | V <sub>DD</sub> supply ramp up requirements                    |     |     | 100 | ms   |
| VCC_ramp        | V <sub>CC</sub> supply ramp up requirements                    |     |     | 100 | ms   |

(1) See *Operation Timing* for more information



Figure 1. Power-Up Timing for TMDS181



Figure 2. CDR Timing for TMDS181



#### 6.10 TMDS Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                                                                              | TEST CONDITIONS                                                                                                                                                                | MIN  | TYP <sup>(1)</sup> | MAX <sup>(2)</sup> | UNIT |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|--------------------|------|
| REDRIVER                 | MODE                                                                                                                                   |                                                                                                                                                                                |      |                    |                    |      |
| d <sub>R</sub>           | Data rate (redriver mode)                                                                                                              |                                                                                                                                                                                | 250  |                    | 3400               | Mbps |
| t <sub>PLH</sub>         | Propagation delay time (low to high)                                                                                                   |                                                                                                                                                                                | 250  |                    | 600                | ps   |
| t <sub>PHL</sub>         | Propagation delay time (high to low)                                                                                                   |                                                                                                                                                                                | 250  |                    | 800                | ps   |
| t <sub>T1(1.4b)</sub>    | Transition time (rise and fall time); measured at 20% and 80% levels for data lanes. TMDS clock meets $t_{T3}$ for all three times.    | TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H; 1.48 Gbps and 2.97 Gbps data<br>lines, 148 MHz and 297 MHz clock                                                                    | 75   |                    |                    | ps   |
| t <sub>T3</sub>          |                                                                                                                                        | TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H; 1.48 Gbps, 2.97 Gbps                                                                                                                | 100  |                    |                    | ps   |
| t <sub>SK_INTRA</sub>    | Intra-pair output skew                                                                                                                 | Default setting for internal intra-pair skew<br>adjust, TX_TERM_CTL = NC; PRE_SEL =<br>NC; 1.48 Gbps, 2.97 Gbps; See Figure 8                                                  |      |                    | 40                 | ps   |
| t <sub>SK_INTER</sub>    | Inter-pair output skew                                                                                                                 | Default setting for internal inter-pair skew<br>adjust, TX_TERM_CTL = NC; PRE_SEL =<br>NC; 1.48 Gbps, 2.97 Gbps; See Figure 8                                                  |      |                    | 100                | ps   |
| t <sub>JITD1(1.4b)</sub> | Total output data jitter<br>HDMI1.4b                                                                                                   | DR = 2.97 Gbps, PRE_SEL = NC,<br>EQ_SEL/A0 = NC ; . See Figure 12 at<br>TTP3                                                                                                   |      |                    | 0.2                | Tbit |
| t <sub>JITC1(1.4b)</sub> | Total output clock jitter                                                                                                              | CLK = 25 MHz, 74.25 MHz, 75 MHz, 150<br>MHz, 297 MHz                                                                                                                           |      |                    | 0.25               | Tbit |
| RETIMER M                | ODE                                                                                                                                    |                                                                                                                                                                                |      |                    |                    |      |
| d <sub>R</sub>           | Data rate (retimer mode)                                                                                                               |                                                                                                                                                                                | 0.25 |                    | 6                  | Gbps |
| d <sub>XVR</sub>         | Automatic redriver to retimer crossover (when selected)                                                                                | Measured with input signal applied = 200 mVpp                                                                                                                                  | 0.75 | 1                  | 1.25               | Gbps |
| f <sub>CROSSOVER</sub>   | Crossover frequency hysteresis                                                                                                         |                                                                                                                                                                                |      | 250                |                    | MHz  |
| PLLB <sub>W</sub>        | Data retimer PLL bandwidth                                                                                                             | Default loop bandwidth setting                                                                                                                                                 |      | 0.4                | 1                  | MHz  |
| t <sub>ACQ</sub>         | Input clock frequency detection<br>and retimer acquisition time                                                                        |                                                                                                                                                                                |      | 180                |                    | μs   |
| I <sub>JT1</sub>         | Input clock jitter tolerance                                                                                                           | Tested when data rate >1.0Gbps                                                                                                                                                 |      |                    | 0.3                | Tbit |
| t <sub>T1(2.0)</sub>     | <b>-</b>                                                                                                                               | TX_TERM_CTL = L; PRE_SEL = NC; 6<br>Gbps data lines,                                                                                                                           | 45   |                    |                    | ps   |
| t <sub>T1 (1.4b)</sub>   | Transition time (rise and fall<br>time); measured at 20% and<br>80% levels for data lanes.<br>TMDS clock meets t <sub>T3</sub> for all | TX_TERM_CTL = NC; PRE_SEL = NC;<br>1.48 Gbps and 2.97 Gbps data lines, 148<br>MHz and 297 MHz clock                                                                            | 75   |                    |                    | ps   |
| t <sub>T3</sub>          | three times.                                                                                                                           | TX_TERM_CTL = NC; PRE_SEL = NC;<br>1.48 Gbps, 2.97 Gbps, 6 Gbps data lines,<br>148 MHz, 297 MHz clock                                                                          | 100  |                    |                    | ps   |
| t <sub>DCD</sub>         | OUT_CLK ± duty cycle                                                                                                                   |                                                                                                                                                                                | 40%  | 50%                | 60%                |      |
| t <sub>SK_INTER</sub>    | Inter-pair output skew                                                                                                                 | Default setting for internal inter-pair skew<br>adjust, TX_TERM_CTL = NC; PRE_SEL =<br>NC; 1.48 Gbps, 2.97 Gbps, 6 Gbps data<br>lines, 148 MHz, 297 MHz clock; See<br>Figure 8 |      |                    | 0.2                | Tch  |
| t <sub>sk_intra</sub>    | Intra-pair output skew                                                                                                                 | Default setting for internal intra-pair skew<br>adjust, TX_TERM_CTL = NC; PRE_SEL =<br>NC; 1.48 Gbps, 2.97 Gbps, 6 Gbps data<br>lines, 148 MHz, 297 MHz clock; See<br>Figure 8 |      |                    | 0.15               | Tbit |
| t <sub>JITC1(1.4b)</sub> | Total output clock jitter                                                                                                              | CLK = 25 MHz, 74.25 MHz, 75 MHz, 150<br>MHz, 297 MHz                                                                                                                           |      |                    | 0.25               | Tbit |

 $\begin{array}{ll} \text{(1)} & \text{The typical rating is simulated at 3.3 V V_{CC} and 1.2 V V_{DD} and at 27^{\circ}\text{C} unless otherwise noted} \\ \text{(2)} & \text{The maximum rating is simulated at 3.465 V V_{CC} and 1.27 V V_{DD} and at 85^{\circ}\text{C} unless otherwise noted} \\ \end{array}$ 

SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017

www.ti.com

STRUMENTS

XAS

## **TMDS Switching Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                 | TEST CONDITIONS                                                                        | MIN TYP <sup>(1)</sup> MAX <sup>(2)</sup>                                    | UNIT |
|-------------------------|-------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------|
| t <sub>JITC1(2.0)</sub> |                                           | DR = 6 Gbps: CLK = 150 MHz                                                             | 0.3                                                                          | Tbit |
|                         |                                           | 3.4 Gbps < $R_{bit} \le$ 3.712 Gps<br>TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H        | 0.4                                                                          |      |
|                         | Total output data jitter<br>See Figure 14 | 3.712 Gbps < R <sub>bit</sub> < 5.94 Gbps<br>TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H | -0.0332R <sub>bit</sub> <sup>2</sup> +<br>0.2312R <sub>bit</sub> +<br>0.1998 | Tbit |
|                         |                                           | 5.94 Gbps $\leq R_{bit} \leq 6.0$ Gbps<br>TX_TERM_CTL = NC; PRE_SEL = NC;<br>OE = H    | 0.6                                                                          |      |

## 6.11 HPD Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                              | TEST CONDITIONS                                | MIN | TYP <sup>(1)</sup> | MAX <sup>(2)</sup> | UNIT |
|----------------------|----------------------------------------------------------------------------------------|------------------------------------------------|-----|--------------------|--------------------|------|
| t <sub>PD(HPD)</sub> | Propagation delay from HPD_SNK to HPD_SRC; rising edge and falling edge <sup>(2)</sup> | See Figure 16; not valid during switching time |     | 40                 | 120                | ns   |
| t <sub>T(HPD)</sub>  | HPD logical disconnected timeout                                                       | See Figure 17                                  |     | 2                  |                    | ms   |

(1) The typical rating is simulated at 3.3 V V<sub>CC</sub> and 1.2 V V<sub>DD</sub> and at 27°C unless otherwise noted (2) The maximum rating is simulated at 3.465 V V<sub>CC</sub> and 1.27 V V<sub>DD</sub> and at 85°C unless otherwise noted

## 6.12 DDC and I<sup>2</sup>C Switching Characteristics

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                      | PARAMETER                                        | TEST CONDITIONS                                                                        | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>r</sub>       | Rise time of both SDA and SCL signals            | V <sub>CC</sub> = 3.3 V                                                                |     |     | 300 | ns   |
| t <sub>f</sub>       | Fall time of both SDA and SCL signals            |                                                                                        |     |     | 300 | ns   |
| t <sub>HIGH</sub>    | Pulse duration, SCL high                         |                                                                                        | 0.6 |     |     | μS   |
| t <sub>LOW</sub>     | Pulse duration, SCL low                          |                                                                                        | 1.3 |     |     | μS   |
| t <sub>SU1</sub>     | Setup time, SDA to SCL                           |                                                                                        | 100 |     |     | ns   |
| t <sub>ST, STA</sub> | Setup time, SCL to start condition               |                                                                                        | 0.6 |     |     | μS   |
| t <sub>HD,STA</sub>  | Hold time, start condition to SCL                |                                                                                        | 0.6 |     |     | μS   |
| t <sub>ST,STO</sub>  | Setup time, SCL to stop condition                |                                                                                        | 0.6 |     |     | μS   |
| t <sub>(BUF)</sub>   | Bus free time between stop and start condition   |                                                                                        | 1.3 |     |     | μS   |
| t <sub>PLH1</sub>    | Propagation delay time, low-to-high-level output | Source to sink: 100kbps pattern;<br>Cb(Sink) = 400 pF <sup>(1)</sup> ; see Figure 20   |     | 360 |     | ns   |
| t <sub>PHL1</sub>    | Propagation delay time, high-to-low-level output |                                                                                        |     | 230 |     | ns   |
| t <sub>PLH2</sub>    | Propagation delay time, low-to-high-level output | Sink to source: 100kbps pattern;<br>Cb(Source) = 100 pF <sup>(1)</sup> ; see Figure 21 |     | 250 |     | ns   |
| t <sub>PHL2</sub>    | Propagation delay time, high-to-low-level output |                                                                                        |     | 200 |     | ns   |

(1) Cb = total capacitance of one bus line in pF.



## 6.13 Typical Characteristics



## 7 Parameter Measurement Information



Figure 6. TMDS Main Link Test Circuit

TEXAS INSTRUMENTS

www.ti.com

#### **Parameter Measurement Information (continued)**









Figure 9. HDMI/DVI TMDS Output Common Mode Measurement



#### TMDS181, TMDS181I SLASE75D – AUGUST 2015 – REVISED SEPTEMBER 2017





TTP3

TTP4

## Parameter Measurement Information (continued)

A. The FR4 trace between TTP1 and TTP2 is designed to emulate 1 to 8 inches of FR4, AC coupling capacitor, connector, and another 1 to 8 inches of FR4. Trace width = 4 mils.  $100-\Omega$  differential impedance.

TTP2TTP2\_EQ

B. All jitter is measured at a BER of 10-9

TTP1

- C. Residual jitter reflects the total jitter measured at TTP4 minus the jitter measured at TTP1
- D. AVCC = 3.3 V
- E.  $R_T = 50 \Omega$ ,
- F. The input signal from parallel Bert does not have any pre-emphasis. Refer to Recommended Operating Conditions.

Figure 12. HDMI Output Jitter Measurement



TEXAS INSTRUMENTS

TTP4\_EQ

www.ti.com







#### A. See Table 1.



#### Table 1. Output Eye Mask V and H Values

| TMDS Data Rate (Gbps) | H (T <sub>bit</sub> )                                                  | V (mV)                                                                |
|-----------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 3.4 < DR < 3.712      | 0.6                                                                    | 335                                                                   |
| 3.712 < DR < 5.94     | -0.0332R <sub>bit</sub> <sup>2</sup> +0.2312 R <sub>bit</sub> + 0.1998 | -19.66R <sub>bit</sub> <sup>2</sup> + 106.74R <sub>bit</sub> + 209.58 |
| 5.94 ≤ DR ≤ 6.0       | 0.4                                                                    | 150                                                                   |



Figure 15. HPD Test Circuit







Figure 17. HPD Logic Disconnect Timeout



#### TMDS181, TMDS181I SLASE75D – AUGUST 2015–REVISED SEPTEMBER 2017













Figure 20. DDC Propagation Delay – Source to Sink



Figure 21. DDC Propagation Delay – Sink to Source







TEXAS INSTRUMENTS

www.ti.com

## 8 Detailed Description

#### 8.1 Overview

The TMDS181 is a DVI or HDMI<sup>™</sup> retimer. The TMDS181 supports four TMDS channels, audio return channel (SPDIF\_IN/ARC\_OUT), hot plug detect, and DDC interfaces. The TMDS181 supports signaling rates up to 6 Gbps in retimer mode to allow for the highest resolutions of 4k2k60p 24 bits per pixel and up to WUXGA 16-bit color depth or 1080p with higher refresh rates. In redriver mode it supports HDMI1.4b with data rates up to 3.4 Gbps. The TMDS181 can be configured to support the HDMI2.0a standard which includes higher data rate, lower clock swing, and clock frequency. The TMDS181 can automatically configure itself as a redriver at low data rate (<1.0 Gbps) or as a retimer above this data rate. For passing compliance and reducing system-level design issues, several features are included such as TMDS output amplitude adjust using an external resistor on the VSADJ pin and source termination selection control. Device operation and configuration can be programmed by pin strapping or I<sup>2</sup>C. Four TMDS181s can be used on one I<sup>2</sup>C bus when I2C\_EN enable and device address set by A0/A1.

To reduce active power, the TMDS181 supports dual power supply rails of 1.2 V on VDD and 3.3 V on VCC. There are several methods of power management, such as going into power-down mode using three methods:

- HPD is low
- Writing a 1 to register 09h[3]
- De-asserting OE

De-asserting OE clears the I<sup>2</sup>C registers, thus once reasserted the device must be reprogrammed if I<sup>2</sup>C was used for device setup. Upon return to normal active operation from reasserted OE or reasserted HPD, the TMDS181 requires the source to write a 1 to the TMDS\_CLOCK\_RATIO\_STATUS bit for the TMDS181 to resume 1/40<sup>th</sup> clock mode. The TMDS181 does not reset this bit based upon a DDC read transaction. The SIG\_EN pin enables the signal detect circuit that provides an automatic power-management feature during normal operation. When no valid signal is present on the inputs, the device will enter standby mode. By disabling the detect circuit, the receiver block is always on. DDC bridge supports the HDMI2.0 SCDC communication, 100 Kbps data rate default and 400 kbps adjustable by software.

TMDS181 supports both fixed EQ gain control or adaptive equalization to compensate for different lengths of input cables or board traces. The EQ gain can be software adjusted by I<sup>2</sup>C control or selection between two fixed values or adaptive (Retimer Mode Only) equalization by pin strapping EQ\_SEL pin. The customer can pull up or down TX\_TERM\_CTL through a 65 k $\Omega$  resistor to change the termination impedance for improved output performance when working in HDMI1.4b or leave it not connected. When not connected, the TMDS181 in conjunction with the rate detect automatically changes its output termination to meet HDMI1.4b or HDMI2.0a needs. For HDMI1.4b a transmitter termination of 150  $\Omega$  to 300  $\Omega$  is allowed for data rates above 2 Gbps to compensate for reflections. The automatic termination selection will configure the TMDS181 for this. It is important to note that there are times that this is not the best solution and no termination may be needed to pass compliance. For HDMI2.0a the 75  $\Omega$  to 150  $\Omega$  transmitter termination is required and the link will not work if this is not set.

The TMDS181 supports the audio return channel to support HDMI1.4b. To make implementation easier, the TMDS181 supports input pin swapping and input polarity swap. When swapping the input pins, IN\_CLK and IN\_D2 swap and IN\_D1 and IN\_D0 swap with each other. Swap works in both retimer and redriver mode. Polarity swap exchanges the N and P channel polarity in each input lane and is only available during retimer mode. Lane swap and polarity swap can be implemented at the same time in retimer mode.

Two temperature gradient versions of the device are available: extended commercial temperature range 0°C to 85°C (TMDS181) and industrial temperature range from –40°C to 85°C (TMDS181I).



## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

## 8.3 Feature Description

#### 8.3.1 Reset Implementation

When OE is de-asserted, control signal inputs are ignored; the HDMI inputs and outputs are high impedance. It is critical to transition the OE from a low level to a high level after the  $V_{CC}$  supply has reached the minimum recommended operating voltage. Achieve this transition by a control signal to the OE input, or by an external capacitor connected between OE and GND. To ensure the TMDS181 is properly reset, the OE pin must be deasserted for at least 100  $\mu$ s before being asserted. When OE is reasserted, the TMDS181 must be

#### TMDS181, TMDS181I

SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017



www.ti.com

#### Feature Description (continued)

reprogrammed if it was programmed by  $I^2C$  and not pin strapping. When implementing the external capacitor, the size of the external capacitor depends on the power up ramp of the V<sub>CC</sub> supply, where a slower ramp-up results in a larger-value external capacitor. Refer to the latest reference schematic for TMDS181; consider approximately 200 nF capacitor as a reasonable first estimate for the size of the external capacitor. Figure 24 and Figure 25 show both OE implementations.



Figure 24. External Capacitor Controlled OE



Figure 25. OE Input from Active Controller

#### 8.3.2 Operation Timing

TMDS181 starts to operate after the OE signal is properly set after power-up timing completes. See Figure 1, Figure 2, and *Power-Up and Operation Timing Requirements*. If OE is held low until  $V_{DD}$  and  $V_{CC}$  become stable, there is no rail sequence requirement.

#### 8.3.3 Swap and Polarity Working

TMDS181 incorporates swap function, which can set the input lanes in swap mode. The IN\_D2 routes to the OUT\_CLK position. The IN\_D1 swaps with IN\_D0. The swap function only changes the input pins. The EQ setup follows the new mapping (see Figure 26). This function can be used with the SWAP/POL pin 1 and control the register 0x09h bit 7 for SWAP enable. Lane swap function works in both redriver and retimer mode.

The TMDS181 can also swap the input polarity signals. When SWAP/POL is high the n and p pins on each lane will swap. Polarity swap only works when in retimer mode. Take care when this function is enabled and the device is in automatic crossover mode between redriver and retimer modes. When the data rate drops to the redriver level, the polarity swap is lost.

Normal OperationSWAP = L or CSR 0x09h bit 7 is 1'b1 $IN_D2 \rightarrow OUT_D2$  $IN_D2 \rightarrow OUT_CLK$  $IN_D1 \rightarrow OUT_D1$  $IN_D1 \rightarrow OUT_D0$  $IN_D0 \rightarrow OUT_D0$  $IN_D0 \rightarrow OUT_D1$  $IN_CLK \rightarrow OUT_CLK$  $IN_CLK \rightarrow OUT_D2$ 





Figure 26. TMDS181 Swap Function

## 8.3.4 TMDS Inputs

Standard TMDS terminations are integrated on all TMDS inputs. External terminations are not required. Each input data channel contains an adaptive or fixed equalizer to compensate for cable or board losses. The voltage at the TMDS input pins must be limited below the absolute maximum ratings. An unused input should not be connected to ground because this would result in excessive current flow damaging the device. An unused input channel can be externally biased to prevent output oscillation. The complementary input pin is recommended to be grounded through a 1 k $\Omega$  resistor and the other pin left open. The input pins can be polarity changed through the local I<sup>2</sup>C register when in retimer mode.

## 8.3.5 TMDS Inputs Debug Tools

There are two methods for debugging a system to make sure the inputs to the TMDS181 are valid. A TMDS error checker is implemented to provide a rough bit error rate per data lane. This allows the system implementer to determine how the link between the source and TMDS181 is performing on all three data lanes. See *RX PATTERN VERIFIER CONTROL/STATUS Register*.

If a high error count is evident, the TMDS181 has a way to view the general eye quality. A tool is available that uses the I<sup>2</sup>C link to download the data that can be plotted for an eye diagram. This is available per data lane. This tool also provides a method to turn on an internal PRBS generator that will transmit a data signal on the data pins. A clock at the proper frequency is required on the IN\_CLK pins to generate the expected output data rate.

Copyright © 2015–2017, Texas Instruments Incorporated

#### TMDS181, TMDS1811

SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017



www.ti.com

#### 8.3.6 Receiver Equalizer

Equalizers are used to clean up inter-symbol interference (ISI) jitter or loss from the bandwidth-limited board traces and cables. TMDS181 supports fixed receiver equalizer (Retimer and Redriver Mode) and adaptive receiver equalizer (Retimer Mode) by setting the EQ\_SEL/A0 pin or through I<sup>2</sup>C reg0Ah[5]. When EQ\_SEL/A0 is high, the EQ gain is fixed to 14 dB and when set low ,the EQ gain is set to 7.5 dB. TMDS181 operates in adaptive equalizer mode when the EQ\_SEL/A0 pin is left floating. The EQ gain is automatically adjusted based on the data rate to compensate for trace or cable loss. Various fixed EQ values can be set through local I<sup>2</sup>C control, reg0Dh[5:1]. The fixed EQ value can be programmed for both the data and clock. Adaptive equalization is the default setting.



Figure 27. Adaptive EQ Gain Curve for >3.4 Gbps

#### 8.3.7 Input Signal Detect Block

When SIG\_EN is enabled, the TMDS looks for a valid TMDS clock signal input. The device is fully functional when a valid signal is detected. If no valid TMDS clock signal is detected, the device enters standby mode waiting for a valid signal at the clock input. The internal CDR is shut down and all of the TMDS outputs are in high-Z status. TMDS signal detect circuit can be set as enable by SIG\_EN pin or through local I<sup>2</sup>C control but is default disabled. Implementer should activate this function in normal operation for power saving.

#### 8.3.8 Audio Return Channel

The audio return channel in TMDS181 enables a TV, through a single HDMI cable, to send audio data upstream to an A/V receiver or surround audio controller, increasing user flexibility and eliminating the need for any separate S/PDIF audio connection. The TMDS181 supports single mode audio return channel. Customer can import the S/PDIF signal to SPDIF\_IN and send out the signal from ARC\_OUT and pass through the general HDMI cable to audio receiver. By I<sup>2</sup>C control, customer can disable ARC\_OUT by register. Default enable after initialize.

#### 8.3.9 Transmitter Impedance Control

HDMI2.0a standard requires a termination impedance in the 75  $\Omega$  to 150  $\Omega$  range for data rates >3.4 Gbps. Source termination is disabled at data rates <2 Gbps. When the data rate is between 2 Gbps and 3.4 Gbps, the output signal may be better if the termination value is between 150  $\Omega$  to 300  $\Omega$ , depending upon system implementation. It is important to note that there are times that this is not the best solution and no termination may be needed to pass compliance. TMDS181 supports three different source termination impedances for HDMI1.4b and HDMI2.0a. Pin 36, TX\_TERM\_CTL, offers a selection option to choose the output termination impedance value. This function can be programmed using I<sup>2</sup>C, reg0Bh[4:3] TX\_TERM\_CTL. For HDMI2.0a the 75  $\Omega$  to 150  $\Omega$  transmitter termination is required and the link will not work if this is not set.

#### **Table 3. TX Termination Control**

| PIN 36<br>CONFIGURATION | DESCRIPTION                                                                                                                                                                                                                                           |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TX_TERM_CTL = H         | The transmitter has no termination                                                                                                                                                                                                                    |
| TX_TERM_CTL = L         | The transmit termination impedance is approximately 75 $\Omega$ to 150 $\Omega$ to support HDMI2.0a                                                                                                                                                   |
| TX_TERM_CTL = NC        | Automatically selects the impedance<br>• DR > 3.4 Gbps - 75 $\Omega$ to 150 $\Omega$ differential near end termination<br>• 2 Gbps > DR < 3.4 Gbps - 150 $\Omega$ to 300 $\Omega$ differential near-end termination<br>• DR < 2 Gbps - No termination |

#### 8.3.10 TMDS Outputs

A 1% precision resistor, 7.06 k $\Omega$ , is recommended to be connected from VSADJ pin to ground to allow the differential output swing to comply with TMDS signal levels. The differential output driver provides a typical 10 mA current sink capability, which provides a typical 500 mV voltage drop across a 50  $\Omega$  termination resistor.



Figure 28. TMDS Driver and Termination Circuit

Referring to Figure 28, if  $V_{CC}$  (TMDS181 supply) and AVCC (sink termination supply) are both powered, the TMDS output signals are high impedance when OE = high. The normal operating condition is that both supplies are active. Refer to Figure 28, if  $V_{CC}$  is on and AVCC is off, the TMDS outputs source a typical 5-mA current through each termination resistor to ground. A total of 33 mW of power is consumed by the terminations independent of the OEB logical selection. When AVCC is powered on, normal operation (OE controls output impedance) is resumed. When the power source of the device is off and the power source to termination is on, the  $I_{O(off)}$  output leakage current specification ensures the leakage current is limited to 45  $\mu$ A or less. The  $V_{OD}$  of the clock and data lanes can be reduced through I<sup>2</sup>C. See Table 12 for details. Figure 3 shows the different output voltages based on the different VSADJ settings.

#### 8.3.11 Pre-Emphasis/De-Emphasis

The TMDS181 provides de-emphasis as a way to compensate for ISI loss between the TMDS181 outputs to a TMDS receiver. There are two methods to implement this function. When in pin strapping mode the PRE\_SEL pin controls this function. The PRE\_SEL pin provides - 2 dB or 0 dB de-emphasis, which allows the output signal pre-conditioning to offset interconnect losses from the TMDS181 device to the TMDS receiver. De-emphasis is recommended to be set at 0 dB while connecting to a receiver through short PCB route. When pulled to ground though a 65 k $\Omega$  resistor - 2 dB can be realized, see Figure 11. When using I<sup>2</sup>C, reg0Ch[1:0] is used to make these adjustments.

As there are times that true pre-emphasis may be the best solution there are two ways to accomplish this. If pin strapping is being used the best method is to reduce the VSADJ resistor value thus increasing the VOD swing and then pulling the PRE\_SEL pin to ground using the 65 k $\Omega$  resistor, see Figure 29. If using I<sup>2</sup>C there are two methods to accomplish this. The first is similar to pin strapping by reducing the VSADJ resistor value and then implementing - 2 dB de-emphasis. The second method is to set reg0Ch[7:5] = 011 and set reg0Ch[1:0] = 01 which will accomplish the same pre-emphasis setting, see Figure 30.



#### NOTE

De-emphasis is only implement able during retimer mode. In redriver mode this function is not available.



Figure 29. Output Pre-Emphasis Using Pin Strapping

TEXAS INSTRUMENTS

www.ti.com



Figure 30. Output Pre-Emphasis Using I<sup>2</sup>C

#### 8.4 Device Functional Modes

#### 8.4.1 Retimer Mode

Clock and data recovery circuits (CDR) are used to track, sample, and retime the equalized data bit streams. The CDRs are designed with a loop bandwidth to minimize the amount of jitter transfer from the video source to the TMDS outputs. Input jitter within the CDR's PLL bandwidth, < 1 MHz will be transferred to the TMDS outputs. Higher frequency jitter above the CDR loop bandwidth is attenuated, providing a jitter cleaning function to reduce the amount of high frequency jitter from the video source. The retimer is automatically activated at pixel clock approximately above 100 MHz when jitter cleaning is needed for robust operation when this option is enabled (default). The retimer operates at about 1 Gbps to 6 Gbps DR.

When systems switch to higher data rates above 3.4 Gbps, the CDR operates at between 85 MHz to 150 MHz pixel clock (3.4+ to 6.0 Gbps), supporting up to 4K2K high resolution with a 60 Hz refresh rate, or 3D 1080p HDTV. At pixel clock below 100 MHz, the TMDS181 automatically bypasses the internal retimer and operates as a redriver. When the video source changes resolution, the internal retimer starts the acquisition process to determine the input clock frequency and acquire lock to new data bit streams. During the clock frequency detection period and the retimer acquisition period that last approximately 7 ms, the TMDS drivers can be kept active (default) or programmed to be disabled to avoid sending invalid clock or data to the downstream receiver. The TMDS181 can be configured to work as a redriver (full range), crossover (redriver-retimer), and retimer (full range).



#### **Device Functional Modes (continued)**

#### 8.4.2 Redriver Mode

The TMDS181 also has a redriver mode that can be enabled through I<sup>2</sup>C, at reg0Ah[1:0] DEV\_FUNC\_MODE, which compensates for ISI channel loss. In this mode, power is reduced as the CDR and PLL are turned off. When in automatic mode, the TMDS181 is in redriver mode for data rates <1.0 Gbps. By using I<sup>2</sup>C, the device can be put in redriver mode for the complete data range of 250 Mbps to 3.4 Gbps. This is done by writing a 00 to register 0Ah[1:0]. If the link has excessive random jitter, then retimer mode is the best operating mode. When in redriver mode, the device only compensates for ISI loss. When in redriver mode compliance is not guaranteed as skew compensation and retiming functions are disabled. If a significant amount of random jitter is present, the system may not pass compliance at the connector.

#### 8.4.3 DDC Training for HDMI2.0a Data Rate Monitor

As part of discovery, the source reads the sink's E-EDID information to understand the capabilities of the sink. Part of this read is HDMI Forum Vendor Specific Data Block (HF-VSDB) MAX\_TMDS\_Character\_Rate byte to determine the data rate supported. Depending upon the value, the source writes to slave address 0xA8 offset 0x20 bit1, TMDS\_CLOCK\_RATIO\_STATUS. The TMDS181 snoops this write to determine the TMDS clock ratio and thus sets its own TMDS\_CLOCK\_RATIO\_STATUS bit accordingly. If a 1 is written, then the TMDS clock is set to 1/40<sup>th</sup> of TMDS bit period. If a 0 is written, then the TMDS clock is set to 1/10<sup>th</sup> of TMDS bit period. If a 0 is written, then the TMDS clock is set to 1/10<sup>th</sup> of TMDS bit period. The TMDS181 defaults to 1/10<sup>th</sup> of TMDS bit period unless a 1 is written to address 0xA8 offset 0x20 bit 1. When HPD is deasserted, this bit is reset to default values. If the source does not write this bit, the TMDS181 will not be configured for TMDS clock 1/40<sup>th</sup> mode in support of HDMI2.0a. As the TMDS181 is in the system link, but not recognized as part of the link, it is possible that the source could read the sink EDID where this bit is set and does not rewrite this bit. If the TMDS181 has entered a power-down state, this bit is cleared and does not re-set on a read. To work properly, the bit has to be set again with a write by the source.

#### 8.4.4 DDC Functional Description

The TMDS181 solves sink/source level issues by implementing a master/slave control mode for the DDC bus. When the TMDS181 detects the start condition on the DDC bus from the SDA\_SRC/SCL\_SRC, it will transfer the data or clock signal to the SDA\_SNK/SCL\_SNK with little propagation delay. When SDA\_SNK detects the feedback from the downstream device, the TMDS181 will pull up or pull down the SDA\_SRC bus and deliver the signal to the source.

The DDC link defaults to 100 kbps but can be set to various values including 400 kbps by setting the correct value to address 0Bh through the I<sup>2</sup>C interface. The DDC lines are 5 V tolerant when the device is powered off.

#### NOTE

The TMDS181 utilizes clock stretching for DDC transactions. As there are sources and sinks that do not perform this function correctly a system may not work correctly as DDC transactions are incorrectly transmitted/received. To overcome this a snoop configuration can be implemented where the SDA/SCL from the source is connected directly to the SDA/SCL sink. The TMDS181 will need its SDA\_SNK and SCL\_SNK pins connected to this link in order to correctly configure the TMDS\_CLOCK\_RATIO\_STATUS bit. Care must be taken when this configuration is being implemented as the voltage levels for DDC between the source and sink may be different, 3.3 V vs 5 V; See Figure 35 and See Figure 36

#### 8.4.5 Mode Selection Functional Description

Mode selection definition: This bit lets the receiver know where the device is located in a system for the purpose of centering the AEQ point. The TMDS181 is targeting sink applications, so the default value is 1, which will center the EQ at 12 to 13 dB depending upon TMDS\_CLOCK\_RATIO\_STATUS value (see *Equalization Control Register*). If the TMDS181 is in a source application, the value should be changed to a value of 0, which centers the EQ at 6.5 to 7.5 dB depending upon the TMDS\_CLOCK\_RATIO\_STATUS value.



#### 8.5 Register Maps

## 8.5.1 Local I<sup>2</sup>C Overview

The TMDS181 local I<sup>2</sup>C interface is always enabled, but will only be able to overwrite pin strapped features when I2C\_EN/PIN is high. The SCL\_CTL and SDA\_CTL terminals are used for I<sup>2</sup>C clock and data respectively. The TMDS181 I<sup>2</sup>C interface conforms to the two-wire serial interface defined by the I<sup>2</sup>C Bus Specification, Version 2.1 (January 2000), and supports the fast mode transfer up to 400 kbps.

The device address byte is the first byte received following the START condition from the master device. The 7bit device address for TMDS181 decides by the combination of EQ\_SEL/A0 and A1. Figure 31 clarifies the TMDS181 target address.

| A1/A0 | 7 (MSB) | 6 | 5 | 4 | 3 | 2 | 1 | 0 (W/R) | HEX   |
|-------|---------|---|---|---|---|---|---|---------|-------|
| 00    | 1       | 0 | 1 | 1 | 1 | 1 | 0 | 0/1     | BC/BD |
| 01    | 1       | 0 | 1 | 1 | 1 | 0 | 1 | 0/1     | BA/BB |
| 10    | 1       | 0 | 1 | 1 | 1 | 0 | 0 | 0/1     | B8/B9 |
| 11    | 1       | 0 | 1 | 1 | 0 | 1 | 1 | 0/1     | B6/B7 |

| Figure 31. | <b>TMDS181</b> | I <sup>2</sup> C Device | Address | Description |
|------------|----------------|-------------------------|---------|-------------|
|------------|----------------|-------------------------|---------|-------------|

The typical source application of the TMDS181 is as a retimer in a TV connecting the HDMI output connector and an internal HDMI transmit through flat cables. The register setup can adjust by source side. When TMDS181 is used in a sink side application, it receives data from input connector and transmits to receiver. Local I<sup>2</sup>C buses run at 400 kHz supporting fast-mode I<sup>2</sup>C operation.

The following procedure is used to write to the TMDS181 I<sup>2</sup>C registers:

- 1. The master initiates a write operation by generating a start condition (S), followed by the TMDS181 7-bit address and a zero-value W/R bit to indicate a write cycle.
- 2. The TMDS181 acknowledges the address cycle.
- 3. The master presents the sub-address (I<sup>2</sup>C register within TMDS181) to be written, consisting of one byte of data, MSBfirst.
- 4. The TMDS181 acknowledges the sub-address cycle.
- 5. The master presents the first byte of data to be written to the  $I^2C$  register.
- 6. The TMDS181 acknowledges the byte transfer.
- 7. The master may continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the TMDS181.
- 8. The master terminates the write operation by generating a stop condition (P).

The following procedure is used to read the TMDS181 I<sup>2</sup>C registers.

- 1. The master initiates a read operation by generating a start condition (S), followed by the TMDS181 7-bit address and a one-value W/R bit to indicate a read cycle.
- 2. The TMDS181 acknowledges the address cycle.
- 3. The TMDS181 transmits the contents of the memory registers MSB-first starting at register 00h.
- 4. The TMDS181 waits for either an acknowledge (ACK) or a not-acknowledge (NACK) from the master after each byte transfer; the I<sup>2</sup>C master acknowledges reception of each data byte transfer.
- 5. If an ACK is received, the TMDS181 transmits the next byte of data.
- 6. The master terminates the read operation by generating a stop condition (P).

#### NOTE

Upon reset, the TMDS181 sub-address is always set to 0x00. When no sub-address is included in a read operation, the TMDS181 sub-address increments from the previous acknowledged read or write data byte. If it is required to read from a sub-address that is different from the TMDS181 internal sub-address, a write operation with only a sub-address specified is needed before performing the read operation.



Refer to Local <sup>P</sup>C Control Bit Access TAG Convention for TMDS181 local I<sup>2</sup>C register descriptions. Reads from reserved fields not described return zeros, and writes are ignored.

#### 8.5.2 Local I<sup>2</sup>C Control Bit Access TAG Convention

Reads from reserved fields return zero, and writes to read-only reserved registers are ignored. All addresses not defined by this specification are considered reserved. Reads from these addresses return zero and writes are ignored.

#### **BIT ACCESS TAG CONVENTIONS**

A table of bit descriptions is typically included for each register description that indicates the bit field name, field description, and the field access tags. Table 4 describes the field access tags.

|            |        | _                                                                              |
|------------|--------|--------------------------------------------------------------------------------|
| ACCESS TAG | NAME   | DESCRIPTION                                                                    |
| R          | Read   | The field will be read by software                                             |
| W          | Write  | The field will be written by software                                          |
| S          | Set    | The field will be set by a write of 1. Writes of 0 to the field have no effect |
| U          | Update | Hardware may autonomously update this field                                    |

#### **Table 4. Field Access Tags**

#### 8.5.3 CSR Bit Field Definitions

#### 8.5.3.1 ID Registers

| ADDRESS | BITS | DESCRIPTION                                                                                                                                                                                                               | ACCESS |
|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 00h~07h | 7:0  | DEVICE_ID<br>These fields return a string of ASCII characters "TMDS181" followed by one space<br>character.<br>TMDS181: Address 0x00 - 0x07 = {- 0x54"T", 0x4D"M", 0x44"D", 0x53"S", 0x31"1",<br>0x38"8", 0x31"1", 0x20}, | R      |
| 08h     | 7:0  | REV _ID. This field identifies the device revision.<br>0000001 – TMDS181 revision 1                                                                                                                                       | R      |

#### **Table 5. ID Registers Field Descriptions**

## 8.5.3.2 MISC CONTROL Register

| ADDRESS | BITS | DEFAULT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ACCESS |
|---------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 09h     | 7    | 1'b0    | LANE_SWAP. This field swaps the input lanes as per Figure 26.<br><b>0 – Disable (default) no lane swap</b><br>1 – Enable: Swaps input lanes (redriver and retimer mode)<br>Note: Field is loaded from SWAP/POL pin; Writes are ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                                                                                        | RWU    |
| 6       |      | 1'b0    | LANE_POLARITY swaps the input data and clock lanes polarity.<br><b>0 – Disabled (default) no polarity swap</b><br>1 – Swaps the input data and clock lane polarity (retimer mode only)<br>Note: Field is loaded from SWAP/POL pin; Writes are ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                                                                         | RWU    |
|         | 5    | 1'b0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R      |
|         | 4    | 1'b0    | <ul> <li>SIG_EN. This field enables the clock lane activity detect circuitry. (Redriver mode only because the retimer requires a clock input to work, so without a clock input, the device enters standby regardless)</li> <li><b>0</b> – <b>Disable (default) Clock detector circuit closed and receiver always works in normal operation.</b></li> <li>1 – Enable, clock detector circuit makes the receiver automatically enter the standby state when no valid data detect.</li> <li>Note: Field is loaded from SIG_EN pin; Writes are ignored when I2C_EN/PIN = 0</li> </ul> | RWU    |
|         | 3    | 1'b0    | PD_EN<br><b>0 – Normal working (default)</b><br>1 – Forced power down by I <sup>2</sup> C, lowest power state                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW     |
|         | 2    | 1'b0    | HPD_AUTO_PWRDWN_DISABLE<br><b>0 – Automatically enters power-down mode based on HPD_SNK (default)</b><br>1 – Does not automatically enter power down mode                                                                                                                                                                                                                                                                                                                                                                                                                         | RW     |
|         | 1:0  | 2'b10   | I2C_DR_CTL. I <sup>2</sup> C data rate supported for configuring device.<br>00 – 5 Kbps<br>01 – 10 Kbps<br><b>10 – 100 Kbps (default)</b><br>11 – 400 Kbps (Note: HPD_AUTO_PWRDWN_DISABLE must be set before enabling<br>400 Kbps mode)                                                                                                                                                                                                                                                                                                                                           | RW     |
| 0Ah     | 7    | 1'b1    | Application mode selection (see <i>Device Functional Modes</i> )<br>TMDS181<br>0 – Source<br><b>1 – Sink (default)</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RW     |
|         | 6    | 1'b0    | HPDSNK_GATE_EN. The field sets the functional relationship between HPD_SNK<br>and HPD_SRC.<br><b>0 – HPD_SNK passed through to the HPD_SRC (default)</b><br>1 – HPD_SNK does not pass through to the HPD_SRC.                                                                                                                                                                                                                                                                                                                                                                     | RW     |
|         | 5    | 1'b1    | EQ_ADA_EN. This field enables the equalizer functioning state.<br>0 – Fixed EQ<br><b>1 – Adaptive EQ (default)</b><br>Writes are ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                                                                                                                                                                                      | RWU    |
|         | 4    | 1'b1    | EQ_EN. This field enables the equalizer.<br>0 EQ disable<br><b>1 – EQ enable (default)</b><br>Writes are ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW     |
|         | 3    | 1'b0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R      |
| _       | 2    | 1'b0    | APPLY_RXTX_CHANGES, Self-clearing write-only bit.<br>Writing a 1 to this bit will apply new TX_TERM, HDMI_TWPST1, EQ_EN,<br>EQ_ADA_EN, VSWING, Fixed EQ Value settings to the clock and data lanes. Writes<br>to the respective registers do not take immediate effect.<br>This bit does not need to be written if I <sup>2</sup> C configuration occurs while HPD_SNK are<br>low, I <sup>2</sup> CPD_EN = 1 or there is no HDMI clock applied and SIGN_EN is high.                                                                                                               | W      |
|         | 1:0  | 2'b01   | DEV_FUNC_MODE. This field selects the device working function mode.<br>00 – Redriver mode: 250 Mbps – 3.4 Gbps<br><b>01 – Automatic redriver to retimer crossover at 1.0 Gbps (default)</b><br>10 – Automatic retimer when HDMI2.0a based upon<br>TMDS_CLOCK_RATIO_STATUS<br>11 – Retimer mode across full range 250 Mbps to 6 Gbps<br>When changing crossover point, need to toggle PD_EN or toggle external HPD_SNK.                                                                                                                                                            | RW     |

# Table 6. MISC CONTROL Register Field Descriptions

TMDS181, TMDS181I SLASE75D – AUGUST 2015–REVISED SEPTEMBER 2017

# NSTRUMENTS www.ti.com

ÈXAS

## Table 6. MISC CONTROL Register Field Descriptions (continued)

| ADDRESS    | BITS      | DEFAULT                                                                                                                                                                                                                                                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ACCESS |
|------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 0Bh        | 7:5       | 3'b000                                                                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R      |
|            | 4:3 2'b00 |                                                                                                                                                                                                                                                         | TX_TERM_CTL. Controls termination for HDMI TX.<br><b>00 – No termination (default)</b><br>01 – 150 $\Omega$ to 300 $\Omega$<br>10 – Reserved<br>11 – 75 $\Omega$ to 150 $\Omega$<br>Note: Writes are ignored when I2C_EN/PIN = 0; reflects the value of TX_TERM_CTL<br>pin.                                                                                                                                                                                                                                                                                                                            | RWU    |
|            | 2         | 1'b0                                                                                                                                                                                                                                                    | DDC_DR_SEL Defines the DDC output speed for DDC bridge<br><b>0 = 100 kbps (default)</b><br>1 = 400 kbps (Note: HPD_AUTO_PWRDWN_DISABLE must be set before enabling<br>400 Kbps mode)                                                                                                                                                                                                                                                                                                                                                                                                                   | RW     |
|            | 1         | 1'b0                                                                                                                                                                                                                                                    | TMDS_CLOCK_RATIO_STATUS. This field is updated from snoop of DDC write to slave address 0xA8 offset 0x20 bit 1 that occurred on the SDA_SRC/SCL_SRC interface. When bit 1 of address 0xA8 offset 0x20 in the SCDC register set is written to a 1'b1, then this field will be set to a 1'b1. When bit 1 of address 0xA8 offset 0x20 is written to a 1'b0, then this field will be set to a 1'b0. This field is reset to default value whenever HPD_SNK is de-asserted for greater than 2 ms.<br><b>0 – TMDS Clock is 1/10 of TMDS bit period (default)</b><br>1 – TMDS Clock is 1/40 of TMDS bit period | RWU    |
|            | 0         | 1'b0                                                                                                                                                                                                                                                    | DDC_TRAIN_SETDISABLE; This field indicate the DDC training block function status.<br>If disabled the device will only work in HDMI1.x or DVI modes.<br><b>0 – DDC training enable (default)</b><br>1 – DDC training disable<br>Note: To force TMDS_CLOCK_RATIO_STATUS to 1 this register bit must be set to 1<br>which will force the 1/40 mode for HDMI2.0                                                                                                                                                                                                                                            | RW     |
| 4:2 3'b000 | 3'b000    | VSWING_DATA: Data output swing control<br><b>000 – Vsadj set (default)</b><br>001 – Increase by 7%<br>010 – Increase by 14%<br>011 – Increase by 21%<br>100 – Decrease by 30%<br>101 – Decrease by 21%<br>110 – Decrease by 14%<br>111 – Decrease by 7% | RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
|            | 4:2       | 3'b000                                                                                                                                                                                                                                                  | VSWING_CLK: Clock output swing control: Default is set by Vsadj resistor value and<br>the value of reg_0Dh[0].<br><b>000 – Vsadj (default)</b><br>001 – Increase by 7%<br>010 – Increase by 14%<br>011 – Increase by 21%<br>100 – Decrease by 30%<br>101 – Decrease by 21%<br>110 – Decrease by 14%<br>111 – Decrease by 7%                                                                                                                                                                                                                                                                            | RW     |
|            | 1:0       | 2'b00                                                                                                                                                                                                                                                   | HDMI_TWPST1[1:0]. HDMI de-emphasis FIR post-cursor-1 signed tap weight.<br>(Retimer Mode Only)<br><b>00 – No de-emphasis (default)</b><br>01 – 2 dB de-emphasis<br>10 – Reserved<br>11 – Reserved<br>Note: Reflects value of PRE_SEL pin; Writes are ignored when I2C_EN/PIN = 0                                                                                                                                                                                                                                                                                                                       | RWU    |



### 8.5.3.3 Equalization Control Register

| ADDRESS | BITS | DEFAULT | DESCRIPTION                                                                                                                                                                                   |                      | ACCESS |
|---------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|
| 0Dh     | 7:6  | 2'b00   | Reserved                                                                                                                                                                                      |                      | R      |
|         | 5:3  | 1'b000  | Data lane EQ – Sets fixed EQ values                                                                                                                                                           |                      | RW     |
|         |      |         | HDMI1.x                                                                                                                                                                                       | HDMI2.0a             |        |
|         |      |         | 000 – 0 dB (default)                                                                                                                                                                          | 000 – 0 dB (default) |        |
|         |      |         | 001 – 4.5 dB                                                                                                                                                                                  | 001 – 3 dB           |        |
|         |      |         | 010 – 6.5 dB                                                                                                                                                                                  | 010 – 5 dB           |        |
|         |      |         | 011 – 8.5 dB                                                                                                                                                                                  | 011 – 7.5 dB         |        |
|         |      |         | 100 – 10.5 dB                                                                                                                                                                                 | 100 – 9.5 dB         |        |
|         |      |         | 101 – 12 dB                                                                                                                                                                                   | 101 – 11 dB          |        |
|         |      |         | 110 – 14 dB                                                                                                                                                                                   | 110 – 13 dB          |        |
|         |      |         | 111 – 16.5 dB                                                                                                                                                                                 | 111 – 14.5 dB        |        |
|         | 2:1  | 1'b00   | Clock lane EQ - Sets fixed EQ values                                                                                                                                                          |                      | RW     |
|         |      |         | HDMI1.x                                                                                                                                                                                       | HDMI2.0a             |        |
|         |      |         | 00 – 0 dB (default)                                                                                                                                                                           | 00 – 0 dB (default)  |        |
|         |      |         | 01 – 1.5 dB                                                                                                                                                                                   | 01 – 1.5 dB          |        |
|         |      |         | 10 – 3 dB                                                                                                                                                                                     | 10 – 3 dB            |        |
|         |      |         | 11 – RSVD                                                                                                                                                                                     | 11 – 4.5 dB          |        |
|         | 0    | 1'b0    | DIS_HDMI2_SWG:<br><b>0</b> – Clock V <sub>OD</sub> is half of set values when TMDS_CL<br>in HDMI2.0a mode (default)<br>1 – Disables TMDS_CLOCK_RATIO_STATUS contro<br>swing is at full swing. | RW                   |        |

### Table 7. Equalization Control Register Field Descriptions

ISTRUMENTS

ÈXAS

### 8.5.3.4 RX PATTERN VERIFIER CONTROL/STATUS Register

### Table 8. RX PATTERN VERIFIER CONTROL/STATUS Register Field Description<sup>(1)</sup>

| ADDRESS | BITS | DEFAULT  | DESCRIPTION                                                                                                                                                                                                                                                                                                         | ACCESS |
|---------|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 0Eh     | 7:4  | 4'b0000  | PV_SYNC[3:0]. Pattern timing pulse. This field is updated for 8UI once every cycle of the PRBS generator. 1 bit per lane.                                                                                                                                                                                           | R      |
|         | 3:0  | 4'b0000  | PV_LD[3:0]. Load pattern-verifier controls into RX lanes. When asserted high, the PV_TO, PV_SEL, PV_LEN, PV_CP20, and PV_CP values are enabled into the corresponding RX lane. These values are then latched and held when PV_LD[n] is subsequently deasserted low. 1 bit per lane.                                 | RWU    |
| 0Fh     | 7:4  | 4'b0000  | PV_FAIL[3:0]. Pattern verification mismatch detected. 1 bit per lane.                                                                                                                                                                                                                                               | RU     |
|         | 3:0  | 4'b0000  | PV_TIP[3:0]. Pattern search/training in progress. 1 bit per lane.                                                                                                                                                                                                                                                   | RU     |
| 10h     | 7    | 1'b0     | PV_CP20. Customer pattern length 20/16 bits.<br><b>0 – 16 bits (default)</b><br>1 – 20 bits                                                                                                                                                                                                                         | RW     |
|         | 6    | 1'b0     | Reserved                                                                                                                                                                                                                                                                                                            | R      |
| -       | 5:3  | 3'b000   | PV_LEN[2:0]. PRBS pattern length<br><b>000 - PRBS7 (default)</b><br>001 - PRBS11<br>010 - PRBS23<br>011 - PRBS31<br>100 - PRBS15<br>101 - PRBS15<br>110 - PRBS20<br>111 - PRBS20                                                                                                                                    | RW     |
|         | 2:0  | 3'b000   | PV_SEL[24:0]. Pattern select control<br><b>000 – Disabled (default)</b><br>001 – PRBS<br>010 - Clock<br>011 - Custom<br>1xx – Timing only mode with sync pulse spacing defined by PV_LEN                                                                                                                            | RW     |
| 11h     | 7:0  | 'h00     | PV_CP[7:0]. Custom pattern data.                                                                                                                                                                                                                                                                                    | RW     |
| 12h     | 7:0  | 'h00     | PV_CP[15:8]. Custom pattern data.                                                                                                                                                                                                                                                                                   | RW     |
| 13h     | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                            | R      |
|         | 3:0  | 4'b0000  | PV_CP[19:16]. Custom pattern data. Used when PV_CP20 = 1'b1.                                                                                                                                                                                                                                                        | RW     |
| 14h     | 7:3  | 5'b00000 | Reserved                                                                                                                                                                                                                                                                                                            | R      |
|         | 2:0  | 3'b000   | PV_THR[2:0]. Pattern-verifier retain threshold.                                                                                                                                                                                                                                                                     | RW     |
| 15h     | 7    | 1'b0     | DESKEW_CMPLT. Indicates that TMDS lane deskew has completed when high.                                                                                                                                                                                                                                              | R      |
|         | 6:5  | 2'b00    | Reserved                                                                                                                                                                                                                                                                                                            | R      |
| _       | 4    | 1'b0     | BERT_CLR. Clear BERT counter (on rising edge).                                                                                                                                                                                                                                                                      | RSU    |
|         | 3    | 1'b0     | TST_INTQ_CLR. Clear latched interrupt flag.                                                                                                                                                                                                                                                                         | RSU    |
|         | 2:0  | 3'b000   | TST_SEL[2:0]. Test interrupt source select.                                                                                                                                                                                                                                                                         | RW     |
| 16h     | 7:4  | 4'b0000  | PV_DP_EN[3:0]. Enable datapath verified based on DP_TST_SEL, 1 bit per lane.                                                                                                                                                                                                                                        | RW     |
| -       | 3    | 1'b0     | Reserved                                                                                                                                                                                                                                                                                                            | R      |
|         | 2:0  | 3,P000   | DP_TST_SEL[2:0] Selects pattern reported by BERT_CNT[11:0], TST_INT[0] and<br>TST_INTQ[0] and PV_DP_EN is non-zero.<br><b>000 – TMDS disparity or data errors (default)</b><br>001 – FIFO errors<br>010 – FIFO overflow errors<br>011 – FIFO underflow errors<br>100 – TMDS deskew status<br>101,110,111 – Reserved | RW     |
| 17h     | 7:4  | 4'b0000  | TST_INTQ[3:0]. Latched interrupt flag. 1 bit per lane.                                                                                                                                                                                                                                                              | RU     |
|         | 3:0  | 4'b0000  | TST_INT[3:0]. Test interrupt flag. 1 bit per lane.                                                                                                                                                                                                                                                                  | RU     |
| 18h     | 7:0  | 'h00     | BERT_CNT[7:0]. BERT error count. Lane 0                                                                                                                                                                                                                                                                             | RU     |
| 19h     | 7:4  | 4'b0000  | Reserved                                                                                                                                                                                                                                                                                                            | R      |
| F       | 3:0  | 4'b0000  | BERT_CNT[11:8]. BERT error count. Lane 0                                                                                                                                                                                                                                                                            | RU     |

(1) If PV\_DP\_EN is used to monitor TMDS data path errors the counters for lanes 0, 1, 2, and 3 are ignored.

### Table 8. RX PATTERN VERIFIER CONTROL/STATUS Register Field Description<sup>(1)</sup> (continued)

| ADDRESS | BITS | DEFAULT   | DESCRIPTION                                                                                      | ACCESS |  |  |  |  |
|---------|------|-----------|--------------------------------------------------------------------------------------------------|--------|--|--|--|--|
| 1Ah     | 7:0  | 'h00      | BERT_CNT[19:12]. BERT error count. Lane 1                                                        | RU     |  |  |  |  |
| 1Bh     | 7:4  | 4'b0000   | Reserved                                                                                         | R      |  |  |  |  |
|         | 3:0  | 4'b0000   | BERT_CNT[23:20]. BERT error count. Lane 1                                                        | RU     |  |  |  |  |
| 1Ch     | 7:0  | 'h00      | BERT_CNT[31:24]. BERT error count. Lane 2                                                        | RU     |  |  |  |  |
| 1Dh     | 7:4  | 4'b0000   | Reserved                                                                                         | R      |  |  |  |  |
| -       | 3:0  | 4'b0000   |                                                                                                  |        |  |  |  |  |
| 1Eh     | 7:0  | 'h00      | BERT_CNT[19:12]. BERT error count. Lane 3                                                        | RU     |  |  |  |  |
|         | 7:4  | 4'b0000   | Reserved                                                                                         | R      |  |  |  |  |
| 1Fh     | 3:0  | 'h00      | BERT_CNT[23:20]. BERT error count. Lane 3                                                        | RU     |  |  |  |  |
| 20h     | 7    | 1'b0      | Power Down Status Bit.<br><b>0 – Normal Operation (default)</b><br>1 – Device in Power Down Mode | R      |  |  |  |  |
| -       | 6    | 1'b0      | Standy Status Bit.<br><b>0 – Normal Operation (default)</b><br>1 – Device in Standby Mode        | R      |  |  |  |  |
| -       | 5:0  | 6'b000000 | Reserved                                                                                         | R      |  |  |  |  |



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The TMDS181 was defined to work in many applications. This includes source applications like a Blu-ray<sup>™</sup> DVD player or AVR. The adaptive receive equalizer makes it ideal for sink applications like UHDTV, monitors, and projectors where cable length can be widely varied. When in a sink application, the designer must consider several system-level architectures. The TMDS181 is also capable of working in an active cable to extend the cable length even further.

### 9.2 Typical Applications

### 9.2.1 Source Side Application



Figure 32. TMDS181 in Source Side Application



### TMDS181, TMDS181I SLASE75D – AUGUST 2015 – REVISED SEPTEMBER 2017

### **Typical Applications (continued)**

### 9.2.1.1 Design Requirements

The TMDS181 can be designed into many different applications. All applications have certain requirements for the system to work properly. Two voltage rails are required to support the lowest power consumption possible. The OE pin must have a 0.1  $\mu$ F capacitor to ground. This pin can be driven by a processor, but the pin needs to change states after voltage rails have stabilized. The best way to configure the device is by using I<sup>2</sup>C. However, pin strapping is provided because I<sup>2</sup>C is not available in all cases. As sources may have different naming conventions, it is necessary to confirm that the link between the source and the TMDS181 are correctly mapped. A swap function is provide for the input pins in case signaling is reversed between source and device. The control pin values in Table 9 are based upon driving pins with a microcontroller; otherwise, the shown pullup/pulldown configuration meet device levels. Table 9 provides information on expected values in order to perform properly.

| -                                |                                                |  |  |  |  |  |  |  |  |  |
|----------------------------------|------------------------------------------------|--|--|--|--|--|--|--|--|--|
| DESIGN PARAMETER                 | VALUE                                          |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub>                  | 3.3 V                                          |  |  |  |  |  |  |  |  |  |
| V <sub>DD</sub>                  | 1.2 V                                          |  |  |  |  |  |  |  |  |  |
| Main link input voltage          | $V_{ID} = 75 \text{ mVpp to } 1.2 \text{ Vpp}$ |  |  |  |  |  |  |  |  |  |
| Control pin max voltage for low  | 65 k $\Omega$ resistor connected to GND        |  |  |  |  |  |  |  |  |  |
| Control pin voltage range mid    | Not connected                                  |  |  |  |  |  |  |  |  |  |
| Control pin min voltage for high | 65 k $\Omega$ resistor connected to Vcc        |  |  |  |  |  |  |  |  |  |
| VSADJ resistor                   | 7.06 kΩ 1%                                     |  |  |  |  |  |  |  |  |  |
|                                  |                                                |  |  |  |  |  |  |  |  |  |

| Table | 9. D | esign | Param | eters |
|-------|------|-------|-------|-------|
|-------|------|-------|-------|-------|

### 9.2.1.2 Detailed Design Procedure

The TMDS181 is a signal conditioning device that provides several forms of signal conditioning to support compliance for HDMI or DVI at a source connector. These forms of signal conditioning are accomplished using receive equalization, retiming, and output driver configure ability. The transmitter drives 2 to 3 inches of board trace and connector when compliance is required at the connector.

To design in the TMDS181 for a source side application, the designer must understand the following.

- Determine the loss profile between the GPU/chipset and the HDMI/DVI connector.
- Based upon this loss profile and signal swing, determine the optimal location for the TMDS181 in order to pass source electrical compliance, usually within 2 to 3 inches of the connector.
- Use the typical application Figure 32 for information on control pin resistors.
- The TMDS181 has a receiver adaptive equalizer, but can also be configured using EQ\_SEL control pin.
- Set the V<sub>OD</sub>, pre-emphasis and termination levels appropriately to support compliance by using the appropriate VSADJ resistor value and setting PRE\_SEL and TX\_TERM\_CTL control pins.
- The thermal pad must be connected to ground.
- See schematics in Figure 32 on recommended decoupling capacitors from  $V_{CC}$  pins to ground.

SLASE75D - AUGUST 2015 - REVISED SEPTEMBER 2017



www.ti.com

### 9.2.1.3 Application Curves



### 9.2.2 Sink Side Application

For a sink side application, HPD needs consideration. The TMDS181 drives the HPD signal to 3.3 V, which meets requirements, but if 5 V HPD signaling is required, the two circuits shown in Figure 35 are required. As sources are not consistent in implementing all aspects of the DDC link, TI recommends to configure the TMDS181 as per Figure 35. Another consideration for how HPD is implemented is the architecture and behavior of the HDMI RX/scalar. The standard requires sinks to clear the TMDS\_CLOCK\_RATIO\_STATUS in the SCDC when either +5 V power signal from source is not present or when hot plug detect pin goes low for 100 ms or more. When HPD goes low, the TMDS181 automatically clears this bit. The TMDS181 expects the TMDS\_CLOCK\_RATIO\_STATUS bit to be set with a write from source to receiver/sink. If this does not happen, the TMDS181 may come up in the wrong configuration. Until the HDMI ecosystem matures, TI recommends to implement sink application as per Figure 36 to address this.

Designing the TMDS181 into a sink side application requires similar care as for a source side application. However, because compliance is at the receiver, there is more flexibility for the transmitter to the HDMI RX/chipset link. Because many different reflection points are possible, the TMDS181 allows for swing, preemphasis, and transmitter termination control that can help minimize these reflections. The TMDS181 has a 3.3 V HPD drive capability which meets requirements. In cases where the designer needs to support 5 V HPD drive capability, the circuit shown in Figure 35 is required.

To design in the TMDS181 for a source side application, the designer must understand the following.

- Determine the loss profile between the RX/chipset and the HDMI/DVI connector
- Based upon this loss profile and signal swing, determine the optimal location for the TMDS181 to pass sink electrical compliance.
- Use the typical application Figure 35 for information on control pin resistors.
- The TMDS181 has a receiver adaptive equalizer, but can also be configured using EQ\_SEL control pin.
- Set the V<sub>OD</sub>, pre-emphasis and termination levels appropriately to support a link between TMDS181 and HDMI RX/chipset by using the appropriate VSADJ resistor value and setting PRE\_SEL and TX\_TERM\_CTL control pins.
- The thermal pad must be connected to ground.
- See schematics in Figure 35 on recommended decoupling capacitors from VCC pins to ground.
- Because the HDMI ecosystem supporting 4k2kp60 is not mature, TI recommends to design the TMDS181 into the sink application as shown in Figure 36.



HDMI/DVI HDMI RX/Scalar Connector 35 GND1 TMDS\_D2p D2p IN\_D2p OUT\_D2p 34 GND2 3 TMDS\_D2n D2n IN\_D2n OUT\_D2n 32 GND3 5 TMDS\_D1p D1p IN\_D1p OUT\_D1p 31 GND4 6 OUT\_D1n TMDS\_D1n D1n IN\_D1n 29 GND5 8 IN\_D0p OUT\_D0p TMDS\_D0p D0p 28 GND6 9 D0n IN\_D0n OUT\_D0n TMDS\_D0n 11 26 TMDS\_CLKp OUT\_CLKp IN\_CLKp TMDS\_CLKp 12 25 TMDS\_CLKn IN\_CLKn OUT\_CLKn TMDS\_CLKn Optional 5V OE 🦟 OE CASE\_GND1 If 5V is required. See 5V 47КΩ≷́ ≤ 47KΩ CASE\_GND2 HPD implementation 38 SCL\_SNK DDC\_SCL CASE\_GND3 below 39 HPD\_SRC DDC\_SDA SDA\_SNK HPD CASE\_GND4 HDMI\_5V 46 HDMI\_5V HDMI\_5V SCL\_SRC ≷ 0.01uF SDA ≤ 1κΩ 47 SDA\_SRC 45 1uF DDC\_SCI DDC\_SCL> SPDIF\_IN SPDIF 33 DDC\_SDA DDC SDA HPD\_SNK HPD 40 NC -500ΚΩ 18 CEC NC -CEC 2<sup>nd</sup> method to implement HPD in bypassing HPD\_SRC and tieing HPD\_SNK to 5V from HDMI Connecotr Reduces Power Consumption If ARC not used in system vcc 1uF 44 ARC\_OUT ARC ≶ 55Ω 65kΩ ≷ THERMAL PAD ≶ ≶ ≶ ≶ Ş 65kΩ 41 1 Implementation specific. May not be needed if Source has implemented GND SWAP/POL 7 10 GND I2C\_EN/PIN VCC 19 17 GND SIG\_EN 30 20 GND PRE\_SEL 21 EQ\_SEL/A0 2кΩ ≶ **≦**2KΩ 15 27 I2C\_SCL SCL\_CTL A1 16 36 I2C\_SDA SDA\_CTL TX\_TERM\_CTL Optional 42 Ş OE > 65kΩ ≥ Ş Ş Ş OE ≶ 3 65kΩ 0.1uF VDD ~~<u>22</u> VSADJ VCC 7.06KΩ VDD 0.1uF 0.1uf 0.1uf 0.1uf 0.01uf 0.01uf 10uF 0 202 S ő 8 202 1% 0.01uF 0.1uF 10uF 14 23 24 37 13 43 48 vcc VDD **5 V HPD Implementation** 5V 1kΩ ≥ 10Ω 1kΩ ≷ HPD 100Ω HPD\_SRC 100kΩ≥

Copyright © 2016, Texas Instruments Incorporated



### TMDS181, TMDS1811 SLASE75D – AUGUST 2015 – REVISED SEPTEMBER 2017

TEXAS INSTRUMENTS

www.ti.com



Figure 36. TMDS181 in Sink Side Application



### 9.2.3 Application Chain Showing DDC Connections

The DDC circuitry inside the TMDS181 allows multiple stage operation (see Figure 36). The retimer devices can be connected to any of the bus segments. The number of devices that can be connected in series is limited by repeater delay/time of flight considerations for the maximum bus speed requirements.



Figure 37. Typical Series Application

### 9.2.3.1 Detailed Design Procedure

#### 9.2.3.1.1 DDC Pullup Resistors

NOTE

This section is informational only and subject to change depending upon the specific system implementation.

The pullup resistor value is determined by two requirements.

1. The maximum sink current of the I<sup>2</sup>C buffer: The maximum sink current is 3 mA or slightly higher for an I<sup>2</sup>C driver supporting standard-mode I<sup>2</sup>C operation.

$$R_{up(min)} = \frac{V_{CC}}{I_{sink}}$$

2. The maximum transition time on the bus: The maximum transition time, T, of an I<sup>2</sup>C bus is set by an RC time constant. The parameter, k, can be calculated from Equation 3 by solving for t, the times at which certain voltage thresholds are reached. Different input threshold combinations introduce different values of t. Table 10 summarizes the possible values of k under different threshold combinations.

$$T = k \times RC$$

where

- R is the pullup resistor value.
- C is the total load capacitance.

$$V(t) = V_{DD} \times (1 - e^{\frac{-t}{RC}})$$

(1)

(2)

(3)

Copyright © 2015–2017, Texas Instruments Incorporated

0.9163

0.8473

0.7621

0.6931

0.6286

0.5596

Vth-\Vth+ 0.1VCC 0.15VCC 0.2VCC

0.25VCC

0.3VCC

www.ti.com

0.0690

|   |        | Table 1 | 0. Value k | upon Diffe | rent Input | Threshold | Voltages |         |        |
|---|--------|---------|------------|------------|------------|-----------|----------|---------|--------|
| + | 0.7VCC | 0.65VCC | 0.6VCC     | 0.55VCC    | 0.5VCC     | 0.45VCC   | 0.4VCC   | 0.35VCC | 0.3VCC |
|   | 1.0986 | 0.9445  | 0.8109     | 0.6931     | 0.5878     | 0.4925    | 0.4055   | 0.3254  | 0.2513 |
| ~ | 1.0415 | 0.8873  | 0.7538     | 0.6360     | 0.5306     | 0.4353    | 0.3483   | 0.2683  | 0.1942 |
|   | 0.9808 | 0.8267  | 0.6931     | 0.5754     | 0.4700     | 0.3747    | 0.2877   | 0.2076  | 0.1335 |

0.4055

0.3365

0.3102

0.2412

0.2231

0.1542

0.1431

0.0741

From Equation 1,  $R_{up(min)} = 5.5 \text{ V} / 3 \text{ mA} = 1.83 \text{ k}\Omega$  to operate the bus under a 5 V pullup voltage and provide <3 mA when the I<sup>2</sup>C device is driving the bus to a low state. If a higher sink current, for example 4 mA, is allowed, Rup(min) can be as low as 1.375 kΩ. If DDC working at standard mode of 100 Kbps, the maximum transition time T is fixed, 1 µs, and using the k values from Table 10, the recommended maximum total resistance of the pullup resistors on an I<sup>2</sup>C bus can be calculated for different system setups. If DDC working in fast mode of 400 Kbps, the transition time should be set at 300 ns according to I<sup>2</sup>C specification. To support the maximum load capacitance specified in the HDMI specification, calculate Ccable(max) = 700 pF / Csource = 50 pF / Ci = 50 pF, R(max) as shown in Table 11.

0.5108

0.4418

| Table 11. Pullup Resistor Upon Different Threshold Voltages and 800 pF Lo | ads |
|---------------------------------------------------------------------------|-----|
|---------------------------------------------------------------------------|-----|

| Vth-\Vth+ | 0.7VCC | 0.65VCC | 0.6VCC | 0.55VCC | 0.5VCC | 0.45VCC | 0.4VCC | 0.35VCC | 0.3VCC | UNIT |
|-----------|--------|---------|--------|---------|--------|---------|--------|---------|--------|------|
| 0.1VCC    | 1.14   | 1.32    | 1.54   | 1.8     | 2.13   | 2.54    | 3.08   | 3.84    | 4.97   | kΩ   |
| 0.15VCC   | 1.2    | 1.41    | 1.66   | 1.97    | 2.36   | 2.87    | 3.59   | 4.66    | 6.44   | kΩ   |
| 0.2VCC    | 1.27   | 1.51    | 1.8    | 2.17    | 2.66   | 3.34    | 4.35   | 6.02    | 9.36   | kΩ   |
| 0.25VCC   | 1.36   | 1.64    | 1.99   | 2.45    | 3.08   | 4.03    | 5.6    | 8.74    | 18.12  | kΩ   |
| 0.3VCC    | 1.48   | 1.8     | 2.23   | 2.83    | 3.72   | 5.18    | 8.11   | 16.87   | —      | kΩ   |

To accommodate the 3-mA drive current specification, a narrower threshold voltage range is required to support a maximum 800-pF load capacitance for a standard-mode I<sup>2</sup>C bus.

### 9.2.3.1.2 Compliance Testing

Compliance testing is very system design specific. Properly designing the system and configuring the TMDS181 can help pass compliance for a system. The following information is a starting point to help prepare for compliance testing. As each system is different there are many features in the TMDS181 to help tune the circuit. These include fixed RX equalization, adaptive RX equalization, V<sub>OD</sub> adjust by several methods, pre-emphasis/deemphasis, and source termination. Passing both HDMI2.0a and HDMI1.4b compliance is easier to accomplish when using  $I^2C$  as this provides more fine tuning capability.

### 9.2.3.1.2.1 Pin Strapping Configuration for HDMI2.0a and HDMI1.4b

- VSADJ Resistor = 7.06 k $\Omega$ : Note: This value may be changed in order to improve Intra-pair skew margin but will increase output  $V_{OD}$  so care must be taken to avoid  $V_{OD}$  and  $V_L$  compliance issues.
- PRE\_SEL = L for -2 dB (For Intra-pair Skew)
- TX TERM CTL = NC for Auto Select.

### 9.2.3.1.2.2 PC Control for HDMI2.0a and HDMI1.4b

- VSADJ Resistor = 7.06 k $\Omega$ : This value may be changed in order to improve Intra-pair skew but will increase V<sub>OD</sub> so care must be taken to avoid V<sub>OD</sub> and V<sub>L</sub> compliance issues. The V<sub>OD</sub> can be increased or decreased by using I<sup>2</sup>C Reg0Ch[7:2]
- PRE\_SEL = Reg0Ch[1:0] = 01 for -2 dB (Labeled HDMI\_TWPST)
- TX TERM CTL = NC for Auto Select.
  - Reg0Bh[4:3] =  $00 \rightarrow No TX Term; HDMI1.4b < 2 Gbps (This may be best value for all HDMI1.4b)$
  - Reg0Bh[4:3] = 01  $\rightarrow$  150  $\Omega$  to 300  $\Omega$ ; HDMI1.4b > 2 Gbps
  - Reg0Bh[4:3] =  $11 \rightarrow 75 \Omega$  to  $150 \Omega$ ; HDMI2.0a



### **10 Power Supply Recommendations**

To minimize the power consumption of customer application, TMSD181 used the dual power supply.  $V_{CC}$  is 3.3 V with 5% range to support the I/O voltage.  $V_{DD}$  is 1.2 V to supply the internal digital control circuit. TMDS181 operates in three different working states.

- Power-down mode:
  - OE = Low puts the device into its lowest power state by shutting down all function blocks.
    - When OE is reasserted, the transitions from L  $\rightarrow$  H create a reset, and if the device is programmed through I<sup>2</sup>C, it must be reprogrammed.
  - Writing a 1 to register 09h[3].
  - OE = High, HPD\_SNK = Low
- Standby mode: HPD\_SNK = High, but no valid clock signal detect on clock lane.
- · Normal operation: Working in redriver or retimer
- When HPD asserts, the device CDR and output enables based on the signal detector circuit result.
- HPD\_SRC = HPD\_SNK in all conditions. The HPD channel is operational when  $V_{CC}$  is over 3 V.

### NOTE

- When the TMDS181 is put into a power-down state, the I<sup>2</sup>C registers are cleared. This is important as the TMDS\_CLOCK\_RATIO\_STATUS bit will be cleared. If cleared and HDMI2.0 resolutions are to be supported, the TMDS181 expects the source to write a 1 to this bit location. If this does not happen, the PLL will not be set properly and no video may be evident.
- 2. Power performance of the TMDS181 is highly dependent upon the HDMI transmitter architecture driving the TMDS181 receiver. The TMDS181 has integrated the termination resistors, which increases the power consumption on the 3.3 V rail by as much as 400 mW. This is the power required by the HDMI transmitter to switch and not needed by the TMDS181 to operate properly.

|         |    | INPUT                          | S                      |                  |         |                                                             |             | STATUS            |          |         |                                     |
|---------|----|--------------------------------|------------------------|------------------|---------|-------------------------------------------------------------|-------------|-------------------|----------|---------|-------------------------------------|
| HPD_SNK | OE | SIG_EN                         | IN_CLK                 | DATA<br>RATE     | HPD_SRC | IN_Dx                                                       | SDA/SCL_CTL | OUT_Dx<br>OUT_CLK | DDC      | ARC     | MODE                                |
| Х       | L  | H or L                         | Х                      | Х                | н       | RX Termination On                                           | Disable     | High-Z            | Disabled | Disable | Power-down mode                     |
| L       | н  | H or L                         | Х                      | Х                | L       | RX Termination On                                           | Active      | High-Z            | Disabled | Disable | Power-down mode                     |
| н       | н  | H or L                         | х                      | х                | н       | RX Termination On                                           | Active      | High-Z            | Disabled | Disable | Power-down mode<br>by W 1 to 09h[3] |
| н       | н  | H<br>(no valid<br>signal)      | No valid<br>TMDS clock | х                | н       | D0-D2 disabled<br>with RX termination<br>On, IN_CLK active  | Active      | High-Z            | Active   | Active  | Standby mode<br>(squelch waiting)   |
| н       | н  | H or L<br>(no valid<br>signal) | No valid<br>TMDS clock | Retimer<br>mode  | н       | D0-D2 disabled<br>with RX termination<br>On, IN_CLK activee | Active      | High-Z            | Active   | Active  | Standby mode<br>(Squelch waiting)   |
| н       | н  | H<br>(Valid<br>signal)         | Valid TMDS<br>clock    | Retimer<br>mode  | Н       | RX active                                                   | Active      | TX active         | Active   | Active  | Normal operation                    |
| н       | н  | L<br>(no valid<br>signal)      | No valid<br>TMDS clock | Redriver<br>mode | н       | RX active                                                   | Active      | TX active         | Active   | Active  | Normal operation                    |
| н       | н  | H<br>(Valid<br>signal)         | Valid TMDS<br>clock    | Redriver<br>mode | Н       | RX active                                                   | Active      | TX active         | Active   | Active  | Normal operation                    |

### Table 12. Power-Up and Operation Timing Requirements



### 11 Layout

### 11.1 Layout Guidelines

**For the TMDS181 on a high-K board:** It is required to solder the PowerPAD<sup>™</sup> onto the thermal land to ground. A thermal land is the area of solder-tinned-copper underneath the PowerPAD package. On a high-K board, the TMDS181 can operate over the full temperature range by soldering the PowerPAD onto the thermal land.

**On a low-K board:** For the device to operate across the temperature range on a low-K board, the designer must use a 1-oz Cu trace connecting the GND pins to the thermal land. A simulation shows  $R_{\theta JA} = 100.84^{\circ}$ C/W allowing 545 mW power dissipation at 70°C ambient temperature. A general PCB design guide for PowerPAD packages is provided in *PowerPAD Thermally Enhanced Package*, SLMA002. TI recommends using at a minimum a four-layer stack to accomplish a low-EMI PCB design. TI recommends six layers as the TMDS181 is a two-voltage-rail device.

- Routing the high-speed TMDS traces on the top layer avoids the use of vias (and their discontinuities) and allows for clean interconnects from the HDMI connectors to the retimer inputs and outputs. It is important to match the electrical length of these high-speed traces to minimize both inter-pair and intra-pair skew.
- Placing a solid ground plane next to the high-speed single layer establishes controlled impedance for transmission link interconnects and provides an excellent low-inductance path for the return current flow.
- Placing a power plane next to the ground plane creates an additional high-frequency bypass capacitance.
- Routing slower-speed control signals on the bottom layer allows for greater flexibility because these signal links usually have margin to tolerate discontinuities such as vias.
- If an additional supply voltage plane or signal layer is needed, add a second power/ground plane system to the stack to keep symmetry. This makes the stack mechanically stable and prevents it from warping. Also, the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.



Figure 38. Recommended 4- or 6-Layer PCB Stack



11.2 Layout Example

#### www.ti.com

To HDMI Connector

#### ARC\_OUT 1μF GND 🤇 55Ω 1μF SPDIF\_IN gND SCL\_SRC SDA\_SNK Vcc 5V $V_{cc}$ 2k0 5V 2kΩ SDA\_SRC SCL\_SNK Match High Speed traces 65kΩ $V_{cc}$ length as close as possible to SWAP/POL minimize Skew GND 65kΩ Vcc TX\_TERM\_CTL 65kΩ GND IN\_D2p/n OUT\_D2p/n HPD SRC HPD\_SNK From Source TX IN\_D1p/n OUT\_D1p/n GNL GND GND IN\_D0p/n OUT\_D0p/n 65kΩ Vcc A1 I2C\_EN/PIN GND 65kΩ 65kΩ GND OUT\_CLKp/n IN\_CLKp/n S GND Place V<sub>cc</sub> and V<sub>DD</sub> decoupling caps as close to $V_{\text{CC}}$ and $V_{\text{DD}}$ ß Š \_B pins as possible SCL\_CTL $V_{cc}$ 2kΩ 7.06kΩ 2kΩ $V_{cc}$ 65kΩ 65kΩ 65kD 65kΩ 65kΩ 65kD VSADJ SDA\_CTL Match High Speed traces length as close as possible to sig\_en GND 何 Pre\_sel GND 何 EQ\_SEL/A0 GND minimize Skew ۲ ۲ < CC GND

- A. If ARC is not used, tie a 500 k $\Omega$  resistor to GND at the SPDIF\_IN pin.
- B. The 55  $\Omega$  resistor to GND on the ARC\_OUT pin is implementation specific and may not be needed if it is already implemented elsewhere.

Figure 39. Layout Example – Source Side

### TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

### **12.1 Documentation Support**

### 12.1.1 Related Documentation

The documents identified in this section are referenced within this specification. Most references within the text use a document tag, identified as [Document Tag], instead of the complete document title to simplify the text.

- 1. [HDMI] High-definition Multimedia Interface Specification Version 1.4b October, 2011
- 2. [HDMI] High-definition Multimedia Interface Specification Version 2.0a March, 2015
- 3. [HDMI] High-definition Multimedia Interface CTS Version 1.4b October, 2011
- 4. [HDMI] High-definition Multimedia Interface CTS Version 2.0k June, 2015
- 5. [I<sup>2</sup>C] The I<sup>2</sup>C-Bus specification version 2.1 January 2000

### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER      | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|----------|---------------------|--------------|------------------------|---------------------|---------------------|--|
| TMDS181  | Click here          | Click here   | Click here             | Click here          | Click here          |  |
| TMDS181I | TMDS181I Click here |              | Click here             | Click here          | Click here          |  |

### Table 13. Related Links

### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 12.5 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. Blu-ray is a trademark of Blu-ray Disc Association. All other trademarks are the property of their respective owners.

### 12.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 12.7 Glossary

### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| TMDS181IRGZR          | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181I     |
| TMDS181IRGZR.A        | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181I     |
| TMDS181IRGZT          | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181I     |
| TMDS181IRGZT.A        | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181I     |
| TMDS181IRGZTG4.A      | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181I     |
| TMDS181RGZR           | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | 0 to 85      | TMDS181      |
| TMDS181RGZR.A         | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181      |
| TMDS181RGZRG4.A       | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181      |
| TMDS181RGZT           | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | 0 to 85      | TMDS181      |
| TMDS181RGZT.A         | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | TMDS181      |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative



## PACKAGE OPTION ADDENDUM

23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMDS181IRGZR | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| TMDS181IRGZT | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| TMDS181RGZR  | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| TMDS181RGZT  | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

24-Dec-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMDS181IRGZR | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| TMDS181IRGZT | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |
| TMDS181RGZR  | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| TMDS181RGZT  | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |

# **RGZ 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGZ0048B**



# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGZ0048B**

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGZ0048B**

# **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated