### Functional Safety Information ## **TLV709** # Functional Safety FIT Rate, FMD and Pin FMA #### **Table of Contents** | Overview | 2 | |------------------------------------------------|---| | Prunctional Safety Failure In Time (FIT) Rates | | | 2.1 DBV (5-pin SOT-23) Package | | | 2.2 PK (3-Pin SOT-89) Package | | | Failure Mode Distribution (FMD) | 5 | | Pin Failure Mode Analysis (Pin FMA) | | | 4.1 DBV (5-pin SOT-23) Package | | | 4.2 PK (3-Pin SOT-89) Package | | | Revision History | | #### **Trademarks** All trademarks are the property of their respective owners. **STRUMENTS** Overview www.ti.com #### 1 Overview This document contains information for the TLV709 (DBV (5-pin SOT-23) and PK (3-Pin SOT-89) packages) to aid in a functional safety system design. Information provided are: - Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and distribution (FMD) based on the primary function of the device - Pin failure mode analysis (pin FMA) Figure 1-1 and Figure 1-2 show the device functional block diagrams for reference. Figure 1-1. Functional Block Diagram (Adjustable) Figure 1-2. Functional Block Diagram (Fixed) The TLV709 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. 2 #### 2 Functional Safety Failure In Time (FIT) Rates #### 2.1 DBV (5-pin SOT-23) Package This section provides functional safety failure in time (FIT) rates for the DBV (5-pin SOT-23) package of the TLV709 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 5 | | Die FIT rate | 3 | | Package FIT rate | 2 | The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: - Mission profile: Motor control from table 11 or figure 16 - · Power dissipation: 150mW - Climate type: World-wide table 8 or figure 13 - Package factor (lambda 3): Table 17b or figure 15 - · Substrate material: FR4 - · EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|------------------------------------------------|--------------------|----------------------------------| | 4 | Power amplifier and regulator ≤ 1 Watt – (LDO) | 40 FIT | 70°C | The reference FIT rate and reference virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. #### 2.2 PK (3-Pin SOT-89) Package This section provides functional safety failure in time (FIT) rates for the PK (3-Pin SOT-89) package of the TLV709 based on two different industry-wide used reliability standards: - Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 6 | | Die FIT rate | 3 | | Package FIT rate | 3 | The failure rate and mission profile information in Table 2-3 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: - · Mission profile: Motor control from table 11 or figure 16 - Power dissipation: 150mW - Climate type: World-wide table 8 or figure 13 - Package factor (lambda 3): Table 17b or figure 15 - · Substrate material: FR4 - EOS FIT rate assumed: 0 FIT Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2 | Table Category | | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |----------------|------------------------------------------------|--------------------|----------------------------------| | 4 | Power amplifier and regulator ≤ 1 Watt – (LDO) | 40 FIT | 70°C | The reference FIT rate and reference virtual $T_J$ (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. #### 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for the TLV709 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |-------------------------------|-------------------------------| | No output (output low) | 45 | | Output high (following input) | 45 | | Short any two adjacent pins | 5 | | Output not in specification | 5 | #### 4 Pin Failure Mode Analysis (Pin FMA) This section provides a failure mode analysis (FMA) for the pins of the TLV709 (DBV (5-pin SOT-23) and PK (3-Pin SOT-89) packages). The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to ground (see Table 4-2 and Table 4-6) - Pin open-circuited (see Table 4-3 and Table 4-7) - Pin short-circuited to an adjacent pin (see Table 4-4 and Table 4-8) - Pin short-circuited to supply (see Table 4-5 and Table 4-9) Table 4-2 through Table 4-9 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. **Table 4-1. TI Classification of Failure Effects** | Class | Failure Effects | |-------|--------------------------------------------------------------| | А | Potential device damage that affects functionality. | | В | No device damage, but loss of functionality. | | С | No device damage, but performance degradation. | | D | No device damage, no impact to functionality or performance. | Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - The device operates at free-air temperatures between -40°C and 150°C. - The ADJ/EN pin is driven from an external source. - The device operates at an input voltage of at least 3V and no more than 40V. - The device operates according to all recommended operating conditions, and the absolute maximum ratings in the device-specific data sheet are not exceeded. - · The NC pins are floating. #### 4.1 DBV (5-pin SOT-23) Package Figure 4-1 and Figure 4-2 show the TLV709 pin diagrams for the DBV (5-pin SOT-23) package. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TLV709 data sheet. Figure 4-1. Pin Diagram (DBV (5-pin SOT-23), Fixed) Package Figure 4-2. Pin Diagram (DBV (5-pin SOT-23), Adjustable ) Package Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | IN | 1 | Power is not supplied to the device. System performance depends on upstream current limiting. | В | | GND | 2 | No effect. Normal operation. | D | | NC | 3 | No effect. Normal operation. | D | | FB | | If FB is directly connected to OUT, regulation is not possible; the device operates at current limit. | В | | NC | 4 | The device can cycle in and out of thermal shutdown. If FB is connected by a resistor divider, $V_{OUT}$ tracks $V_{IN}$ minus the dropout voltage. For the fixed output option, this pin is NC. In that case, there is no effect of short circuiting the pin to GND and normal operation continues. | D | | OUT | 5 | Regulation is not possible, the device operates at current limit. The device can cycle in and out of thermal shutdown. | В | Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|---------------------------------------------------------------------------------------------------------------------|----------------------------| | IN | 1 | Power is not supplied to the device. | В | | GND | 2 | Ground loop parasitics are increased and transient performance can be degraded. | С | | NC | 3 | No effect. Normal operation. | D | | FB | | The error amplifier input is not connected. Output voltage is indeterminate. For the fixed output | В | | NC | 4 | option, this pin is NC. In that case, there is no effect of open circuiting the pin and normal operation continues. | D | | OUT | 5 | The device output is disconnected from the load. | В | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | |----------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---| | IN | 1 | GND | Power is not supplied to the device. System performance depends on upstream current limiting. | В | | | GND | 2 | NC | No effect. Normal operation. | D | | | FB | 3 OUT | | | If FB is directly connected to OUT, the device operates in unity feedback and the | В | | NC | | OUT | output voltage is around 1.205V; assuming the input voltage is above 1.205V + maximum dropout at the load current. For the fixed output option, this pin is NC. In that case, there is no effect of connecting this pin to OUT and normal operation continues. | D | | Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | IN | 1 | No effect. Normal operation. | D | | GND | 2 | Power is not supplied to the device. System performance depends on upstream current limiting. | В | | NC | 3 | No effect. Normal operation. | В | | FB | | The device channel is closed. If FB is tied to OUT, then V <sub>OUT</sub> = V <sub>IN</sub> . If FB is connected with a | В | | NC | 4 | resistor divider, $V_{OUT}$ equals $V_{IN}$ if there is no loading on the device. If the loading on the device exceeds the leakage through the top feedback resistor, $V_{OUT}$ is pulled to 0V. For the fixed output option, this pin is NC. In that case, there is no effect of short circuiting the pin to supply and normal operation continues. | D | | OUT | 5 | Regulation is not possible. V <sub>OUT</sub> = V <sub>IN</sub> . | В | Copyright © 2025 Texas Instruments Incorporated #### 4.2 PK (3-Pin SOT-89) Package Figure 4-3 and Figure 4-4 show the TLV709 pin diagrams for the PK (3-Pin SOT-89) package. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TLV709 data sheet. Figure 4-3. Pin Diagram (PK (3-Pin SOT-89), IN Tab Package) Figure 4-4. Pin Diagram (PK (3-Pin SOT-89), GND Tab Package) Table 4-6. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | OUT | 3 | Regulation is not possible, the device operates at current limit. The device can cycle in and out of | В | | 001 | 1 | nermal shutdown. | ь | | INI | 2 | Power is not supplied to the device. System performance depends on upstream current limiting. | В | | IN IN | 3 | | | | GND | 1 | No official Name of the Control t | D | | | 2 | No effect. Normal operation. | Б | Table 4-7. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|---------------------------------------------------------------------------------|----------------------------| | OUT | 3 | The device output is disconnected from the load. | В | | 001 | 1 | | | | IN | 2 | Power is not supplied to the device. | В | | IIN | 3 | | В | | GND | 1 | Ground loop parasitics are increased and transient performance can be degraded. | С | | GND | 2 | | | 8 www.ti.com Revision History Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|------------|------------------------------------------------------------------------------------------------------------------------|----------------------------| | OUT | 3 | - IN | Regulation is not possible. VOUT = VIN. | В | | 001 | 1 | | | | | IN | 2 | GND | Power is not supplied to the device. | В | | IIN | 3 | | | | | GND | 1 | OUT | Regulation is not possible; the device operates at current limit. The device can cycle in and out of thermal shutdown. | В | | GND | 2 | 001 | | | Table 4-9. Pin FMA for Device Pins Short-Circuited to Supply | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|-----------------------------------------------------------------------------------------------|----------------------------| | OUT | 3 | Regulation is not possible. V <sub>OUT</sub> = V <sub>IN</sub> . | В | | 001 | 1 | Regulation is not possible. $v_{OUT} - v_{IN}$ . | | | INI | 2 | No effect. Normal operation. | | | IN | 3 | | D | | GND | 1 | Power is not supplied to the device. System performance depends on upstream current limiting. | В | | GND | 2 | | | #### **5 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | | DATE | REVISION | NOTES | |-------------|------|----------|-----------------| | August 2025 | | * | Initial Release | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated