# Functional Safety Information

# TPS7B4260-Q1

# Functional Safety FIT Rate, FMD and Pin FMA



#### **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 2.1 DDA 8-pin HSOIC Package                     |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |
| 4.1 DDA 8-pin HSOIC Package                     |   |
| 5 Revision History                              |   |

## **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

#### 1 Overview

This document contains information for the TPS7B4260-Q1 (DDA 8-pin HSOIC integrated circuit package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

The TPS7B4260-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.

# 2 Functional Safety Failure In Time (FIT) Rates

### 2.1 DDA 8-pin HSOIC Package

This section provides functional safety failure in time (FIT) rates for the DDA 8-pin HSOIC package of the TPS7B4260-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 20                                       |
| Die FIT rate                 | 11                                       |
| Package FIT rate             | 9                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission profile: Motor control from table 11 or figure 16
- · Power dissipation: 500mW
- Climate type: World-wide table 8 or figure 13
- Package factor (lambda 3): Table 17b or figure 15
- · Substrate material: FR4
- EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                      | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------------|--------------------|----------------------------------|
| 4     | Power Amplifier and Regulator ≤ 1Watt - (LDO) | 40 FIT             | 70°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the TPS7B4260-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes             | Failure Mode Distribution (%) |
|-------------------------------|-------------------------------|
| No output (output low)        | 45                            |
| Output high (following input) | 45                            |
| Short any two adjacent pins   | 5                             |
| Output not in specification   | 5                             |



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure modes analysis (pin FMA) for the pins of the TPS7B4260-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Table 4-1. IT Classification of Landre Linects   |                                                              |  |  |  |
|--------------------------------------------------|--------------------------------------------------------------|--|--|--|
| Class                                            | Failure Effects                                              |  |  |  |
| A                                                | Potential device damage that affects functionality.          |  |  |  |
| B No device damage, but loss of functionality.   |                                                              |  |  |  |
| C No device damage, but performance degradation. |                                                              |  |  |  |
| D                                                | No device damage, no impact to functionality or performance. |  |  |  |

Table 4-1. TI Classification of Failure Effects

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Device operates at free-air temperatures between –40°C and 150°C.
- The ADJ/EN pin is driven from an external source.
- Device operates at an input voltage of at least 3.3V and no more than 40V.
- Device operates according to all recommended operating conditions, and the absolute maximum ratings in the data sheet for the device are not exceeded.

#### 4.1 DDA 8-pin HSOIC Package

Figure 4-1 shows the TPS7B4260-Q1 pin diagram for the DDA 8-pin HSOIC package. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TPS7B4260-Q1 data sheet.



Figure 4-1. Pin Diagram (DDA 8-pin HSOIC) Package

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effects                                                                                                                                                                                                                  |   |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| OUT      | 1       | Regulation is not possible, the device operates at current limit. The device can cycle in and out of thermal shutdown.                                                                                                                                    | В |
| DNC      | 2       | No effect. Normal operation.                                                                                                                                                                                                                              | D |
| GND      | 3       | No effect. Normal operation.                                                                                                                                                                                                                              | D |
| FB       | 4       | If FB is directly connected to OUT, regulation is not possible, the device operates at current limit. The device can cycle in and out of thermal shutdown. If FB is connected by a resistor divider, $V_{OUT}$ tracks $V_{IN}$ minus the dropout voltage. | В |



#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground (continued)

| Pin Name | Pin No. | Description of Potential Failure Effects                                                      |  |  |
|----------|---------|-----------------------------------------------------------------------------------------------|--|--|
| ADJ/EN   | 5       | e device is disabled, resulting in no output voltage.                                         |  |  |
| GND      | 6       | effect. Normal operation.                                                                     |  |  |
| NC       | 7       | No effect. Normal operation.                                                                  |  |  |
| IN       | 8       | Power is not supplied to the device. System performance depends on upstream current limiting. |  |  |

## Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effects                                           |   |  |
|----------|---------|------------------------------------------------------------------------------------|---|--|
| OUT      | 1       | The device output is disconnected from the load.                                   | В |  |
| DNC      | 2       | No effect. Normal operation.                                                       | D |  |
| GND      | 3       | ound loop parasitics are increased and transient performance can be degraded.      |   |  |
| FB       | 4       | error amplifier input is not connected. Output voltage is indeterminate.           |   |  |
| ADJ/EN   | 5       | device state is unknown. If the device is on, the output voltage is indeterminate. |   |  |
| GND      | 6       | ound loop parasitics are increased and transient performance can be degraded.      |   |  |
| NC       | 7       | lo effect. Normal operation.                                                       |   |  |
| IN       | 8       | Power is not supplied to the device.                                               |   |  |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects                                                                                                                                                                                                                                | Failure<br>Effect<br>Class |
|----------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| OUT      | 1       | DNC        | If the voltage on the OUT pin is greater than 800mV, the device enters test mode and the output voltage is indeterminate. The absolute maximum rating of pin 2 is 5V. If the voltage on the OUT pin is greater than 5V, damage is possible.                             | А                          |
| DNC      | 2       | GND        | No effect. Normal operation.                                                                                                                                                                                                                                            |                            |
| GND      | 3       | FB         | If FB is directly connected to OUT, regulation is not possible, the device operates at current limit. The device can cycle in and out of thermal shutdown. If FB is connected by a resistor divider, $V_{\text{OUT}}$ tracks $V_{\text{IN}}$ minus the dropout voltage. |                            |
| ADJ/EN   | 5       | GND        | The device is disabled, resulting in no output voltage.                                                                                                                                                                                                                 | В                          |
| GND      | 6       | NC         | No effect. Normal operation.                                                                                                                                                                                                                                            |                            |
| NC       | 7       | IN         | No effect. Normal operation.                                                                                                                                                                                                                                            |                            |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply

| Pin Name | Pin No. | Description of Potential Failure Effects                                                                                                                                                                                                                                                      |   |  |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| OUT      | 1       | Regulation is not possible. V <sub>OUT</sub> = V <sub>IN</sub> .                                                                                                                                                                                                                              | В |  |
| DNC      | 2       | supply voltage is greater than 800mV, the device enters test mode and the output voltage eterminate. The absolute maximum rating of pin 2 is 5V. If the supply voltage is greater than amage is possible.                                                                                     |   |  |
| GND      | 3       | r is not supplied to the device. System performance depends on upstream current limiting.                                                                                                                                                                                                     |   |  |
| FB       | 4       | wice channel is closed. If FB is tied to OUT, then $V_{OUT} = V_{IN}$ . If FB is connected with a resistor ider, $V_{OUT}$ equals $V_{IN}$ if there is no loading on the device. If the loading on the device exceeds a leakage through the top feedback resistor, $V_{OUT}$ is pulled to 0V. |   |  |
| ADJ/EN   | 5       | V <sub>OUT</sub> tracks V <sub>IN</sub> minus the dropout voltage.                                                                                                                                                                                                                            | В |  |
| GND      | 6       | ower is not supplied to the device. System performance depends on upstream current limiting.                                                                                                                                                                                                  |   |  |
| NC       | 7       | No effect. Normal operation.                                                                                                                                                                                                                                                                  |   |  |
| IN       | 8       | No effect. Normal operation.                                                                                                                                                                                                                                                                  |   |  |



Revision History

# **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2025 | *        | Initial Release |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated