# Functional Safety Information # LM63635C-Q1 # Functional Safety FIT Rate, FMD and Pin FMA ### **Table of Contents** | 1 Overview | 2 | |-------------------------------------------------|---| | 2 Functional Safety Failure In Time (FIT) Rates | | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | ### **Trademarks** All trademarks are the property of their respective owners. #### 1 Overview This document contains information for the LM63635C-Q1 (WSON package) to aid in a functional safety system design. Information provided are: - Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - · Component failure modes and their distribution (FMD) based on the primary function of the device - Pin failure mode analysis (pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram The LM63635C-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. ## 2 Functional Safety Failure In Time (FIT) Rates This section provides functional safety failure in time (FIT) rates for the LM63635C-Q1 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 11 | | Die FIT rate | 6 | | Package FIT rate | 5 | The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: Mission profile: Motor control from table 11 Power dissipation: 600mW Climate type: World-wide table 8Package factor (lambda 3): Table 17b Substrate material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-------------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog, or mixed | 25 FIT | 55°C | The reference FIT rate and reference virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. ## 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for the LM63635C-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |----------------------------------------------------|-------------------------------| | SW no output | 35 | | SW output not in specification - voltage or timing | 45 | | SW driver FET stuck on | 10 | | RESET false trip or fails to trip | 5 | | Short circuit any two pins | 5 | ## 4 Pin Failure Mode Analysis (Pin FMA) This section provides a failure mode analysis (FMA) for the pins of the LM63635C-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. Table 4-1. TI Classification of Failure Effects | Class | Failure Effects | |-------|--------------------------------------------------------------| | Α | Potential device damage that affects functionality. | | В | No device damage, but loss of functionality. | | С | No device damage, but performance degradation. | | D | No device damage, no impact to functionality or performance. | Figure 4-1 shows the LM63635C-Q1 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the LM63635C-Q1 data sheet. Figure 4-1. Pin Diagram Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - Device used within the 'Recommended Operating Conditions' and the 'Absolute Maximum Ratings' found in LM63635C-Q1 data sheet. - The typical application circuit, as per the LM63635C-Q1 data sheet is used. ### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | SW | 1 | Damage to internal power FET or FETs, other internal circuits, or both | А | | BOOT | 2 | Damage to internal circuits | А | | N/C | 3 | No effect | D | | VCC | 4 | Fault mode shuts the device off. | В | | MODE | 5 | No effect | D | | RESET | 6 | RESET functionality is lost. | В | | FB | 7 | The regulator operates at the maximum duty cycle. The output voltage rises to nearly the input voltage ( $V_{\text{IN}}$ ) level. Possible damage to customer load, output stage components, or both, can occur. No effect on the device. | В | | N/C | 8 | No effect | D | | AGND | 9 | No effect | D | | EN | 10 | Loss of ENABLE functionality The device remains in shutdown mode. | В | | N/C | 11 | No effect | D | | VIN | 12 | The device does not operate. No output voltage is generated. Output capacitors discharge through input short. Large reverse current can damage device. | А | | PGND | 13 | No effect | D | ## Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effects | | | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------|---|--| | SW | 1 | Loss of output voltage | В | | | BOOT | 2 | Loss of output voltage regulation; low or no output voltage. Damage to the internal device. | А | | | N/C | 3 | No effect | D | | | VCC | 4 | VCC LDO is unstable. Loss of output voltage regulation and possible damage to internal circuits. | А | | | MODE | 5 | No effect | D | | | RESET | 6 | Loss of RESET functionality | В | | | FB | 7 | Loss of output voltage regulation. Output voltage can rise or fall outside of intended regulation window. Possible damage to the customer load. | В | | | N/C | 8 | No effect | D | | | AGND | 9 | Loss of output voltage regulation. Possible damage to the internal circuits. | Α | | | EN | 10 | Loss of ENABLE functionality. Erratic operation; probable loss of regulation | В | | | N/C | 11 | No effect | D | | | VIN | 12 | Loss of output voltage | В | | | PGND | 13 | Possible device damage | Α | | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | rable 4 4.1 in 1 ma for before 1 me onort encauted to adjacent 1 m | | | | | |--------------------------------------------------------------------|---------|------------|-----------------------------------------------------------------|----------------------------| | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | SW | 1 | BOOT | Loss of output regulation, possible damage to internal circuits | А | | BOOT | 2 | N/C | No effect | D | | N/C | 3 | VCC | No effect | D | | VCC | 4 | MODE | Not switching in auto mode at light load. | В | | MODE | 5 | RESET | Possible damage to device internal circuits | А | | FB | 7 | N/C | No effect | D | | N/C | 8 | AGND | No effect | D | | AGND | 9 | EN | Loss of enable function. The devices shut down. | В | | EN | 10 | N/C | No effect | D | | N/C | 11 | VIN | No effect | D | | | | | | | Table 4-5. Pin FMA for Device Pins Short-Circuited to supply | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|------------------------------------------------------------------------|----------------------------| | SW | 1 | Damage to internal power FET or FETs, other internal circuits, or both | A | | BOOT | 2 | Damage to internal circuits | A | | N/C | 3 | No effect | D | | VCC | 4 | Damage to internal circuits for V <sub>IN</sub> > 5.5V | A | | MODE | 5 | Damage to internal circuits | A | | RESET | 6 | Damage to internal circuits | A | | FB | 7 | Damage to internal circuits | A | | N/C | 8 | No effect | D | | AGND | 9 | Possible damage to internal circuits or package | A | | EN | 10 | No damage to device. Loss of ENABLE functionality | В | | N/C | 11 | No effect | D | | VIN | 12 | No effect | D | | PGND | 13 | Possible damage to internal circuits or package | А | ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated