## Functional Safety Information

# CDC6C-Q1

# Functional Safety FIT Rate, FMD and Pin FMA



#### **Table of Contents**

| 1 Overview                                      | 2              |
|-------------------------------------------------|----------------|
| 2 Functional Safety Failure In Time (FIT) Rates |                |
| 2.1 VSON (DLN) Package                          |                |
| 2.2 VSON (DLF) Package                          |                |
| 2.3 VSON (DLR) Package                          | 5              |
| 2.4 VSON (DLY) Package                          | 6              |
| 3 Failure Mode Distribution (FMD)               | <mark>7</mark> |
| 4 Pin Failure Mode Analysis (Pin FMA)           |                |
| 5 Revision History                              |                |
|                                                 |                |

#### **Trademarks**

All trademarks are the property of their respective owners.

Overview www.ti.com

#### 1 Overview

This document contains information for the CDC6C-Q1 (VSON (DLN), VSON (DLF), VSON (DLR), and VSON (DLY) packages) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

The CDC6C-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.

ADVANCE INFORMATION for preproduction products; subject to change without notice.



#### 2 Functional Safety Failure In Time (FIT) Rates

#### 2.1 VSON (DLN) Package

This section provides functional safety failure in time (FIT) rates for the VSON (DLN) package of the CDC6C-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 5                                        |
| Die FIT rate                 | 2                                        |
| Package FIT rate             | 3                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission profile: Motor control from table 11 or figure 16
- · Power dissipation: 15mW
- Climate type: World-wide table 8 or figure 13
- Package factor (lambda 3): Table 17b or figure 15
- · Substrate material: FR4
- · EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                            | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS ASICs<br>Analog and mixed ≤ 50V supply | 60 FIT             | 70°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



#### 2.2 VSON (DLF) Package

This section provides functional safety failure in time (FIT) rates for the VSON (DLF) package of the CDC6C-Q1 based on two different industry-wide used reliability standards:

- Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 4                                        |
| Die FIT rate                 | 2                                        |
| Package FIT rate             | 2                                        |

The failure rate and mission profile information in Table 2-3 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission profile: Motor control from table 11 or figure 16

· Power dissipation: 15mW

Climate type: World-wide table 8 or figure 13
Package factor (lambda 3): Table 17b or figure 15

Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                            | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS ASICs<br>Analog and mixed ≤ 50V supply | 60 FIT             | 70°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



#### 2.3 VSON (DLR) Package

This section provides functional safety failure in time (FIT) rates for the VSON (DLR) package of the CDC6C-Q1 based on two different industry-wide used reliability standards:

- Table 2-5 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-6 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-5. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 4                                        |
| Die FIT rate                 | 2                                        |
| Package FIT rate             | 2                                        |

The failure rate and mission profile information in Table 2-5 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission profile: Motor control from table 11 or figure 16

Power dissipation: 15mW

Climate type: World-wide table 8 or figure 13
Package factor (lambda 3): Table 17b or figure 15

Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-6. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                            | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS ASICs<br>Analog and mixed ≤ 50V supply | 60 FIT             | 70°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-6 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



#### 2.4 VSON (DLY) Package

This section provides functional safety failure in time (FIT) rates for the VSON (DLY) package of the CDC6C-Q1 based on two different industry-wide used reliability standards:

- Table 2-7 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-8 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-7. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 3                                        |
| Die FIT rate                 | 2                                        |
| Package FIT rate             | 1                                        |

The failure rate and mission profile information in Table 2-7 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission profile: Motor control from table 11 or figure 16
- · Power dissipation: 15mW
- Climate type: World-wide table 8 or figure 13
  Package factor (lambda 3): Table 17b or figure 15
- Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-8. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                            | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-----------------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS ASICs<br>Analog and mixed ≤ 50V supply | 60 FIT             | 70°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-8 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the CDC6C-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                | Failure Mode Distribution (%) |
|--------------------------------------------------|-------------------------------|
| Performance degradation of output clock          | 40                            |
| Incorrect output frequency, poor timing accuracy | 30                            |
| No output clock                                  | 30                            |



#### 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the CDC6C-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to VDD (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

**Table 4-1. TI Classification of Failure Effects** 

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| А     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Figure 4-1 shows the CDC6C-Q1 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the CDC6C-Q1 data sheet.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- VDD = 1.8V
- Output frequency 25MHz
- Pin 1 configured to either Standby (Active Low) and externally pulled high with  $10k\Omega$  resistor or OE (Active High) and externally pulled low with  $10k\Omega$  resistor

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name     | Pin No. | Description of Potential Failure Effects                                                                                             | Failure<br>Effect<br>Class |
|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| OE / ST / NC | 1       | Pin 1 pulled low. The device is in standby with no output signal or only the output disabled.                                        | В                          |
| GND          | 2       | No effect. Normal operation.                                                                                                         | D                          |
| OUT          | 3       | The output is pulled low. No output clock. Long periods of high current flow through the output transistors can cause device damage. | А                          |
| VDD          | 4       | A power-ground short can damage the device.                                                                                          | Α                          |

Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name     | Pin No. | Description of Potential Failure Effects                                                                                                                                      | Failure<br>Effect<br>Class |
|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| OE / ST / NC | 1       | Pin 1 is internally pulled high. The device is enabled. Normal operation.                                                                                                     | D                          |
| GND          | 2       | The device is not powered. The device is not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise, device damage is plausible. | Α                          |
| OUT          | 3       | The output is active but not connected to the receiving device.                                                                                                               | D                          |

www.ti.com Revision History

#### Table 4-3. Pin FMA for Device Pins Open-Circuited (continued)

| Pin Name Pin No. |   | Description of Potential Failure Effects                 | Failure<br>Effect<br>Class |
|------------------|---|----------------------------------------------------------|----------------------------|
| VDD              | 4 | The device is not powered. The device is not functional. | В                          |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name     | Pin No. | Shorted to | Description of Potential Failure Effects                                                                                              | Failure<br>Effect<br>Class |
|--------------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| OE / ST / NC | 1       | GND        | Pin 1 is pulled low. The device is in standby with no output signal or only output disabled.                                          | В                          |
| GND          | 2       | OUT        | The output is pulled low. No output clock. Long periods of high current flow through the output transistors can cause device damage.  | А                          |
| OUT          | 3       | VDD        | The output is pulled high. No output clock. Long periods of high current flow through the output transistors can cause device damage. | А                          |
| VDD          | 4       | OE/ ST/ NC | The device is enabled. Normal operation.                                                                                              | D                          |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to VDD

| Pin Name     | Pin No. | Description of Potential Failure Effects                                                                                                                                      | Failure<br>Effect<br>Class |
|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| OE / ST / NC | 1       | The device is enabled. Normal operation.                                                                                                                                      | D                          |
| GND          | 2       | The device is not powered. The device is not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise, device damage is plausible. | А                          |
| OUT          | 3       | The output is pulled high. No output clock. Long periods of high current flow through the output transistors can cause device damage.                                         | А                          |
| VDD          | 4       | No effect. Normal operation.                                                                                                                                                  | D                          |

## **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES           |
|------------|----------|-----------------|
| March 2025 | *        | Initial Release |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated