## Functional Safety Information # INA241x-Q1 and INA296x-Q1 Functional Safety FIT Rate, FMD and Pin FMA #### **Table of Contents** | 1 Overview | 2 | |-------------------------------------------------|---| | 2 Functional Safety Failure In Time (FIT) Rates | 3 | | 2.1 DDF-8, DGK-8, DGS-10 and D-8 Packages | | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | | 4.1 DDF-8, DGK-8 and D-8 Packages | | | 4.2 DGS-10 Package | | | 5 Revision History | | #### **Trademarks** All trademarks are the property of their respective owners. TRUMENTS Overview www.ti.com #### 1 Overview This document contains information for the INA241x-Q1 and INA296x-Q1 (DDF-8, DGK-8, DGS-10 and D-8 packages) to aid in a functional safety system design. Information provided are: - Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and their distribution (FMD) based on the primary function of the device - Pin failure mode analysis (pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram The INA241x-Q1 and INA296x-Q1 were developed using a quality-managed development process, but were not developed in accordance with the IEC 61508 or ISO 26262 standards. # 2 Functional Safety Failure In Time (FIT) Rates 2.1 DDF-8, DGK-8, DGS-10 and D-8 Packages This section provides functional safety failure in time (FIT) rates for the DDF-8, DGK-8, DGS-10 and D-8 packages of the INA241x-Q1 and INA296x-Q1 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 6 (DDF-8); 8 (DGK-8, DGS-10); 11 (D-8) | | Die FIT rate | 4 | | Package FIT rate | 2 (DDF-8); 4 (DGK-8, DGS-10); 7 (D-8) | The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: · Mission profile: Motor control from table 11 Power dissipation: 100 mW Climate type: World-wide table 8 Package factor (lambda 3): Table 17b Substrate material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-------------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog, or mixed | 25 FIT | 55°C | The reference FIT rate and reference virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. #### 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for the INA241x-Q1 and INA296x-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |-----------------------------------------|-------------------------------| | Output open (Hi-Z) | 10 | | Output to GND | 30 | | Output to VS | 30 | | Output functional, not in specification | 10 | | Pin to pin short, any two pins | 20 | #### 4 Pin Failure Mode Analysis (Pin FMA) This section provides a failure mode analysis (FMA) for the pins of the INA241x-Q1 and INA296x-Q1 (DDF-8, DGK-8, DGS-10 and D-8 packages). The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. Table 4-1. TI Classification of Failure Effects | Class | Failure Effects | |-------|-------------------------------------------------------------| | Α | Potential device damage that affects functionality | | В | No device damage, but loss of functionality | | С | No device damage, but performance degradation | | D | No device damage, no impact to functionality or performance | Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - Vs = 5V - Vcm = 48V - REF1 = REF2 = Vs / 2 #### 4.1 DDF-8, DGK-8 and D-8 Packages Figure 4-1 shows the INA241x-Q1 and INA296x-Q1 pin diagrams for the DDF-8, DGK-8 and D-8 packages. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the INA241x-Q1 and INA296x-Q1 data sheets. Figure 4-1. Pin Diagram (DDF-8, DGK-8 and D-8) Packages Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin<br>Name | Pin No. | Description of Potential Failure Effects | Failure Effect<br>Class | |-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | IN- | 1 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to ground. In low side configuration, normal operation. | B for high side or D for low side | | GND | 2 | Normal operation. | D | | REF2 | 3 | If intended connection is anything other than GND, functionality will be affected. | D if REF2 = GND by design; B otherwise | | NC | 4 | Normal operation. | D | | OUT | 5 | Output shorts to ground. | В | | Vs | 6 | Power supply shorted to ground. | В | | REF1 | 7 | If intended connection is anything other than GND, functionality will be affected. | D if REF1 = GND by design; B otherwise | | IN+ | 8 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to ground. In low side configuration, input pins are shorted. | В | Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin<br>Name | Pin No. | Description of Potential Failure Effects | Failure Effect<br>Class | |-------------|---------|---------------------------------------------------------------------------------------------------|-------------------------| | IN- | 1 | IN- will be at the same potential as IN+. Differential input voltage is effectively 0V. | В | | GND | 2 | GND is floating. Output will be incorrect as it is no longer referenced to GND. | В | | REF2 | 3 | Device loses reference voltage. | В | | NC | 4 | This pin has internal weak pull down. Even though possible, the likelihood of malfunction is low. | D | | OUT | 5 | Output can be left open. There is no effect on the IC. | С | | Vs | 6 | No power supply to device. Device may be biased through inputs. Output will be close to GND. | В | | REF1 | 7 | Device loses reference voltage. | В | | IN+ | 8 | IN+ will be at the same potential as IN Differential input voltage is effectively 0V. | В | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin<br>Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure Effect<br>Class | |-------------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | IN- | 1 | GND | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to ground. In low side configuration, normal operation. | B for high side or D for low side | | GND | 2 | REF2 | If intended connection is anything other than GND, functionality will be affected. | D if REF2 =<br>GND by design; B<br>otherwise | | REF2 | 3 | NC | Functionality will be affected if REF2 equals to anything but GND by design. | С | | NC | 4 | OUT | Changing output may affect functionality, but the likelihood is very low. | С | | OUT | 5 | Vs | Output shorts to supply. | В | | Vs | 6 | REF1 | Functionality will be affected if REF1 equals to anything but Vs by design. | D if REF1 = Vs by design; B otherwise | | REF1 | 7 | IN+ | If high voltage (greater than 5.5V) is present, damage will occur. | A | | IN+ | 8 | IN- | Input differential voltage = 0V | В | Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply | Pin<br>Name | Pin No. | Description of Potential Failure Effects | Failure Effect<br>Class | |-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | IN- | 1 | In high-side configuration, a short from the bus supply to Vs will occur. High current will flow from bus supply to Vs or vice versa. Device could be damaged. | A for high side or B for low side | | GND | 2 | Power supply shorted to GND. | В | | REF2 | 3 | If intended connection is anything other than Vs, functionality will be affected. | D if REF2 = Vs by design; B otherwise | | NC | 4 | Additional small amount of current is drawn by the pull down resistor. | С | | OUT | 5 | Output shorts to supply. | В | | Vs | 6 | Normal operation. | D | | REF1 | 7 | If intended connection is anything other than Vs, functionality will be affected. | D if REF1 = Vs by design; B otherwise | | IN+ | 8 | In high-side configuration, a short from the bus supply to Vs will occur. High current will flow from bus supply to Vs or vice versa. Device could be damaged. | A for high side or B for low side | #### 4.2 DGS-10 Package Figure 4-2 shows the INA241x-Q1 and INA296x-Q1 pin diagram for the DGS-10 package. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the INA241x-Q1 and INA296x-Q1 data sheet. Figure 4-2. Pin Diagram (DGS-10 Package) Table 4-6. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effects | Failure Effect Class | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | IN- | 1 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to ground. In low side configuration, normal operation. | B for high side or D for low side | | NC | 2 | This pin has no internal connection. Normal operation. | D | | GND | 3 | Normal operation. | D | | REF2 | 4 | If intended connection is anything other than GND, functionality will be affected. | D if REF2=GND by design; B otherwise | | NC | 5 | Normal operation. | D | | OUT | 6 | Output shorts to ground. | В | | Vs | 7 | Power supply shorted to ground. | В | | REF1 | 8 | If intended connection is anything other than GND, functionality will be affected. | D if REF1 = GND by design; B otherwise | | NC | 9 | This pin has no internal connection. Normal operation. | | | IN+ | 10 | In high-side configuration, a short from the bus supply to GND will occur. High current will flow from bus supply to ground. In low side configuration, input pins are shorted. | | #### Table 4-7. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|---------------------------------------------------------------------------------------------------|----------------------------| | IN- | 1 | IN- will be at the same potential as IN+. Differential input voltage is effectively 0V. | В | | NC | 2 | This pin has no internal connection. Normal operation. | D | | GND | 3 | GND is floating. Output will be incorrect as it is no longer referenced to GND. | В | | REF2 | 4 | Device loses reference voltage. | В | | NC | 5 | This pin has internal weak pull down. Even though possible, the likelihood of malfunction is low. | D | | OUT | 6 | Output can be left open. There is no effect on the IC. | С | | Vs | 7 | No power supply to device. Device may be biased through inputs. Output will be close to GND. | В | | REF1 | 8 | Device loses reference voltage. | В | | NC | 9 | This pin has no internal connection. Normal operation. | D | | IN+ | 10 | IN+ will be at the same potential as IN Differential input voltage is effectively 0V. | В | #### Table 4-8. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure Effect Class | |----------|---------|------------|------------------------------------------------------------------------------------|----------------------------------------| | IN- | 1 | NC | Normal operation. | D | | NC | 2 | GND | Normal operation. | D | | GND | 3 | REF2 | If intended connection is anything other than GND, functionality will be affected. | D if REF2 = GND by design; B otherwise | | REF2 | 4 | NC | Functionality will be affected if REF2 equals to anything but GND by design. | С | | NC | 5 | OUT | Changing output may affect functionality, but the likelihood is very low. | С | | OUT | 6 | Vs | Output shorts to supply. | В | | Vs | 7 | REF1 | Functionality will be affected if REF1 equals to anything but Vs by design. | D if REF1 = Vs by design; B otherwise | | REF1 | 8 | NC | Normal operation. | D | | NC | 9 | IN+ | Normal operation. | D | | IN+ | 10 | IN- | Input differential voltage = 0V | В | #### Table 4-9. Pin FMA for Device Pins Short-Circuited to supply | Pin Name Pin No. Description of Potential Failure Effects Failure Effects | | | | | | |---------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--| | Pin Name | PIN NO. | Description of Potential Failure Effects | Failure Effect Class | | | | IN- | 1 | In high-side configuration, a short from the bus supply to Vs will occur. High current will flow from bus supply to Vs or vice versa. Device could be damaged. | A for high side or B for low side | | | | NC | 2 | This pin has no internal connection. Normal operation. | D | | | | GND | 3 | Power supply shorted to GND. | В | | | | REF2 | 4 | If intended connection is anything other than Vs, functionality will be affected. | D if REF2 = Vs by design; B otherwise | | | | NC | 5 | Additional small amount of current is drawn by the pull down resistor. | С | | | | OUT | 6 | Output shorts to supply. | В | | | | Vs | 7 | Normal operation. | D | | | | REF1 | 8 | If intended connection is anything other than Vs, functionality will be affected. | D if REF1 = Vs by design; B otherwise | | | | NC | 9 | This pin has no internal connection. Normal operation. | D | | | | IN+ | 10 | In high-side configuration, a short from the bus supply to Vs will occur. High current will flow from bus supply to Vs or vice versa. Device could be damaged. | A for high side or B for low side | | | Revision History www.ti.com Revision History ## **5 Revision History** | Changes from Revision * (February 2023) to Revision A (January 2024) | | | | |----------------------------------------------------------------------|-----------------------------------------------------|----------------|--| | • | Added DGK-8, D-8, and DGS-10 packages to document | 2 | | | • | Renamed SOT-23 package to DDF-8 throughout document | <mark>2</mark> | | #### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated