# Functional Safety Information ## AFE78101 # Functional Safety FIT Rate, FMD, and Pin FMA ## **Table of Contents** | 1 Overview | 2 | |-------------------------------------------------|---| | 2 Functional Safety Failure In Time (FIT) Rates | | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | ## **Trademarks** All trademarks are the property of their respective owners. Overview www.ti.com #### 1 Overview This document contains information for the AFE78101 (QFN package) to aid in a functional safety system design. Information provided are: - Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and their distribution (FMD) based on the primary function of the device - Pin failure mode analysis (pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram The AFE78101 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. ## 2 Functional Safety Failure In Time (FIT) Rates This section provides functional safety failure in time (FIT) rates for the AFE78101 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1, Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 13 | | Die FIT rate | 2 | | Package FIT rate | 11 | The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: Mission profile: Motor control from table 11 Power dissipation: 1 mW Climate type: World-wide table 8 Package factor (lambda 3): Table 17b Substrate material: FR4 EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-------------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog, or mixed | 60 FIT | 70°C | The reference FIT rate and reference virtual T<sub>J</sub> (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. ## 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for the AFE78101 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |--------------------------------------------------------|-------------------------------| | DAC output incorrect or not functional | 44 | | Digital communication error | 23 | | Diagnostic ADC measurement incorrect or not functional | 20 | | Reset at power-on and internal supplies not functional | 9 | | Internal oscillator not functional | 4 | ## 4 Pin Failure Mode Analysis (Pin FMA) This section provides a failure mode analysis (FMA) for the pins of the AFE78101. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. | Table 4-1 | TI Classification | of Failure | <b>Effects</b> | |-----------|-------------------|------------|----------------| | | | | | | Class | Failure Effects | |-------|--------------------------------------------------------------| | A | Potential device damage that affects functionality. | | В | No device damage, but loss of functionality. | | С | No device damage, but performance degradation. | | D | No device damage, no impact to functionality or performance. | Figure 4-1 shows the AFE78101 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the AFE78101 data sheet. Figure 4-1. Pin Diagram Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - At least two SPI devices are present on the SPI bus. - VDD and IOVDD use the same supply voltage. - 'Short circuit to GND' means short to GND = REF GND. - 'Short circuit to Power' means short to PVDD = IOVDD = 3.3 V. 5 ## Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--| | UARTIN | 1 | UARTIN forced low. No UART communication to the device. SPI communication is possible. | В | | | UARTOUT | 2 | UARTOUT forced low. No UART communication from the device. SPI communication is possible. An increase in supply current can be observed. Device damage is possible if UARTOUT is connected to ground for an extended period of time. | | | | NC | 3 | NC pin forced low. Shorting the pin to ground can increase the supply current. Device damage is possible if the pin is connected to ground for an extended period of time. | Α | | | CLR | 4 | CLR pin forced low. The device operates normally, but CLR does not set the DAC output to the CLR code value. | В | | | REF_EN | 5 | REF_EN forced low. The internal reference is not enabled, and the device does not have the proper output if the internal reference is used. The device operates normally if an external reference is used. | В | | | RESET | 6 | RESET is forced low. The device is held in reset and does not function. | В | | | SCLK | 7 | SCLK forced low. No SPI communication with the device. UART communication is possible. | В | | | SDI | 8 | SDI forced low. No SPI communication to the device. UART communication is possible. | В | | | SDO | 9 | SDO forced low. No SPI communication from the device. UART communication is possible. An increase in supply current can be observed. Device damage is possible if SDO is connected to ground for an extended period of time. | А | | | CS | 10 | CS forced low. No SPI communication with the device. UART communication is possible. | В | | | CLK OUT | 11 | CLK_OUT forced low; internal oscillator disabled. If internal oscillator is disabled, CLK_OUT pin appears as Hi-Z, and the device operates normally. | D | | | CLK_OUT | 11 | CLK_OUT forced low; internal oscillator enabled. Increase in supply current when CLK_OUT is enabled. Device damage is possible if CLK_OUT is enabled for an extended period of time. | Α | | | IOVDD | 12 | IOVDD supply grounded. The device is not powered and not functional. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device damage is possible. | Α | | | VDD | 13 | VDD supply grounded. The device is not functional. The internal LDO is shorted to ground. Shorting pin to ground can increase supply current. Device damage is possible if the pin is connected to ground for an extended period of time. | Α | | | GND | 14 | No effect. Normal operation. | D | | | AIN0 | 15 | AIN0 forced low. Conversion results for ADC0 are incorrect. | В | | | POL_SEL/ | 16 | POL_SEL/AIN1 forced low; ADC SPECIAL_CFG.AIN1_ENB set to 1. Conversion results for AIN1 are incorrect. | В | | | AIN1 | 10 | POL_SEL/AIN1 forced low; ADC SPECIAL_CFG.AIN1_ENB set to 0. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL). | В | | | PVDD | 17 | PVDD supply grounded. The device is not powered and not functional. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device damage is possible. | Α | | | VOUT | 18 | VOUT forced low. DAC output is shorted and not functional. Shorting the pin to ground can increase supply current. | В | | | | 19 | VREFIO forced low; internal reference disabled, external reference connected. The DAC output is incorrect and not functional. | В | | | VREFIO | | VREFIO forced low; internal reference enabled. Shorting the pin to ground can increase supply current. Device damage is possible if the internal reference is enabled and VREFIO is connected to ground for an extended period of time. | А | | | REF_GND | 20 | No effect. Normal operation. | D | | | GND | 21 | No effect. Normal operation. | D | | | GND | 22 | No effect. Normal operation. | D | | | NC | 23 | NC pin forced low. Shorting the pin to ground can increase supply current. Device damage is possible if the pin is connected to ground for an extended period of time. | Α | | | ALARM | 24 | ALARM pin forced low. Alarm is not functional. | В | | ## Table 4-3. Pin FMA for Device Pins Open-Circuited | Pin Name | Pin No. | Table 4-3. Pin FMA for Device Pins Open-Circuited Description of Potential Failure Effects | Failure<br>Effect<br>Class | |------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | UARTIN | 1 | UARTIN input is undetermined. No UART communication to the device. SPI communication is possible. | В | | UARTOUT | 2 | UARTOUT output is undetermined. No UART communication from the device. SPI communication is possible. | В | | NC | 3 | No effect. Normal operation. | D | | CLR | 4 | CLR input is undetermined. Device functionality is undetermined. Output can be set to expected output or the DAC clear code. | В | | REF_EN | 5 | REF_EN input is undetermined; external reference not connected. Device functionality is undetermined. The reference can operate normally or be disabled. | В | | KLI-LIN | 3 | REF_EN input is undetermined; external reference connected. Device damage is possible if an external reference drives VREFIO. | Α | | RESET | 6 | RESET input is undetermined. Device functionality is undetermined. The device can operate normally or be held in reset. | В | | SCLK | 7 | SCLK input is undetermined. No SPI communication with the device. UART communication is possible. | В | | SDI | 8 | SDI input is undetermined. No SPI communication to the device. UART communication is possible. | В | | SDO | 9 | SDO output is undetermined. No SPI communication from the device. UART communication is possible. | В | | CS | 10 | □ input is undetermined. No SPI communication with the device. UART communication is possible. | В | | CLK_OUT | 11 | CLK_OUT unconnected. The device operates normally but the oscillator clock is not available. | В | | IOVDD | 12 | IOVDD supply unconnected. The device is not powered and not functional if all external digital pins are held low. The device can power up through internal ESD diodes to IOVDD if voltages greater than the power-on reset threshold of the device are present on any of the digital pins. Device functionality is undetermined. | В | | VDD | 13 | Output of LDO unconnected. Without connection to capacitor, output can oscillate and device functionality is undetermined. | В | | GND | 14 | Device functionality is undetermined. The device can be unpowered or connected to ground internally to be powered. | В | | AIN0 | 15 | AIN0 input is undetermined. The conversion results of ADC0 are undetermined. | В | | DOL SEL/ | | ADC SPECIAL_CFG.AIN1_ENB set to 1. The conversion results of AIN1 are undetermined. | В | | POL_SEL/<br>AIN1 | 16 | ADC SPECIAL_CFG.AIN1_ENB set to 0. The POL_SEL input is undetermined. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL). | В | | PVDD | 17 | PVDD supply unconnected. The device is not powered and not functional if all external pins are held low. The device can power up through internal ESD diodes to PVDD if voltages greater than the power-on reset threshold of the device are present on any of the digital pins. Device functionality is undetermined. | В | | VOUT | 18 | VOUT unconnected. DAC output floating. | В | | | | VREFIO unconnected. With internal reference enabled, output can oscillate without load capacitance. | В | | VREFIO | 19 | VREFIO unconnected. When using an external reference, the DAC reference is disconnected. The DAC output is incorrect. | В | | REF_GND | 20 | REF_GND unconnected. The device reference does not set to proper voltage. The DAC output is incorrect. | В | | GND | 21 | Pin unconnected. No effect. Normal operation. | D | | GND | 22 | Pin unconnected. No effect. Normal operation. | D | | NC | 23 | Pin unconnected. No effect. Normal operation. | D | | ALARM | 24 | ALARM unconnected. No ALARM communication back to controller. | В | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure<br>Effect | | |------------------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---| | UARTIN | 1 | UARTOUT | UART communication contention. SPI communication is possible. An increase in supply current can be observed if the driver of UARTIN drives UARTOUT. Device | Class<br>A | | | UARTOUT | 2 | NC | damage is possible if connected for an extended period of time. UARTOUT signal can drive the NC pin to an unknown state. NC can be driven by the device and cause contention with UARTOUT. SPI communication is possible. Device damage is possible if connected for an extended period of time. | A | | | NC | 3 | CLR | The device can drive the NC pin. An increase in supply current can be observed if the driver of CLR drives NC. Device damage is possible if connected for an extended period of time. | А | | | CLR | 4 | REF_EN | CLR pin can be forced high if the REF_EN pin is high. DAC output can be forced to the CLR code value. If REF_EN pin is low, the DAC operates normally, but the CLR pin does not set the DAC to the CLR code value. | В | | | REF_EN | 5 | RESET | REF_EN undetermined; internal reference intended. The device operates normally with the RESET pin set high. Reference is disabled as RESET is set low. | В | | | INCI _CIN | 3 | IKLOLI | REF_EN undetermined; external reference connected. An external reference can damage the device if connected to VREFIO for an extended period of time. | Α | | | RESET | 6 | SCLK | SPI communication corrupted. No SPI communication with the device. UART communication is possible. | В | | | SCLK | 7 | SDI | SPI communication corrupted. No SPI communication with the device.UART communication is possible. | В | | | SDI | 8 | SDO | SPI communication corrupted. No SPI communication with the device. UART communication is possible. An increase in supply current can be observed if the driver of SDI drives SDO. Device damage is possible if connected for an extended period of time. | А | | | SDO | 9 | <u>CS</u> | SPI communication corrupted. No SPI communication with the device. UART communication is possible. An increase in supply current can be observed if the driver of $\overline{\text{CS}}$ drives SDO. Device damage is possible if connected for an extended period of time. | Α | | | | | | | CLK_OUT disabled. The CLK_OUT pin appears as Hi-Z and does not interfere with $\overline{\text{CS}}$ and SPI communication. | D | | CS | 10 | CLK_OUT | CLK_OUT enabled. SPI communication corrupted. No SPI communication with the device. UART communication is possible. An increase in supply current can be observed if the driver of CS drives CLK_OUT. Device damage is possible if connected for an extended period of time. | Α | | | | | | CLK_OUT disabled. The CLK_OUT pin appears as Hi-Z and does not interfere with IOVDD. | D | | | CLK_OUT | 11 | IOVDD | CLK_OUT enabled. An increase in supply current is possible when CLK_OUT tries to drive low against IOVDD. Device damage is possible if connected for an extended period of time. | А | | | IOVDD | 12 | VDD | The device can be damaged when VDD is driven to a voltage beyond 2.2 V. | Α | | | VDD | 13 | GND | The device is not functional. The internal LDO is shorted to ground. Shorting the pin to ground can increase supply current. Device damage is possible if the pin is connected to GND for an extended period of time. | А | | | GND | 14 | AIN0 | AIN0 forced low. Conversion results for AIN0 are incorrect. | В | | | | | DOI 051 | AIN0 and POL_SEL/AIN1 voltages undetermined; SPECIAL_CFG.AIN1_ENB set to 1. Either or both ADC conversion results for AIN0 and AIN1 can be incorrect. | В | | | AIN0 | 15 | POL_SEL/<br>AIN1 | AIN0 and POL_SEL/AIN1 voltages undetermined; SPECIAL_CFG.AIN1_ENB is set to 0. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL). | В | | | DOL SEL/ | | | POL_SEL/AIN1 forced high; SPECIAL_CFG.AIN1_ENB set to 1. Conversion results for AIN1 are incorrect. | В | | | POL_SEL/<br>AIN1 | 16 | PVDD | POL_SEL/AIN1 forced high; ADC SPECIAL_CFG.AIN1_ENB set to 0. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL). | В | | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin (continued) | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | PVDD | 17 | VOUT | VOUT shorted to PVDD. DAC output is shorted and not functional. Shorting the pin to PVDD can increase supply current. Device damage is possible if connected for an extended period of time. | А | | VOUT | 18 | VREFIO | DAC reference voltage and DAC output voltage are undetermined, and the DAC is not functional. Shorting VOUT to VREFIO can increase supply current. Device damage is possible if connected for an extended period of time. | А | | | | | VREFIO forced low; external reference connected. The DAC output is incorrect and not functional. | В | | VREFIO | 19 | REF_GND | VREFIO forced low; internal reference enabled. The DAC output is incorrect and not functional. Shorting the pin to ground can increase the supply current. Device damage is possible if the internal reference is enabled and the pin is connected to GND for an extended period of time. | А | | REF_GND | 20 | GND | No effect. Normal operation. | В | | GND | 21 | GND | No effect. Normal operation. | В | | GND | 22 | NC | NC pin forced low. Shorting the pin to ground can increase supply current. Device damage is possible if the pin is connected to GND for an extended period of time. | Α | | NC | 23 | ALARM | NC pin forced low, increase in current is possible. | В | | ALARM | 24 | UARTIN | ALARM pin not functional and UART communication contention. SPI communication is possible. An increase in supply current can be observed if UARTIN pulls high and open-drain ALARM pulls low. Device damage is possible if connected for an extended period of time. | А | ## Table 4-5. Pin FMA for Device Pins Short-Circuited to PVDD and IOVDD | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--| | UARTIN | 1 | UARTIN forced high. No UART communication to the device. SPI communication is possible. | В | | | | UARTOUT | 2 | JARTOUT forced high. No UART communication from the device. SPI communication is possible. An increase in supply current can be observed. Device damage is possible if UARTOUT is connected to supply for extended period of time. | | | | | NC | 3 | NC pin forced low. Shorting the pin to supply can increase the supply current. Device damage is possible if the pin is connected to supply for an extended period of time. | Α | | | | CLR | 4 | CLR pin forced high. CLR sets the DAC output to the CLR code value. The device is not functional. | В | | | | | | REF_EN forced high. If the internal reference is selected, the device is in normal operation. | D | | | | REF_EN | 5 | REF_EN forced high. If external reference is connected, device damage is possible if external reference drives VREFIO. | Α | | | | RESET | 6 | RESET is forced high. The device cannot be reset using the RESET pin, but operates normally. | В | | | | SCLK | 7 | SCLK forced high. No SPI communication with the device. UART communication is possible. | В | | | | SDI | 8 | SDI forced high. No SPI communication to the device. UART communication is possible. | В | | | | SDO | 9 | SDO forced high. No SPI communication from the device. UART communication is possible. An increase in supply current can be observed. Device damage is possible if SDO is connected to supply for an extended period of time. | Α | | | | CS | 10 | CS forced high. No SPI communication with the device. UART communication is possible. The device operates normally when used in UART communication mode. | В | | | | | | CLK_OUT disabled. The CLK_OUT pin appears as Hi-Z and does not interfere with the supply. | D | | | | CLK_OUT | 11 | CLK_OUT enabled. An increase in supply current is possible when CLK_OUT tries to drive low against the supply. Device damage is possible if connected for an extended period of time. | Α | | | | IOVDD | 12 | For this case, IOVDD = PVDD = 3.3 V. No effect. Normal operation. | D | | | | VDD | 13 | VDD driven to supply. The device can be damaged when VDD is driven to a voltage beyond 2.2 V. | Α | | | | GND | 14 | GND tied to supply. The device is not powered and not functional. The supply can draw excessive current. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device damage is possible. | Α | | | | AIN0 | 15 | AIN0 forced high. The conversion results for ADC0 are incorrect. | В | | | | POL_SEL/ | 16 | POL_SEL/AIN1 forced high; SPECIAL_CFG.AIN1_ENB set to 1. The conversion results for AIN1 are incorrect. | В | | | | AIN1 | 10 | POL_SEL/AIN1 forced high; SPECIAL_CFG.AIN1_ENB set to 0. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL). | В | | | | PVDD | 17 | No effect. Normal operation. | D | | | | VOUT | 18 | VOUT shorted to supply. The DAC output is shorted and not functional. Shorting the pin to supply can increase the supply current. | В | | | | VREFIO | 19 | VREFIO shorted to supply. The DAC output is not functional. Shorting the pin to supply can increase the supply current. Device damage is possible if the pin is connected to supply. | Α | | | | REF_GND | 20 | REF_GND shorted to supply. The DAC is not functional. The supply can draw excessive current. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device damage is possible. | Α | | | | GND | 21 | GND shorted to supply. The DAC is not functional. The supply can draw excessive current. Device damage is possible if the pin is connected to supply. | Α | | | | GND | 22 | GND shorted to supply. The DAC is not functional. The supply can draw excessive current. Device damage is possible if the pin is connected to supply. | Α | | | | NC | 23 | NC pin shorted to supply. Device damage is possible if the pin is connected to supply. | Α | | | | ALARM | 24 | ALARM pin forced high. The pin is not functional. Open-drain ALARM pin can be damaged during alarm if directly connected to PVDD. | Α | | | 10 ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated