## Functional Safety Information

# UCC27200-Q1, UCC2720xA-Q1, and UCC2721xA-Q1 Functional Safety FIT Rate, FMD and Pin FMA



#### **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates | 3 |
| 2.1 SOIC PowerPAD™ Package                      | 3 |
| 2.2 SOIC Package                                |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |
| 5 Revision History                              |   |
|                                                 |   |

#### **Trademarks**

 ${\sf PowerPAD^{\scriptscriptstyle{\sf TM}}} \ \text{is a trademark of Texas Instruments}.$ 

All trademarks are the property of their respective owners.

Overview www.ti.com

#### 1 Overview

This document contains information for the following device and package combinations to aid in a functional safety system design:

- UCC27200-Q1, UCC27202A-Q1, UCC27211A-Q1, and UCC27212A-Q1 (SOIC PowerPAD™ integrated circuit package)
- UCC27211A-Q1 (SOIC package)

Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Copyright © 2017, Texas Instruments Incorporated

Figure 1-1. Functional Block Diagram

UCC27200-Q1, UCC2720xA-Q1, and UCC2721xA-Q1 were developed using a quality-managed development process, but were not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

## 2.1 SOIC PowerPAD™ Package

This section provides functional safety failure in time (FIT) rates for UCC27200-Q1, UCC27202A-Q1, UCC27211A-Q1, and UCC27212A-Q1 (SOIC PowerPAD<sup>™</sup>) based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | Power Dissipation (mW) | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------|------------------------------------------|
| Total component FIT rate     | 50                     | 10                                       |
| Total component FTT Tate     | 550                    | 13                                       |
| Die FIT rate                 | 50                     | 3                                        |
| Die FTT Tate                 | 550                    | 5                                        |
| Packago EIT rato             | 50                     | 7                                        |
| Package FIT rate             | 550                    | 8                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- · Mission profile: Motor control from table 11 or figure 16
- · Power dissipation: 50mW, 550mW
- Climate type: World-wide table 8 or figure 13
- Package factor (lambda 3): Table 17b or figure 15
- Substrate material: FR4
- EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 20                 | 55                               |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



#### 2.2 SOIC Package

This section provides functional safety failure in time (FIT) rates for UCC27211A-Q1 (SOIC) based on two different industry-wide used reliability standards:

- Table 2-3 provides FIT rates based on IEC TR 62380 / ISO 26262 part 1
- Table 2-4 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-3. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | Power Dissipation (mW) | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------|------------------------------------------|
| Total component FIT rate     | 50                     | 10                                       |
| Total component FTF fate     | 200                    | 13                                       |
| Die FIT rate                 | 50                     | 3                                        |
| Die FIT fale                 | 200                    | 5                                        |
| Dookaga EIT rata             | 50                     | 7                                        |
| Package FIT rate             | 200                    | 8                                        |

The failure rate and mission profile information in Table 2-3 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission profile: Motor control from table 11 or figure 16

· Power dissipation: 50mW, 200mW

Climate type: World-wide table 8 or figure 13
Package factor (lambda 3): Table 17b or figure 15

Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-4. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 20                 | 55                               |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-4 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for UCC27200-Q1, UCC27202A-Q1, UCC27211A-Q1, and UCC27212A-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                 | Failure Mode Distribution (%) |
|---------------------------------------------------|-------------------------------|
| HO stuck low                                      | 16.3                          |
| HO stuck high                                     | 16.3                          |
| HO unknown or level is outside of specified level | 16.3                          |
| LO stuck low                                      | 16.3                          |
| LO stuck high                                     | 16.3                          |
| LO unknown or level is outside of specified level | 16.3                          |
| High side UVLO not functioning                    | 1                             |
| Low side UVLO not functioning                     | 1                             |

The FMD in the *Die Failure Modes and Distribution* table excludes short-circuit faults across the isolation barrier. Faults for short circuits across the isolation barrier can be excluded according to IEC 61800-5-2:2016 if the following requirements are fulfilled:

- The signal isolation component is OVC III according to IEC 61800-5-1. If a safety-separated extra low voltage (SELV) or protective extra low voltage (PELV) power supply is used, pollution degree 2 / OVC II applies. All requirements of IEC 61800-5-1:2007, 4.3.6 apply.
- 2. Measures are taken to ensure that an internal failure of the signal isolation component cannot result in excessive temperature of its insulating material.

Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance.



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the UCC27200-Q1, UCC27202A-Q1, UCC27211A-Q1, and UCC27212A-Q1 devices. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

**Table 4-1. TI Classification of Failure Effects** 

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| Α     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Figure 4-1 and Figure 4-2 show the UCC27200-Q1, UCC27202A-Q1, UCC27211A-Q1, and UCC27212A-Q1 pin diagrams. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the UCC27200-Q1, UCC2720xA-Q1, and UCC2721xA-Q1 data sheets.



Figure 4-1. SOIC PowerPAD™ Pin Diagram



Figure 4-2. SOIC Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Pin 1 short to pin 8 is not considered.
- Pin 4 short to pin 5 is not considered.
- The case of short-circuited to supply is analyzed for short to VDD.

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effects                                            | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------|----------------------------|
| VDD      | 1       | Device power up is not possible. Device positive supply short to ground.            | В                          |
| НВ       | 2       | Possible bootstrap diode damage. HO output is stuck low.                            | А                          |
| НО       | 3       | Possible damage to HO output driver. HO output is stuck low.                        | А                          |
| HS       | 4       | HO level is stuck low or ground level. High-side power FET can not pull up HO node. | В                          |
| HI       | 5       | HO is stuck low.                                                                    | В                          |
| LI       | 6       | LO is stuck low.                                                                    | В                          |
| VSS      | 7       | No effect. Short to same potential.                                                 | D                          |
| LO       | 8       | LO is stuck low. Possible LO output driver damage.                                  | А                          |

### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effects                                              | Failure<br>Effect<br>Class |
|----------|---------|---------------------------------------------------------------------------------------|----------------------------|
| VDD      | 1       | Device power up is not possible. Device positive supply is open.                      | В                          |
| НВ       | 2       | High-side UVLO is detected. HO is stuck low.                                          | В                          |
| НО       | 3       | Power FET gate is disconnected from HO.                                               | D                          |
| HS       | 4       | HO output level is unknown.                                                           | В                          |
| HI       | 5       | HO is stuck low.                                                                      | В                          |
| LI       | 6       | LO is stuck low.                                                                      | В                          |
| VSS      | 7       | No ground connection to the device. LO and HO are potentially pulled up to VDD level. | В                          |
| LO       | 8       | Power FET gate is disconnected from HO.                                               | В                          |

Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects                    | Failure<br>Effect<br>Class |
|----------|---------|------------|-------------------------------------------------------------|----------------------------|
| VDD      | 1       | НВ         | High-side UVLO is detected. HO is stuck low.                | В                          |
| НВ       | 2       | НО         | Possible damage to bootstrap diode and HO output stage.     | A                          |
| НО       | 3       | HS         | Possible damage to bootstrap diode and HO output stage.     | A                          |
| HI       | 5       | LI         | HO and LO states depend on the driving source of LI and HI. | В                          |
| LI       | 6       | VSS        | LO is stuck low.                                            | В                          |
| VSS      | 7       | LO         | LO is stuck low. Possible damage to LO output driver.       | А                          |

Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply

| Pin Name | Pin No. | Description of Potential Failure Effects                                                                                        | Failure<br>Effect<br>Class |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VDD      | 1       | No effect. Short to same potential.                                                                                             | D                          |
| НВ       | 2       | High-side UVLO detection is possible. HO output level is lower than specified range and possibly stuck low if UVLO is detected. | В                          |
| НО       | 3       | HO is stuck high at VDD level. Possible damage to HO driver.                                                                    | Α                          |
| HS       | 4       | HO is stuck high at VDD level. Possible damage to HO driver.                                                                    | Α                          |
| HI       | 5       | HO is stuck high.                                                                                                               | В                          |
| LI       | 6       | LO is stuck high.                                                                                                               | В                          |
| VSS      | 7       | Device power up is not possible. Device positive supply is short to ground.                                                     | В                          |
| LO       | 8       | LO is stuck high at VDD level. Possible damage to LO driver.                                                                    | Α                          |



## **5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from October 4, 2024 to September 18, 2025 (from Revision A (October 2024) to                     |                |
|-----------------------------------------------------------------------------------------------------------|----------------|
| Revision B (September 2025))                                                                              | Page           |
| Added the UCC27200-Q1 and UCC27202A-Q1 GPNs                                                               | <mark>2</mark> |
| Updated trademark information                                                                             | <mark>2</mark> |
| Added clarifying language to the reliability data handbook reference                                      |                |
|                                                                                                           |                |
| Changes from March 1, 2022 to October 3, 2024 (from Revision * (March 2022) to Revision A (October 2024)) | Page           |
| (October 2024))  • Added package information for the non PowerPAD version of the SOIC package             | 2              |
| (October 2024))                                                                                           | 2              |
| (October 2024))  • Added package information for the non PowerPAD version of the SOIC package             | 2              |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated