



# Octal, 12-Bit, Low-Power, High-Voltage Output, Serial Input DIGITAL-TO-ANALOG CONVERTER

Check for Samples: DAC7718

## FEATURES

www.ti.com

- Bipolar Output: ±2V to ±16.5V
- Unipolar Output: 0V to +33V
- 12-Bit Resolution
- Low Power: 14.4mW/Ch (Bipolar Supply)
- Relative Accuracy: 1 LSB Max
- Low Zero/Full-Scale Error: ±1 LSB Max
- Flexible System Calibration
- Low Glitch: 4nV-s
- Settling Time: 15µs
- Channel Monitor Output
- Programmable Gain: x4/x6
- Programmable Offset
- SPI™: Up to 50MHz, 1.8V/3V/5V Logic
- Schmitt Trigger Inputs
- Daisy-Chain with Sleep Mode Enhancement
- Packages: QFN-48 (7x7mm), TQFP-64 (10x10mm)

## **APPLICATIONS**

- Automatic Test Equipment
- PLC and Industrial Process Control
- Communications



# DESCRIPTION

The DAC7718 is a low-power, octal, 12-bit digital-to-analog converter (DAC). With a 5V reference, the output can either be a bipolar ±15V voltage when operating from dual ±15.5V (or higher) power supplies, or a unipolar 0V to +30V voltage when operating from a +30.5V (or higher) power supply. With a 5.5V reference, the output can either be a bipolar ±16.5V voltage when operating from dual ±17V (or higher) power supplies, or a unipolar 0V to +33V voltage when operating from a +33.5V (or higher) power supply. This DAC provides low-power operation, good linearity, and low glitch over the specified temperature range of -40°C to +105°C. This device is trimmed in manufacturing and has very low zero-code and gain error. In addition, system level calibration can be performed over the entire signal chain. The output range can be offset by using the DAC offset register.

The DAC7718 features a standard, high-speed serial peripheral interface (SPI) that operates at up to 50MHz and is 1.8V, 3V, and 5V logic compatible, to communicate with a DSP or microprocessor. The input data of the device are double-buffered. An asynchronous load input (LDAC) transfers data from the DAC data register to the DAC latch. The asynchronous CLR input sets the output of all eight DACs to AGND. The V<sub>MON</sub> pin is a monitor output that connects to the individual analog outputs, the offset DAC, the reference buffer outputs, and two external inputs through a multiplexer (mux).

The DAC7718 is pin-to-pin and function-compatible with the DAC8718 (16-bit) and the DAC8218 (14-bit).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DSP is a trademark of Texas Instruments. SPI, QSPI are trademarks of Motorola Inc. Microwire is a trademark of National Semiconductor. All other trademarks are the property of their respective owners.

# DAC7718



### SBAS361A-MAY 2009-REVISED DECEMBER 2009

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT | RELATIVE<br>ACCURACY<br>(LSB) | DIFFERENTIAL<br>LINEARITY<br>(LSB) | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING |  |  |  |  |
|---------|-------------------------------|------------------------------------|------------------|-----------------------|-----------------------------------|--------------------|--|--|--|--|
| DAC7718 | ±1                            | ±1                                 | QFN-48           | RGZ                   | –40°C to +105°C                   | DAC7718            |  |  |  |  |
| DACTTIO | ±1                            | ±1                                 | TQFP-64          | PAG                   | –40°C to +105°C                   | DAC7718            |  |  |  |  |

### **ORDERING INFORMATION**<sup>(1)</sup>

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Over operating free-air temperature range (unless otherwise noted).

|                                                    |                                    |                                 | DAC7718                                      | UNIT |
|----------------------------------------------------|------------------------------------|---------------------------------|----------------------------------------------|------|
| AV <sub>DD</sub> to AV <sub>SS</sub>               |                                    |                                 | –0.3 to 38                                   | V    |
| AV <sub>DD</sub> to AGND                           |                                    | -0.3 to 38                      | V                                            |      |
| AV <sub>SS</sub> to AGND, DGND                     |                                    | -19 to 0.3                      | V                                            |      |
| DV <sub>DD</sub> to DGND                           |                                    |                                 | -0.3 to 6                                    | V    |
| IOV <sub>DD</sub> to DGND                          |                                    |                                 | -0.3 to min of (6 or DV <sub>DD</sub> + 0.3) | V    |
| AGND-x to DGND                                     |                                    |                                 | -0.3 to 0.3                                  | V    |
| Digital input voltage to D                         | GND                                |                                 | -0.3 to IOV <sub>DD</sub> + 0.3              | V    |
| SDO to DGND                                        |                                    |                                 | -0.3 to IOV <sub>DD</sub> + 0.3              | V    |
| V <sub>OUT</sub> -x, V <sub>MON</sub> , AIN-x to A | .V <sub>SS</sub>                   |                                 | –0.3 to AV <sub>DD</sub> + 0.3               | V    |
| REF-A, REF-B to AGND                               |                                    |                                 | -0.3 to DV <sub>DD</sub>                     | V    |
| GPIO-n to DGND                                     |                                    | -0.3 to IOV <sub>DD</sub> + 0.3 | V                                            |      |
| GPIO-n input current                               |                                    | 5                               | mA                                           |      |
| Maximum current from V                             | MON                                | 3                               | mA                                           |      |
| Operating temperature ra                           | inge                               |                                 | -40 to +105                                  | °C   |
| Storage temperature range                          | ge                                 |                                 | -65 to +150                                  | °C   |
| Maximum junction tempe                             | rature (T <sub>J</sub> max)        |                                 | +150                                         | °C   |
|                                                    | Human body model (HBM)             |                                 | 2.5                                          | kV   |
| ESD ratings                                        | Charged device model (CDM          | /)                              | 1000                                         | V    |
|                                                    | Machine model (MM)                 |                                 | 200                                          | V    |
|                                                    | lunction to empiont 0              | TQFP                            | 55                                           | °C/W |
| Thermal impedance                                  | Junction-to-ambient, $\theta_{JA}$ | QFN                             | 27.5                                         | °C/W |
|                                                    | Junction-to-case, $\theta_{JC}$    | TQFP                            | 21                                           | °C/W |
|                                                    | Junction-to-case, JC               | QFN                             | 10.8                                         | °C/W |
| Power dissipation                                  |                                    |                                 | $(T_J max - T_A) / \theta_{JA}$              | W    |

(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.



## ELECTRICAL CHARACTERISTICS: Dual-Supply

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = +16.5V$ ,  $AV_{SS} = -16.5V$ ,  $IOV_{DD} = DV_{DD} = +5V$ , REF-A and REF-B = +5V, gain = 6, AGND-x = DGND = 0V, data format = straight binary, and Offset DAC A and Offset DAC B are at default values<sup>(1)</sup>, unless otherwise noted.

|                                   |                                                                         | D   | AC7718 |     |            |
|-----------------------------------|-------------------------------------------------------------------------|-----|--------|-----|------------|
| PARAMETER                         | CONDITIONS                                                              | MIN | ТҮР    | MAX | UNIT       |
| STATIC PERFORMANCE <sup>(2)</sup> |                                                                         |     |        |     |            |
| Resolution                        |                                                                         | 12  |        |     | Bits       |
| Linearity error                   | Measured by line passing through codes 000h and FFFh                    |     |        | ±1  | LSB        |
| Differential linearity error      | Measured by line passing through codes 000h and FFFh                    |     |        | ±1  | LSB        |
| Bipolar zero error                | $T_A = +25^{\circ}C$ , gain = 4 or 6, code = 800h                       |     |        | ±1  | LSB        |
| Bipolar zero error TC             | Gain = 4 or 6, code = 800h                                              |     | ±0.5   | ±2  | ppm FSR/°C |
| 7                                 | $T_A = +25^{\circ}C$ , gain = 6, code = 000h                            |     |        | ±1  | LSB        |
| Zero-code error                   | $T_A = +25^{\circ}C$ , gain = 4, code = 000h                            |     |        | ±1  | LSB        |
| Zero-code error TC                | Gain = 4 or 6, code = 000h                                              |     | ±0.5   | ±3  | ppm FSR/°C |
| Osia ama                          | $T_{A} = +25^{\circ}C$ , gain = 6                                       |     |        | ±1  | LSB        |
| Gain error                        | $T_{A} = +25^{\circ}C$ , gain = 4                                       |     |        | ±1  | LSB        |
| Gain error TC                     | Gain = 4 or 6                                                           |     | ±1     | ±3  | ppm FSR/°C |
| Full-scale error                  | $T_A = +25^{\circ}C$ , gain = 4 or 6, code = FFFh                       |     |        | ±1  | LSB        |
| Full-scale error TC               | Gain = 4 or 6, code = FFFh                                              |     | ±0.5   | ±3  | ppm FSR/°C |
| DC crosstalk <sup>(3)</sup>       | Measured channel at code = 800h, full-scale change on any other channel |     | 0.05   |     | LSB        |

(1) Offset DAC A and Offset DAC B are trimmed in manufacturing to minimize the error for symmetrical output. The default value may vary no more than ±1 LSB from the nominal number listed in Table 7. The Offset DAC pins are not intended to drive an external load, and must not be connected during dual-supply operation.

(2) Gain = 4 and TC specified by design and characterization.

(3) The DAC outputs are buffered by op amps that share common AV<sub>DD</sub> and AV<sub>SS</sub> power supplies. DC crosstalk indicates how much dc change in one or more channel outputs may occur when the dc load current changes in one channel (because of an update). With high-impedance loads, the effect is virtually immeasurable. Multiple AV<sub>DD</sub> and AV<sub>SS</sub> terminals are provided to minimize dc crosstalk.



## ELECTRICAL CHARACTERISTICS: Dual-Supply (continued)

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = +16.5V$ ,  $AV_{SS} = -16.5V$ ,  $IOV_{DD} = DV_{DD} = +5V$ , REF-A and REF-B = +5V, gain = 6, AGND-x = DGND = 0V, data format = straight binary, and Offset DAC A and Offset DAC B are at default values <sup>(1)</sup>, unless otherwise noted.

|                                              |                                                                                     | D    |      |      |                  |
|----------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------------------|
| PARAMETER                                    | CONDITIONS                                                                          | MIN  | TYP  | MAX  | UNIT             |
| ANALOG OUTPUT (Vout-0 to Vo                  | DUT-7) <sup>(4)</sup>                                                               |      |      |      |                  |
| Voltage output <sup>(5)</sup>                | $V_{REF} = +5V$                                                                     | -15  |      | +15  | V                |
| Vollage oulpul <sup>14</sup>                 | V <sub>REF</sub> = +1.5V                                                            | -4.5 |      | +4.5 | V                |
| Output impedance                             | Code = 800h                                                                         |      |      | 0.5  | Ω                |
| Short-circuit current <sup>(6)</sup>         |                                                                                     |      | ±8   |      | mA               |
| Load current                                 | See Figure 37                                                                       |      | ±3   |      | mA               |
| Outrast daith an time a                      | $T_A = +25^{\circ}C$ , device operating for 500 hours, full-scale output            |      | 3.4  |      | ppm of FSR       |
| Output drift vs time                         | $T_A = +25^{\circ}C$ , device operating for 1000 hours, full-scale output           |      | 4.3  |      | ppm of FSR       |
| Capacitive load stability                    |                                                                                     |      |      | 500  | pF               |
|                                              | To 0.03% of FSR, CL = 200pF, RL= 10k\Omega, code from 000h to FFFh and FFFh to 000h |      | 10   |      | μS               |
| Settling time                                | To 1 LSB, CL = 200pF, RL = 10k\Omega, code from 000h to FFFh and FFFh to 000h       |      | 15   |      | μS               |
|                                              | To 1 LSB, CL = 200pF, RL = 10k $\Omega$ , code from 7F0h to 810h and 810h to 7F0h   |      | 6    |      | μS               |
| Slew rate (7)                                |                                                                                     |      | 6    |      | V/µs             |
| Power-on delay <sup>(8)</sup>                | From $IOV_{DD} \ge +1.8V$ and $DV_{DD} \ge +2.7V$ to $\overline{CS}$ low            |      | 200  |      | μS               |
| Power-down recovery time                     |                                                                                     |      | 60   |      | μS               |
| Digital-to-analog glitch <sup>(9)</sup>      | Code from 7FFh to 800h and 800h to 7FFh                                             |      | 4    |      | nV-s             |
| Glitch impulse peak amplitude                | Code from 7FFh to 800h and 800h to 7FFh                                             |      | 5    |      | mV               |
| Channel-to-channel isolation <sup>(10)</sup> | $V_{REF} = 4V_{PP}, f = 1kHz$                                                       |      | 88   |      | dB               |
|                                              | DACs in the same group                                                              |      | 7.5  |      | nV-s             |
| DAC-to-DAC crosstalk <sup>(11)</sup>         | DACs among different groups                                                         |      | 1    |      | nV-s             |
| Digital crosstalk <sup>(12)</sup>            |                                                                                     |      | 1    |      | nV-s             |
| Digital feedthrough <sup>(13)</sup>          |                                                                                     |      | 1    |      | nV-s             |
|                                              | $T_A = +25^{\circ}C$ at 10kHz, gain = 6                                             |      | 200  |      | nV/√Hz           |
| Output noise                                 | $T_A = +25^{\circ}C$ at 10kHz, gain = 4                                             |      | 130  |      | nV/√Hz           |
|                                              | 0.1Hz to 10Hz, gain = 6                                                             |      | 20   |      | μV <sub>PP</sub> |
| Power-supply rejection <sup>(14)</sup>       | $AV_{DD} = \pm 15.5V$ to $\pm 16.5V$                                                |      | 0.05 |      | LSB              |

(4) Specified by design.

(5) The analog output range of V<sub>OUT</sub>-0 to V<sub>OUT</sub>-7 is equal to (6 × V<sub>REF</sub> – 5 × OUTPUT\_OFFSET\_DAC) for gain = 6. The maximum value of the analog output must not be greater than (AV<sub>DD</sub> – 0.5V), and the minimum value must not be less than (AV<sub>SS</sub> + 0.5V). All specifications are for a ±16.5V power supply and a ±15V output, unless otherwise noted.

(6) When the output current is greater than the specification, the current is clamped at the specified maximum value.

(7) Slew rate is measured from 10% to 90% of the transition when the output changes from 0 to full-scale.

(8) Power-on delay is defined as the time from when the supply voltages reach the specified conditions to when CS goes low, for valid digital communication.

(9) *Digital-to-analog glitch* is defined as the amount of energy injected into the analog output at the major code transition. It is specified as the area of the glitch in nV-s. It is measured by toggling the DAC register data between 7FFh and 800h in straight binary format.

(10) Channel-to-channel isolation refers to the ratio of the signal amplitude at the output of one DAC channel to the amplitude of the sinusoidal signal on the reference input of another DAC channel. It is expressed in dB and measured at midscale.

- (11) DAC-to-DAC crosstalk is the glitch impulse that appears at the output of one DAC as a result of both the full-scale digital code and subsequent analog output change at another DAC. It is measured with LDAC tied low and expressed in nV-s.
- (12) *Digital crosstalk* is the glitch impulse transferred to the output of one converter as a result of a full-scale code change in the DAC input register of another converter. It is measured when the DAC output is not updated, and is expressed in nV-s.
- (13) Digital feedthrough is the glitch impulse injected to the output of a DAC as a result of a digital code change in the DAC input register of the same DAC. It is measured with the full-scale digital code change without updating the DAC output, and is expressed in nV-s.
- (14) The output must not be greater than  $(AV_{DD} 0.5V)$  and not less than  $(AV_{SS} + 0.5V)$ .



## **ELECTRICAL CHARACTERISTICS: Dual-Supply (continued)**

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = +16.5V$ ,  $AV_{SS} = -16.5V$ ,  $IOV_{DD} = DV_{DD} = +5V$ , REF-A and REF-B = +5V, gain = 6, AGND-x = DGND = 0V, data format = straight binary, and Offset DAC A and Offset DAC B are at default values <sup>(1)</sup>, unless otherwise noted.

|                                                 |                                                   | D                        | DAC7718 |                   |      |  |
|-------------------------------------------------|---------------------------------------------------|--------------------------|---------|-------------------|------|--|
| PARAMETER                                       | CONDITIONS                                        | MIN                      | ТҮР     | MAX               | UNIT |  |
| OFFSET DAC OUTPUT <sup>(15)</sup> (16)          |                                                   |                          |         |                   |      |  |
| Voltage output                                  | $V_{REF} = +5V$                                   | 0                        |         | 5                 | V    |  |
| Full-scale error                                | $T_A = +25^{\circ}C$                              |                          | ±0.25   |                   | LSB  |  |
| Zero-code error                                 | $T_{A} = +25^{\circ}C$                            |                          | ±0.25   |                   | LSB  |  |
| Linearity error                                 |                                                   |                          | ±0.5    |                   | LSB  |  |
| Differential linearity error                    |                                                   |                          |         | ±1                | LSB  |  |
| ANALOG MONITOR PIN (V <sub>MON</sub> )          |                                                   |                          |         |                   |      |  |
| Output impedance <sup>(17)</sup>                | $T_A = +25^{\circ}C$                              |                          | 2       |                   | kΩ   |  |
| Three-state leakage current                     |                                                   |                          | 100     |                   | nA   |  |
| AUXILIARY ANALOG INPUT                          |                                                   |                          |         |                   |      |  |
| Input range                                     |                                                   | AV <sub>SS</sub>         |         | $AV_{DD}$         | V    |  |
| Input impedance<br>(AIN-x to V <sub>MON</sub> ) | $T_A = +25^{\circ}C$                              |                          | 2       |                   | kΩ   |  |
| Input capacitance <sup>(15)</sup>               |                                                   |                          | 4       |                   | pF   |  |
| Input leakage current                           |                                                   |                          | 30      |                   | nA   |  |
| REFERENCE INPUT                                 | +                                                 |                          |         | ŧ                 |      |  |
| Reference input voltage range <sup>(18)</sup>   |                                                   | 1.0                      |         | 5.5               | V    |  |
| Reference input dc impedance                    |                                                   |                          | 10      |                   | MΩ   |  |
| Reference input capacitance <sup>(15)</sup>     |                                                   |                          | 10      |                   | pF   |  |
| DIGITAL INPUT <sup>(15)</sup>                   |                                                   |                          |         |                   |      |  |
|                                                 | IOV <sub>DD</sub> = +4.5V to +5.5V                | 3.8                      | 0.3 +   | IOV <sub>DD</sub> | V    |  |
| High-level input voltage, V <sub>IH</sub>       | IOV <sub>DD</sub> = +2.7V to +3.3V                | 2.3                      | 0.3 +   | IOV <sub>DD</sub> | V    |  |
|                                                 | IOV <sub>DD</sub> = +1.7V to 2.0V                 | 1.5                      | 0.3 +   | IOV <sub>DD</sub> | V    |  |
|                                                 | IOV <sub>DD</sub> = +4.5V to +5.5V                | -0.3                     |         | 0.8               | V    |  |
| Low-level input voltage, VIL                    | IOV <sub>DD</sub> = +2.7V to +3.3V                | -0.3                     |         | 0.6               | V    |  |
|                                                 | IOV <sub>DD</sub> = +1.7V to 2.0V                 | -0.3                     |         | 0.3               | V    |  |
|                                                 | CLR, LDAC, RST, CS, and SDI                       |                          |         | ±1                | μA   |  |
| Input current                                   | USB/BTC, RSTSEL, and GPIO-n                       |                          |         | ±5                | μΑ   |  |
|                                                 | CLR, LDAC, RST, CS, and SDI                       |                          | 5       |                   | pF   |  |
| Input capacitance                               | USB/BTC and RSTSEL                                |                          | 12      |                   | pF   |  |
|                                                 | GPIO-n                                            |                          | 14      |                   | pF   |  |
| DIGITAL OUTPUT <sup>(15)</sup>                  | 1                                                 | I                        |         |                   |      |  |
| High-level output voltage, V <sub>OH</sub>      | $IOV_{DD} = +2.7V$ to +5.5V, sourcing 1mA         | IOV <sub>DD</sub> - 0.4  |         | IOV <sub>DD</sub> | V    |  |
| (SDO)                                           | $IOV_{DD} = +1.8V$ , sourcing 200µA               | 1.6                      |         | IOV <sub>DD</sub> | V    |  |
| Low-level output voltage, V <sub>OL</sub>       | $IOV_{DD} = +2.7V$ to +5.5V, sinking 1mA          | 0                        |         | 0.4               | V    |  |
| (SDO)                                           | $IOV_{DD} = +1.8V$ , sinking 200µA                | 0                        |         | 0.2               | V    |  |
| GPIO-n output voltage low, V <sub>OL</sub>      | 1mA sink from IOV <sub>DD</sub>                   |                          | 0.15    |                   | V    |  |
| GPIO-n output voltage high, V <sub>OH</sub>     | $10k\Omega$ pull-up resistor to IOV <sub>DD</sub> | 0.99 × IOV <sub>DD</sub> |         |                   | V    |  |
| High-impedance leakage current                  | SDO and GPIO-n                                    |                          | ±5      |                   | μA   |  |
| High-impedance output                           | SDO                                               |                          | 5       |                   | pF   |  |
| capacitance                                     | GPIO-n                                            |                          | 14      |                   | pF   |  |

(15) Specified by design.

(16) Offset DAC A and Offset DAC B are trimmed in manufacturing to minimize the error for symmetrical output. The default value may vary no more than ±1 LSB from the nominal number listed in Table 7. The Offset DAC pins are not intended to drive an external load, and must not be connected during dual-supply operation.

(17) 8kΩ when V<sub>MON</sub> is connected to Reference Buffer A or B, and 4kΩ when V<sub>MON</sub> is connected to Offset DAC-A or -B.

(18) Reference input voltage  $\leq DV_{DD}$ .



SBAS361A-MAY 2009-REVISED DECEMBER 2009

# ELECTRICAL CHARACTERISTICS: Dual-Supply (continued)

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = +16.5V$ ,  $AV_{SS} = -16.5V$ ,  $IOV_{DD} = DV_{DD} = +5V$ , REF-A and REF-B = +5V, gain = 6, AGND-x = DGND = 0V, data format = straight binary, and Offset DAC A and Offset DAC B are at default values <sup>(1)</sup>, unless otherwise noted.

|                                   |                                                         | D    |      |      |      |
|-----------------------------------|---------------------------------------------------------|------|------|------|------|
| PARAMETER                         | CONDITIONS                                              | MIN  | ТҮР  | MAX  | UNIT |
| POWER SUPPLY                      |                                                         |      |      |      |      |
| AV <sub>DD</sub>                  |                                                         | +4.5 |      | +18  | V    |
| AV <sub>SS</sub>                  |                                                         | -18  |      | -4.5 | V    |
| DV <sub>DD</sub>                  |                                                         | +2.7 |      | +5.5 | V    |
| IOV <sub>DD</sub> <sup>(19)</sup> |                                                         | +1.8 |      | +5.5 | V    |
| A1                                | Normal operation, midscale code, output unloaded        |      | 4.3  | 6    | mA   |
| AI <sub>DD</sub>                  | Power down, output unloaded                             |      | 35   |      | μΑ   |
| A.I.                              | Normal operation, midscale code, output unloaded        | -4   | -2.7 |      | mA   |
| Al <sub>ss</sub>                  | Power down, output unloaded                             |      | 35   |      | μΑ   |
|                                   | Normal operation                                        |      | 78   |      | μΑ   |
| DI <sub>DD</sub>                  | Power down                                              |      | 36   |      | μΑ   |
| 101                               | Normal operation, $V_{IH} = IOV_{DD}$ , $V_{IL} = DGND$ |      | 5    |      | μΑ   |
| IOI <sub>DD</sub>                 | Power down, $V_{IH} = IOV_{DD}$ , $V_{IL} = DGND$       |      | 5    |      | μΑ   |
| Power dissipation                 | Normal operation, ±16.5V supplies, midscale code        |      | 115  | 165  | mW   |
| TEMPERATURE RANGE                 |                                                         |      |      |      |      |
| Specified performance             |                                                         | -40  |      | +105 | °C   |

(19)  $IOV_{DD} \leq DV_{DD}$ .

6



## ELECTRICAL CHARACTERISTICS: Single-Supply

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = +32V$ ,  $AV_{SS} = 0V$ ,  $IOV_{DD} = DV_{DD} = +5V$ , REF-A and REF-B = +5V, gain = 6, AGND-x = DGND = 0V, data format = straight binary, and OFFSET-A = OFFSET-B = AGND, unless otherwise noted.

|                                             |                                                                                               | D   |      |     |            |
|---------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------|-----|------------|
| PARAMETER                                   | CONDITIONS                                                                                    | MIN | TYP  | MAX | UNIT       |
| STATIC PERFORMANCE <sup>(1)</sup>           |                                                                                               |     |      |     |            |
| Resolution                                  |                                                                                               | 12  |      |     | Bits       |
| Linearity error                             | Measured by line passing through codes 010h and FFFh                                          |     |      | ±1  | LSB        |
| Differential linearity error                | Measured by line passing through codes 010h and FFFh                                          |     |      | ±1  | LSB        |
| Unipolar zero error                         | $T_A = +25^{\circ}C$ , gain = 4 or 6, code = 010h                                             |     |      | ±1  | LSB        |
| Unipolar zero error TC                      | Gain = 4 or 6, code = 010h                                                                    |     | ±0.5 | ±3  | ppm FSR/°C |
| Onin amon                                   | $T_{A} = +25^{\circ}C$ , gain = 6                                                             |     |      | ±1  | LSB        |
| Gain error                                  | $T_{A} = +25^{\circ}C$ , gain = 4                                                             |     |      | ±1  | LSB        |
| Gain error TC                               | Gain = 4 or 6                                                                                 |     | ±1   | ±3  | ppm FSR/°C |
| Full-scale error                            | $T_A = +25^{\circ}C$ , gain = 4 or 6, code = FFFh                                             |     |      | ±1  | LSB        |
| Full-scale error TC                         | Gain = 4 or 6, code = FFFh                                                                    |     | ±0.5 | ±3  | ppm FSR/°C |
| DC crosstalk <sup>(2)</sup>                 | Measured channel at code = 800h, full-scale change on any other channel                       |     | 0.05 |     | LSB        |
| ANALOG OUTPUT (Vout-0 to                    | V <sub>OUT</sub> -7) <sup>(3)</sup>                                                           |     |      |     |            |
|                                             | V <sub>REF</sub> = +5V                                                                        | 0   |      | +30 | V          |
| Voltage output <sup>(4)</sup>               | V <sub>REF</sub> = +1.5V                                                                      | 0   |      | +9  | V          |
| Output impedance                            | Code = 800h                                                                                   |     |      | 0.5 | Ω          |
| Short-circuit current <sup>(5)</sup>        |                                                                                               |     | ±8   |     | mA         |
| Load current                                | See Figure 84 and Figure 85                                                                   |     | ±3   |     | mA         |
| Output drift va time                        | $T_A = +25^{\circ}C$ , device operating for 500 hours, full-scale output                      |     | 3.4  |     | ppm of FSR |
| Output drift vs time                        | $T_A = +25^{\circ}C$ , device operating for 1000 hours, full-scale output                     |     | 4.3  |     | ppm of FSR |
| Capacitive load stability                   |                                                                                               |     |      | 500 | pF         |
|                                             | To 0.03% of FSR, $C_L$ = 200pF, $R_L$ = 10k $\Omega,$ code from 010h to FFFh and FFFh to 010h |     | 10   |     | μs         |
| Settling time                               | To 1 LSB, CL = 200pF, RL = 10k\Omega, code from 010h to FFFh and FFFh to 010h                 |     | 15   |     | μS         |
|                                             | To 1 LSB, $C_L$ = 200pF, $R_L$ = 10k $\Omega,$ code from 7F0h to 810h and 810h to 7F0h        |     | 6    |     | μS         |
| Slew rate <sup>(6)</sup>                    |                                                                                               |     | 6    |     | V/µs       |
| Power-on delay <sup>(7)</sup>               | From IOV <sub>DD</sub> $\ge$ +1.8V and DV <sub>DD</sub> $\ge$ +2.7V to $\overline{CS}$ low    |     | 200  |     | μS         |
| Power-down recovery time                    |                                                                                               |     | 90   |     | μS         |
| Digital-to-analog glitch <sup>(8)</sup>     | Code from 7FFh to 800h and 800h to 7FFh                                                       |     | 4    |     | nV-s       |
| Glitch impulse peak amplitude               | Code from 7FFh to 800h and 800h to 7FFh                                                       |     | 5    |     | mV         |
| Channel-to-channel isolation <sup>(9)</sup> | $V_{REF} = 4V_{PP}, f = 1kHz$                                                                 |     | 88   |     | dB         |

(1)Gain = 4 and TC specified by design and characterization.

The DAC outputs are buffered by op amps that share common  $AV_{DD}$  and  $AV_{SS}$  power supplies. DC crosstalk indicates how much dc change in one or more channel outputs may occur when the dc load current changes in one channel (because of an update). With (2) high-impedance loads, the effect is virtually immeasurable. Multiple AV<sub>DD</sub> and AV<sub>SS</sub> terminals are provided to minimize dc crosstalk.

Specified by design. (3)

The analog output range of  $V_{OUT}$ -0 to  $V_{OUT}$ -7 is equal to (6 x  $V_{REF}$ ) for gain = 6. The maximum value of the analog output must not be greater than (AV<sub>DD</sub> - 0.5V). All specifications are for a +32V power supply and a 0V to +30V output, unless otherwise noted. (4)When the output current is greater than the specification, the current is clamped at the specified maximum value.

(6) Slew rate is measured from 10% to 90% of the transition when the output changes from 0 to full-scale.

Power-on delay is defined as the time from when the supply voltages reach the specified conditions to when CS goes low, for valid (7) digital communication.

Digital-to-analog glitch is defined as the amount of energy injected into the analog output at the major code transition. It is specified as (8) the area of the glitch in nV-s. It is measured by toggling the DAC register data between 7FFh and 800h in straight binary format.

(9) Channel-to-channel isolation refers to the ratio of the signal amplitude at the output of one DAC channel to the amplitude of the sinusoidal signal on the reference input of another DAC channel. It is expressed in dB and measured at midscale.

## Texas Instruments

www.ti.com

## ELECTRICAL CHARACTERISTICS: Single-Supply (continued)

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = +32V$ ,  $AV_{SS} = 0V$ ,  $IOV_{DD} = DV_{DD} = +5V$ , REF-A and REF-B = +5V, gain = 6, AGND-x = DGND = 0V, data format = straight binary, and OFFSET-A = OFFSET-B = AGND, unless otherwise noted.

|                                                  |                                         | DA               |                         |                    |
|--------------------------------------------------|-----------------------------------------|------------------|-------------------------|--------------------|
| PARAMETER                                        | CONDITIONS                              | MIN              | TYP MAX                 | UNIT               |
|                                                  | DACs in the same group                  |                  | 10                      | nV-s               |
| DAC-to-DAC crosstalk <sup>(10)</sup>             | DACs among different groups             |                  | 1                       | nV-s               |
| Digital crosstalk <sup>(11)</sup>                |                                         |                  | 1                       | nV-s               |
| Digital feedthrough <sup>(12)</sup>              |                                         |                  | 1                       | nV-s               |
|                                                  | $T_A = +25^{\circ}C$ at 10kHz, gain = 6 |                  | 200                     | nV/√ <del>Hz</del> |
| Output noise                                     | $T_A = +25^{\circ}C$ at 10kHz, gain = 4 |                  | 130                     | nV/√ <del>Hz</del> |
|                                                  | 0.1Hz to 10Hz, gain = 6                 |                  | 20                      | $\mu V_{PP}$       |
| Power-supply rejection <sup>(13)</sup>           | AV <sub>DD</sub> = +33V to +36V         |                  | 0.05                    | LSB                |
| ANALOG MONITOR PIN (V <sub>MON</sub> )           | 1                                       |                  |                         |                    |
| Output impedance <sup>(14)</sup>                 | $T_A = +25^{\circ}C$                    |                  | 2                       | kΩ                 |
| Three-state leakage current                      |                                         |                  | 100                     | nA                 |
| AUXILIARY ANALOG INPUT                           | ·                                       |                  |                         |                    |
| Input range                                      |                                         | AV <sub>SS</sub> | AV <sub>DD</sub>        | V                  |
| Input impedance<br>(AIN-x to V <sub>MON</sub> )  | T <sub>A</sub> = +25°C                  |                  | 2                       | kΩ                 |
| Input capacitance <sup>(15)</sup>                |                                         |                  | 4                       | pF                 |
| Input leakage current                            |                                         |                  | 30                      | nA                 |
| REFERENCE INPUT                                  |                                         |                  |                         |                    |
| Reference input voltage<br>range <sup>(16)</sup> |                                         | 1.0              | 5.5                     | V                  |
| Reference input dc impedance                     |                                         |                  | 10                      | MΩ                 |
| Reference input capacitance <sup>(15)</sup>      |                                         |                  | 10                      | pF                 |
| DIGITAL INPUT <sup>(15)</sup>                    |                                         |                  |                         |                    |
|                                                  | IOV <sub>DD</sub> = +4.5V to +5.5V      | 3.8              | 0.3 + IOV <sub>DD</sub> | V                  |
| High-level input voltage, V <sub>IH</sub>        | IOV <sub>DD</sub> = +2.7V to +3.3V      | 2.3              | 0.3 + IOV <sub>DD</sub> | V                  |
|                                                  | IOV <sub>DD</sub> = +1.7V to 2.0V       | 1.5              | 0.3 + IOV <sub>DD</sub> | V                  |
|                                                  | IOV <sub>DD</sub> = +4.5V to +5.5V      | -0.3             | 0.8                     | V                  |
| Low-level input voltage, V <sub>IL</sub>         | IOV <sub>DD</sub> = +2.7V to +3.3V      | -0.3             | 0.6                     | V                  |
|                                                  | IOV <sub>DD</sub> = +1.7V to 2.0V       | -0.3             | 0.3                     | V                  |
| t                                                | CLR, LDAC, RST, CS, and SDI             |                  | ±1                      | μΑ                 |
| Input current                                    | USB/BTC, RSTSEL, and GPIO-n             |                  | ±5                      | μΑ                 |
|                                                  | CLR, LDAC, RST, CS, and SDI             |                  | 5                       | pF                 |
| Input capacitance                                | USB/BTC and RSTSEL                      |                  | 12                      | pF                 |
|                                                  | GPIO-n                                  |                  | 14                      | pF                 |

(10) *DAC-to-DAC crosstalk* is the glitch impulse that appears at the output of one DAC as a result of both the full-scale digital code and subsequent analog output change at another DAC. It is measured with LDAC tied low and expressed in nV-s.

(11) *Digital crosstalk* is the glitch impulse transferred to the output of one converter as a result of a full-scale code change in the DAC input register of another converter. It is measured when the DAC output is not updated, and is expressed in nV-s.

(12) Digital feedthrough is the glitch impulse injected to the output of a DAC as a result of a digital code change in the DAC input register of the same DAC. It is measured with the full-scale digital code change without updating the DAC output, and is expressed in nV-s.
 (13) The analog output must not be greater than (AVer = 0.5V).

(13) The analog output must not be greater than ( $AV_{DD} - 0.5V$ ). (14)  $8k\Omega$  when  $V_{MON}$  is connected to Reference Buffer A or B, and  $4k\Omega$  when  $V_{MON}$  is connected to Offset DAC-A or -B.

(15) Specified by design.

(16) Reference input voltage  $\leq DV_{DD}$ .



#### www.ti.com

## ELECTRICAL CHARACTERISTICS: Single-Supply (continued)

All specifications at  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $AV_{DD} = +32V$ ,  $AV_{SS} = 0V$ ,  $IOV_{DD} = DV_{DD} = +5V$ , REF-A and REF-B = +5V, gain = 6, AGND-x = DGND = 0V, data format = straight binary, and OFFSET-A = OFFSET-B = AGND, unless otherwise noted.

|                                            |                                                         | D                       |      |                   |      |
|--------------------------------------------|---------------------------------------------------------|-------------------------|------|-------------------|------|
| PARAMETER                                  | CONDITIONS                                              | MIN                     | TYP  | MAX               | UNIT |
| DIGITAL OUTPUT <sup>(17)</sup>             |                                                         |                         |      | ·                 |      |
| High-level output voltage, V <sub>OH</sub> | $IOV_{DD}$ = +2.7V to +5.5V, sourcing 1mA               | IOV <sub>DD</sub> - 0.4 |      | IOV <sub>DD</sub> | V    |
| (SDO)                                      | $IOV_{DD} = +1.8V$ , sourcing 200 $\mu$ A               | 1.6                     |      | $IOV_{DD}$        | V    |
| Low-level output voltage, V <sub>OL</sub>  | $IOV_{DD}$ = +2.7V to +5.5V, sinking 1mA                | 0                       |      | 0.4               | V    |
| (SDO)                                      | $IOV_{DD}$ = +1.8V, sinking 200 $\mu$ A                 | 0                       |      | 0.2               | V    |
| GPIO-n output voltage low, V <sub>OL</sub> | 1mA sink from IOV <sub>DD</sub>                         |                         | 0.15 |                   | V    |
| GPIO-n output voltage high, $V_{OH}$       | 10k $\Omega$ pull-up resistor to IOV <sub>DD</sub>      | $0.99 \times IOV_{DD}$  |      |                   | V    |
| High-impedance leakage current             | SDO and GPIO-n                                          |                         | ±5   |                   | μA   |
| High-impedance output                      | SDO                                                     |                         | 5    |                   | pF   |
| capacitance                                | GPIO-n                                                  |                         | 14   |                   | pF   |
| POWER SUPPLY                               |                                                         |                         |      | ·                 |      |
| AV <sub>DD</sub>                           |                                                         | +9                      |      | +36               | V    |
| DV <sub>DD</sub>                           |                                                         | +2.7                    |      | +5.5              | V    |
| IOV <sub>DD</sub> <sup>(18)</sup>          |                                                         | +1.8                    |      | +5.5              | V    |
| ٨١                                         | Normal operation, midscale code, output unloaded        |                         | 4.5  | 7                 | mA   |
| Al <sub>DD</sub>                           | Power down, output unloaded                             |                         | 35   |                   | μA   |
| DI                                         | Normal operation                                        |                         | 70   |                   | μA   |
| DI <sub>DD</sub>                           | Power down                                              |                         | 36   |                   | μΑ   |
|                                            | Normal operation, $V_{IH} = IOV_{DD}$ , $V_{IL} = DGND$ |                         | 5    |                   | μA   |
| IOI <sub>DD</sub>                          | Power down, $V_{IH} = IOV_{DD}$ , $V_{IL} = DGND$       |                         | 5    |                   | μΑ   |
| Power dissipation                          | Normal operation                                        |                         | 140  | 225               | mW   |
| TEMPERATURE RANGE                          | ·                                                       | · ·                     |      |                   |      |
| Specified performance                      |                                                         | -40                     |      | +105              | °C   |

(17) Specified by design. (18)  $IOV_{DD} \le DV_{DD}$ .

SBAS361A-MAY 2009-REVISED DECEMBER 2009



## FUNCTIONAL BLOCK DIAGRAM

Figure 1. Functional Block Diagram

## TEXAS INSTRUMENTS

### www.ti.com

# SBAS361A – MAY 2009 – REVISED DECEMBER 2009

## **PIN CONFIGURATIONS**



 The thermal pad is internally connected to the substrate. This pad can be connected to AV<sub>SS</sub> or left floating. Keep the thermal pad separate from the digital ground, if possible.

### PIN DESCRIPTIONS

| PIN                 | -  |    |     |                                                                                                                                                                                                                                                                                              |  |
|---------------------|----|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                |    |    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                  |  |
| AV <sub>DD</sub>    | 1  | 1  | I   | Positive analog power supply                                                                                                                                                                                                                                                                 |  |
| AIN-0               | 2  | 3  | I   | Auxiliary analog input 0, directly routed to the analog mux                                                                                                                                                                                                                                  |  |
| V <sub>OUT</sub> -3 | 3  | 4  | 0   | DAC-3 output                                                                                                                                                                                                                                                                                 |  |
| REF-A               | 4  | 5  | I   | Group A <sup>(1)</sup> reference input                                                                                                                                                                                                                                                       |  |
| V <sub>OUT</sub> -2 | 5  | 6  | 0   | DAC-2 output                                                                                                                                                                                                                                                                                 |  |
| V <sub>OUT</sub> -1 | 6  | 7  | 0   | DAC-1 output                                                                                                                                                                                                                                                                                 |  |
| AGND-A              | 7  | 8  | I   | Group A analog ground and the ground of REF-A. This pin must be tied to AGND-B and DGND.                                                                                                                                                                                                     |  |
| AGND-A              | 8  | 9  | I   | Group A analog ground and the ground of REF-A. This pin must be tied to AGND-B and DGND.                                                                                                                                                                                                     |  |
| OFFSET-A            | 9  | 10 | 0   | OFFSET DAC-A analog output. Must be connected to AGND-A during single power-supply operation ( $AV_{SS} = 0V$ ). This pin is not intended to drive an external load.                                                                                                                         |  |
| V <sub>OUT</sub> -0 | 10 | 11 | 0   | DAC-0 output                                                                                                                                                                                                                                                                                 |  |
| AV <sub>SS</sub>    | 11 | 12 | I   | Negative analog power supply                                                                                                                                                                                                                                                                 |  |
| V <sub>MON</sub>    | 12 | 14 | 0   | Analog monitor output. This pin is either in Hi-Z status, connected to one of the eight DAC outputs, reference buffer outputs, offset DAC outputs, or one of the auxiliary analog inputs, depending on the content of the Monitor Register. See the Monitor Register, Table 12, for details. |  |
| GPIO-2              | 13 | 19 | I/O | General-purpose digital input/output 2. This pin is a bidirectional digital input/output, open-drain and requires an external pull-up resistor. See the <i>GPIO Pins</i> section for details.                                                                                                |  |
| CLR                 | 14 | 20 | I   | Clear input, level triggered. When the $\overline{\text{CLR}}$ pin is logic '0', all V <sub>OUT</sub> -X pins connect to AGND-x through switches and internal low-impedance. When the CLR pin is logic '1', all V <sub>OUT</sub> -X pins connect to the amplifier outputs.                   |  |
| RST                 | 15 | 21 | I   | Reset input (active low). Logic low on this pin resets the DAC registers and DACs to the values defined by the RSTSEL pin. CS must be logic high when RST is active.                                                                                                                         |  |

(1) Group A consists of DAC-0, DAC-1, DAC-2, and DAC-3. Group B consists of DAC-4, DAC-5, DAC-6, and DAC-7.



## **PIN DESCRIPTIONS (continued)**

| PIN                 | PIN PIN                   |                                                                            |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|---------------------|---------------------------|----------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                | QFN-48                    | TQFP-64                                                                    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| DV <sub>DD</sub>    | 17                        | 24                                                                         | I   | Digital power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| DGND                | 20                        | 25                                                                         | I   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| DGND                | 22                        | 28                                                                         | I   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| GPIO-1              | 23                        | 29                                                                         | I/O | General-purpose digital input/output 1. This pin is a bidirectional digital input/output, open-drain and requires an external resistor. See the <i>GPIO Pins</i> section for details.                                                                                                                                                                                                                                                                                                                                                  |  |
| GPIO-0              | 24                        | 30                                                                         | I/O | General-purpose digital input/output 0. This pin is a bidirectional digital input/output, open-drain and requires an external resistor. See the <i>GPIO Pins</i> section for details.                                                                                                                                                                                                                                                                                                                                                  |  |
| AV <sub>SS</sub>    | 26                        | 37                                                                         | I   | Negative analog power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| V <sub>OUT</sub> -7 | 27                        | 38                                                                         | 0   | DAC-7 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| OFFSET-B            | 28                        | 39                                                                         | 0   | OFFSET DAC-B analog output. Must be connected to AGND-B during single-supply operation $(AV_{SS} = 0V)$ .                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| AGND-B              | 29                        | 40                                                                         | I   | Group B <sup>(1)</sup> analog ground and the ground of REF-B. This pin must be tied to AGND-A and DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| AGND-B              | 30                        | 41                                                                         | I   | Group B analog ground and the ground of REF-B. This pin must be tied to AGND-A and DGND.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| V <sub>OUT</sub> -6 | 31                        | 42                                                                         | 0   | DAC-6 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| V <sub>OUT</sub> -5 | 32                        | 43                                                                         | 0   | DAC-5 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| REF-B               | 33                        | 44                                                                         | I   | Group B reference input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| V <sub>OUT</sub> -4 | 34                        | 45                                                                         | 0   | DAC-4 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| AIN-1               | 35                        | 46                                                                         | I   | Auxiliary analog input 1, directly routed to the analog mux                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| AV <sub>DD</sub>    | 36                        | 48                                                                         | I   | Positive analog power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| USB/BTC             | 37                        | 50                                                                         | I   | Data format selection of Input DAC data and Offset DAC data. Data are in straight binary format when connected to DGND or in twos complement format when connected to IOV <sub>DD</sub> . The command data are always in straight binary format. Refer to <i>Input Data Format</i> section for details.                                                                                                                                                                                                                                |  |
| RSTSEL              | 38                        | 51                                                                         | I   | Output reset selection. Selects the output voltage on the V <sub>OUT</sub> pin after power-on or hardware reset. Refer to the <i>Power-On Reset</i> section for details.                                                                                                                                                                                                                                                                                                                                                               |  |
| DGND                | 40                        | 54                                                                         | I   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| IOV <sub>DD</sub>   | 41                        | 55                                                                         | I   | Interface power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| DV <sub>DD</sub>    | 42                        | 56                                                                         | I   | Digital power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| SCLK                | 43                        | 57                                                                         | I   | SPI bus serial clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| CS                  | 44                        | 58                                                                         | I   | SPI bus chip select input (active low). Data are not clocked into SDI unless $\overline{CS}$ is low. When $\overline{CS}$ is high, SDO is in a high-impedance state and the SCLK and SDI signals are blocked from the device.                                                                                                                                                                                                                                                                                                          |  |
| SDI                 | 45                        | 59                                                                         | I   | SPI bus serial data input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| SDO                 | 46                        | 61                                                                         | ο   | SPI bus serial data output.<br>When the DSDO bit = '0', the SDO pin works as an output in normal operation.<br>When the DSDO bit = '1', SDO is always in a Hi-Z state, regardless of the CS pin status. Refer to<br>the <i>Timing Diagrams</i> section for details.                                                                                                                                                                                                                                                                    |  |
| LDAC                | 47                        | 62                                                                         | I   | Load DAC latch control input (active low). When <u>LDAC</u> is low, the DAC latch is transparent and the contents of the DAC Data Register are transferred to it. The DAC output changes to the corresponding level simultaneously when the DAC latch is updated. See the <u>Updating the DAC</u> <u>Outputs</u> section for details. If asynchronous mode is desired, <u>LDAC</u> must be permanently tied low before power is applied to the device. If synchronous mode is desired, <u>LDAC</u> must be logic high during power-on. |  |
| WAKEUP              | 48                        | 63                                                                         | I   | Wake-up input (active low). Restores the SPI from sleep to normal operation. See the <i>Daisy-Chain Operation</i> section for details.                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| NC                  | 16, 18, 19,<br>21, 25, 39 | 2, 13,<br>15-18, 22,<br>23, 26, 27,<br>31-36, 47,<br>49, 52, 53,<br>60, 64 | _   | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |



## TIMING DIAGRAMS

www.ti.com

Case 1: Standalone mode: Update without LDAC pin; LDAC pin tied to logic low.



NOTE: (1) If the correction engine is off, the DAC latch is reloaded immediately after the DAC Data Register is updated.

Case 2: Standalone mode: Update with LDAC pin.



NOTE: (2) The DAC latch is updated when  $\overline{\text{LDAC}}$  goes low, as long as the timing requirement of  $t_9$  is satisfied.



Figure 2. SPI Timing for Standalone Mode

## **TIMING DIAGRAMS (continued)**

Case 3: Daisy-Chain Mode: Update without LDAC pin; LDAC pin tied to logic low.



NOTE: (1) If the correction engine is off, the DAC latch is reloaded immediately after the DAC Data Register is updated.



Case 4: Daisy-Chain Mode: Update with LDAC pin.

NOTE: (2) The DAC latch is updated when  $\overline{\text{LDAC}}$  goes low. The proper data are loaded if the t<sub>9</sub> timing requirement is satisfied. Otherwise, invalid data are loaded.







Texas Instruments

www.ti.com

SBAS361A-MAY 2009-REVISED DECEMBER 2009

## **TIMING DIAGRAMS (continued)**

Case 6: Readback for Standalone mode.



Figure 4. SPI Timing for Readback Operation in Standalone Mode

SBAS361A-MAY 2009-REVISED DECEMBER 2009

# TIMING CHARACTERISTICS: $IOV_{DD} = +5V^{(1)(2)(3)(4)}$

At -40°C to +105°C,  $DV_{DD}$  = +5V, and  $IOV_{DD}$  = +5V, unless otherwise noted.

|                   | PARAMETER                                            | MIN | MAX | UNIT |
|-------------------|------------------------------------------------------|-----|-----|------|
| f <sub>SCLK</sub> | Clock frequency                                      |     | 50  | MHz  |
| t <sub>1</sub>    | SCLK cycle time                                      | 20  |     | ns   |
| t <sub>2</sub>    | SCLK high time                                       | 10  |     | ns   |
| t <sub>3</sub>    | SCLK low time                                        | 7   |     | ns   |
| t <sub>4</sub>    | CS falling edge to SCLK falling edge setup time      | 8   |     | ns   |
| l <sub>5</sub>    | SDI setup time before falling edge of SCLK           | 5   |     | ns   |
| 6                 | SDI hold time after falling edge of SCLK             | 5   |     | ns   |
| <sup>t</sup> 7    | SCLK falling edge to $\overline{CS}$ rising edge     | 5   |     | ns   |
| 8                 | CS high time                                         | 10  |     | ns   |
| 9                 | CS rising edge to LDAC falling edge                  | 5   |     | ns   |
| t <sub>10</sub>   | LDAC pulse duration                                  | 10  |     | ns   |
| 11                | Delay from SCLK rising edge to SDO valid             | 3   | 8   | ns   |
| t <sub>12</sub>   | Delay from $\overline{CS}$ rising edge to SDO Hi-Z   |     | 5   | ns   |
| 13                | Delay from $\overline{CS}$ falling edge to SDO valid |     | 6   | ns   |
| t <sub>14</sub>   | SDI to SDO delay during sleep mode                   | 2   | 5   | ns   |

(1) Specified by design. Not production tested.

(2) Sample tested during the initial release and after any redesign or process changes that may affect these parameters.

(3) All input signals are specified with  $t_R = t_F = 2ns$  (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of IOV<sub>DD</sub>/2.

(4) SDO loaded with 10Ω series resistance and 10pF load capacitance for SDO timing specifications.

# TIMING CHARACTERISTICS: $IOV_{DD} = +3V^{(1)(2)(3)(4)}$

At -40°C to +105°C,  $DV_{DD}$  = +3V/+5V, and  $IOV_{DD}$  = +3V, unless otherwise noted.

|                   | PARAMETER                                            | MIN | MAX | UNIT |
|-------------------|------------------------------------------------------|-----|-----|------|
| f <sub>SCLK</sub> | Clock frequency                                      |     | 25  | MHz  |
| t <sub>1</sub>    | SCLK cycle time                                      | 40  |     | ns   |
| t <sub>2</sub>    | SCLK high time                                       | 19  |     | ns   |
| t <sub>3</sub>    | SCLK low time                                        | 7   |     | ns   |
| t <sub>4</sub>    | CS falling edge to SCLK falling edge setup time      | 15  |     | ns   |
| t <sub>5</sub>    | SDI setup time before falling edge of SCLK           | 5   |     | ns   |
| t <sub>6</sub>    | SDI hold time after falling edge of SCLK             | 5   |     | ns   |
| t <sub>7</sub>    | SCLK falling edge to $\overline{CS}$ rising edge     | 10  |     | ns   |
| t <sub>8</sub>    | CS high time                                         | 19  |     | ns   |
| t <sub>9</sub>    | CS rising edge to LDAC falling edge                  | 5   |     | ns   |
| t <sub>10</sub>   | LDAC pulse duration                                  | 10  |     | ns   |
| t <sub>11</sub>   | Delay from SCLK rising edge to SDO valid             | 3   | 15  | ns   |
| t <sub>12</sub>   | Delay from CS rising edge to SDO Hi-Z                |     | 7   | ns   |
| t <sub>13</sub>   | Delay from $\overline{CS}$ falling edge to SDO valid |     | 10  | ns   |
| t <sub>14</sub>   | SDI to SDO delay during sleep mode                   | 2   | 10  | ns   |

(1) Specified by design. Not production tested.

(2) Sample tested during the initial release and after any redesign or process changes that may affect these parameters.

(3) All input signals are specified with  $t_R = t_F = 3ns$  (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of IOV<sub>DD</sub>/2.

(4) SDO loaded with 10Ω series resistance and 10pF load capacitance for SDO timing specifications.

ÈXAS **NSTRUMENTS** 

SBAS361A-MAY 2009-REVISED DECEMBER 2009

### www.ti.com

# TIMING CHARACTERISTICS: $IOV_{DD} = +1.8V^{(1)(2)(3)(4)}$

At -40°C to +105°C,  $DV_{DD}$  = +3V/+5V, and  $IOV_{DD}$  = +1.8V, unless otherwise noted.

| PARAMETER                                            | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MAX                                                                                                                                                                                                                                                                                                                                                                                               | UNIT                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock frequency                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 16.6                                                                                                                                                                                                                                                                                                                                                                                              | MHz                                                                                                                                                                                                                                                                                                                                                                                                    |
| SCLK cycle time                                      | 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| SCLK high time                                       | 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| SCLK low time                                        | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| CS falling edge to SCLK falling edge setup time      | 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| SDI setup time before falling edge of SCLK           | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| SDI hold time after falling edge of SCLK             | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| SCLK falling edge to $\overline{CS}$ rising edge     | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| CS high time                                         | 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| CS rising edge to LDAC falling edge                  | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| LDAC pulse duration                                  | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| Delay from SCLK rising edge to SDO valid             | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 25                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| Delay from $\overline{CS}$ rising edge to SDO Hi-Z   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 15                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| Delay from $\overline{CS}$ falling edge to SDO valid |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 23                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
| SDI to SDO delay during sleep mode                   | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 25                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                      | Clock frequency         SCLK cycle time         SCLK high time         SCLK low time         CS falling edge to SCLK falling edge setup time         SDI setup time before falling edge of SCLK         SDI hold time after falling edge of SCLK         SCLK falling edge to CS rising edge         CS high time         CS rising edge to LDAC falling edge         LDAC pulse duration         Delay from SCLK rising edge to SDO valid         Delay from CS rising edge to SDO valid | Clock frequency60SCLK cycle time60SCLK high time28SCLK low time7CS falling edge to SCLK falling edge setup time28SDI setup time before falling edge of SCLK10SDI hold time after falling edge of SCLK5SCLK falling edge to CS rising edge10CS high time28CS rising edge to LDAC falling edge5LDAC pulse duration10Delay from CS rising edge to SDO valid3Delay from CS falling edge to SDO valid5 | Clock frequency16.6SCLK cycle time60SCLK high time28SCLK low time7CS falling edge to SCLK falling edge setup time28SDI setup time before falling edge of SCLK10SDI hold time after falling edge of SCLK5SCLK falling edge to CS rising edge10CS nigh time28CS rising edge to LDAC falling edge5LDAC pulse duration10Delay from SCLK rising edge to SDO Hi-Z15Delay from CS falling edge to SDO valid23 |

Specified by design. Not production tested. (1)

Sample tested during the initial release and after any redesign or process changes that may affect these parameters. All input signals are specified with  $t_R = t_F = 6ns$  (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of IOV<sub>DD</sub>/2. SDO loaded with 10 $\Omega$  series resistance and 10pF load capacitance for SDO timing specifications.

(2) (3)

(4)

ÈXAS **INSTRUMENTS** 

www.ti.com





**TYPICAL CHARACTERISTICS: Bipolar** 

### Figure 7.

Product Folder Link(s): DAC7718



Typical Channel Shown





### **TYPICAL CHARACTERISTICS: Bipolar (continued)**

At  $T_A = 25^{\circ}C$ ,  $AV_{DD} = 16.5V$ ,  $AV_{SS} = -16.5V$ ,  $V_{REF} = IOV_{DD} = DV_{DD} = 5V$ , gain = 6, data format=USB, unless otherwise noted.







Figure 11.



DIFFERENTIAL LINEARITY ERROR

2560

3072

3584

4096

vs DIGITAL INPUT CODE (+25°C)

















www.ti.com

Texas

INSTRUMENTS

### **TYPICAL CHARACTERISTICS: Bipolar (continued)**

Copyright © 2009, Texas Instruments Incorporated

At  $T_A = 25^{\circ}C$ ,  $AV_{DD} = 16.5V$ ,  $AV_{SS} = -16.5V$ ,  $V_{REF} = IOV_{DD} = DV_{DD} = 5V$ , gain = 6, data format=USB, unless otherwise noted. BIPOLAR GAIN ERROR vs REFERENCE VOLTAGE **BIPOLAR GAIN ERROR** vs REFERENCE VOLTAGE 5 5  $AV_{DD} = +18V$  $AV_{DD} = +18V$ 4 4  $AV_{SS} = -18V$  $AV_{SS} = -18V$ 3 3 Gain = 4 Bipolar Gain Error (mV) Bipolar Gain Error (mV) 2 2 1 1 0 0 -1 -1 -2 -2 Ch0 Ch4 Ch0 Ch4 -3 -3 Ch1 Ch5 Ch1 Ch5 Ch6 Ch2 Ch6 Ch2 -4 -4 Ch3 Ch3 Ch7 Ch7 -5 -5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5  $V_{REF}$  (V)  $V_{REF}$  (V) Figure 27. Figure 28. **BIPOLAR ZERO ERROR BIPOLAR ZERO ERROR** vs TEMPERATURE vs TEMPERATURE 5 5 Gain = 4 4 4 3 3 Bipolar Zero Error (mV) Bipolar Zero Error (mV) 2 2 1 1 0 0 -1 -1 -2 -2 Ch4 Ch0 Ch0 Ch4 -3 -3 Ch1 Ch5 Ch1 Ch5 Ch2 Ch6 Ch2 Ch6 -4 \_4 Ch3 Ch3 Ch7 Ch7 -5 -5 -55 -40 -25 -10 20 35 80 -55 -40 -25 -10 20 35 50 65 80 5 50 65 95 110 125 5 95 110 125 Temperature (°C) Temperature (°C) Figure 29. Figure 30. **BIPOLAR GAIN ERROR BIPOLAR GAIN ERROR** vs TEMPERATURE vs TEMPERATURE 5 5 Gain = 4 Ch0 Ch4 4 4 Ch1 Ch5 3 Ch2 Ch6 3 Bipolar Gain Error (mV) Bipolar Gain Error (mV) Ch7 Ch3 2 2 1 1 0 0 -1 -1 -2 -2 Ch0 Ch4 -3 -3 Ch1 Ch5 Ch2 Ch6 -4 -4 Ch3 Ch7 -5 -5 -55 -40 -25 -10 20 35 65 -55 -40 -25 -10 65 80 5 50 80 95 110 125 5 20 35 50 95 110 125 Temperature (°C) Temperature (°C) Figure 31. Figure 32.

# **TYPICAL CHARACTERISTICS: Bipolar (continued)**



www.ti.com



# www.ti.com

Texas

INSTRUMENTS

## **TYPICAL CHARACTERISTICS: Bipolar (continued)**





Figure 33.











Figure 34.

DIGITAL POWER-SUPPLY CURRENT vs LOGIC INPUT VOLTAGE





DAC OUTPUT NOISE DENSITY vs FREQUENCY





TEXAS INSTRUMENTS

www.ti.com



0.1

0.

0.9

5.8



#### www.ti.com



Copyright © 2009, Texas Instruments Incorporated

AI<sub>SS</sub> (mA)

Figure 49.

Al<sub>DD</sub> (mA)

Figure 50.

TEXAS INSTRUMENTS

www.ti.com



At  $T_A = 25^{\circ}C$ ,  $AV_{DD} = 16.5V$ ,  $AV_{SS} = -16.5V$ ,  $V_{REF} = IOV_{DD} = DV_{DD} = 5V$ , gain = 6, data format=USB, unless otherwise noted.









## Texas INSTRUMENTS

### SBAS361A-MAY 2009-REVISED DECEMBER 2009

3072

3584

4096

#### www.ti.com

### **TYPICAL CHARACTERISTICS: Unipolar**

At  $T_A = 25^{\circ}$ C,  $AV_{DD} = 32$ V,  $AV_{SS} = 0$ V,  $V_{REF} = 5$ V,  $IOV_{DD} = DV_{DD} = 5$ V, gain = 6, data format=USB, unless otherwise noted.





vs DIGITAL INPUT CODE (+25°C)

#### Figure 55.

# DIFFERENTIAL LINEARITY ERROR



Texas Instruments

www.ti.com

SBAS361A-MAY 2009-REVISED DECEMBER 2009











#### Copyright © 2009, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

SBAS361A-MAY 2009-REVISED DECEMBER 2009



DAC7718



www.ti.com

### SBAS361A-MAY 2009-REVISED DECEMBER 2009

## **TYPICAL CHARACTERISTICS: Unipolar (continued)**

At  $T_A = 25^{\circ}C$ ,  $AV_{DD} = 32V$ ,  $AV_{SS} = 0V$ ,  $V_{REF} = 5V$ ,  $IOV_{DD} = DV_{DD} = 5V$ , gain = 6, data format=USB, unless otherwise noted.



Submit Documentation Feedback

TEXAS INSTRUMENTS

www.ti.com

SBAS361A-MAY 2009-REVISED DECEMBER 2009



DAC7718



www.ti.com

SBAS361A-MAY 2009-REVISED DECEMBER 2009

## **TYPICAL CHARACTERISTICS: Unipolar (continued)**

At  $T_A = 25^{\circ}C$ ,  $AV_{DD} = 32V$ ,  $AV_{SS} = 0V$ ,  $V_{REF} = 5V$ ,  $IOV_{DD} = DV_{DD} = 5V$ , gain = 6, data format=USB, unless otherwise noted.



Figure 91.

Figure 90.

Texas INSTRUMENTS

www.ti.com

SBAS361A-MAY 2009-REVISED DECEMBER 2009



## **TYPICAL CHARACTERISTICS: Unipolar (continued)**



### THEORY OF OPERATION

### **GENERAL DESCRIPTION**

The DAC7718 contains eight DAC channels and eight output amplifiers in a single package. Each channel consists of a resistor-string DAC followed by an output buffer amplifier. The resistor-string section is simply a string of resistors, each with a value of R, from REF-x to AGND, as shown in Figure 97. This type of architecture provides DAC monotonicity. The 12-bit binary digital code loaded to the DAC latch determines at which node on the string the voltage is tapped off before being fed into the output amplifier. The output amplifier multiplies the DAC output voltage by a gain of six or four. Using a gain of 6 and power supplies allowing for at least 0.5V headroom, the output span is 9V with a 1.5V reference, 18V with a 3V reference, and 30V with a 5V reference.



Figure 97. Resistor String

### CHANNEL GROUPS

The eight DAC channels and two Offset DACs are arranged into two groups (A and B) with four channels and one Offset DAC per group. Group A consists of DAC-0, DAC-1, DAC-2, DAC-3, and Offset DAC-A. Group B consists of DAC-4, DAC-5, DAC-6, DAC-7, and Offset DAC-B. Group A derives its reference voltage from REF-A, and Group B derives its reference voltage from REF-B.



SBAS361A-MAY 2009-REVISED DECEMBER 2009

# USER-CALIBRATION FOR ZERO-CODE ERROR AND GAIN ERROR

The DAC7718 implements a digital user-calibration function that allows for trimming gain and zero errors on the entire signal chain. This function can eliminate the need for external adjustment circuits. Each DAC channel has a Zero Register and Gain Register. Using the correction engine, the data from the Input Data Register are operated on by a digital adder and multiplier controlled by the contents of the Zero and Gain registers, respectively. The calibrated DAC data are then stored in the DAC Data Register where they are finally transferred into the DAC latch and set the DAC output. Each time the data are written to the Input Data Register (or to the Gain or Zero registers), the data in the Input Data Register are corrected, and the results automatically transferred to the DAC Data Register.

The range of the gain adjustment coefficient is 0.5 to 1.5. The range of the zero adjustment is -2048 LSB to +2047 LSB, or  $\pm 50\%$  of full scale.

There is only one correction engine in the DAC7718, which is shared among all channels.

If the user-calibration function is not needed, the correction engine can be turned off. Setting the SCE bit in the Configuration Register to '0' turns off the correction engine. Setting SCE to '1' enables the correction engine. When SCE = '0', the data are directly transferred to the DAC Data Register. In this case, writing to the Gain Register or Zero Register updates the Gain and Zero registers but does not start a math engine calculation. Reading these registers returns the written values.



# ANALOG OUTPUTS ( $V_{out}$ -0 to $V_{out}$ -7, with reference to the ground of REF-x)

When the correction engine is off (SCE = '0'):

$$V_{OUT} = V_{REF} \times Gain \times \left(\frac{INPUT\_CODE}{4096}\right) - V_{REF} \times (Gain - 1) \times \left(\frac{OFFSETDAC\_CODE}{4096}\right)$$
(1)

When the correction engine is on (SCE = '1'):

$$V_{OUT} = V_{REF} \times Gain \times \left(\frac{DAC\_DATA\_CODE}{4096}\right) - V_{REF} \times (Gain - 1) \times \left(\frac{OFFSETDAC\_CODE}{4096}\right)$$
(2)

Where:

$$DAC\_DATA\_CODE = \left(\frac{\text{INPUT}\_CODE \times (\text{USER}\_GAIN + 2^{11})}{2^{12}}\right) + \text{USER}\_ZERO$$

*Gain* = the DAC gain defined by the GAIN bit in the Configuration Register.

*INPUT\_CODE* = data written into the Input Data Register (SCE = '1') or DAC Data Register (SCE = '0').

OFFSETDAC\_CODE = the data written into the Offset DAC Register.

USER\_GAIN = the code of the Gain Register.

USER\_ZERO = the code of the Zero Register.

For single-supply operation, the OFFSET-A pin must be connected to the AGND-A pin and the OFFSET-B pin must be connected to the AGND-B pin through low-impedance connections (see the *Layout* section for details). Offset DAC-A and Offset DAC-B are in a power-down state.

For dual-supply operation, the OFFSET-A and OFFSET-B default codes for a gain of 6 are 2458 with a  $\pm$ 1 LSB variation, depending on the linearity of the Offset DACs. The default code for a gain of 4 is 2731 with a  $\pm$ 1 LSB variation. The default codes of OFFSET-A and OFFSET-B are independently factory trimmed for both gains of 6 and 4.

The power-on default value of the Gain Register is 2048, and the default value of the Zero Register is '0'. The DAC input registers are set to a default value of 000h.

Note that the maximum output voltage must not be greater than  $(AV_{DD} - 0.5V)$  and the minimum output voltage must not be less than  $(AV_{SS} + 0.5V)$ ; otherwise, the output may be saturated.



SBAS361A-MAY 2009-REVISED DECEMBER 2009

## INPUT DATA FORMAT

The  $\overline{\text{USB}}/\text{BTC}$  pin defines the input data format and the Offset DAC format. When this pin is connected to DGND, the Input DAC data and Offset DAC data are straight binary, as shown in Table 1 and Table 3. When this pin is connected to  $\text{IOV}_{\text{DD}}$ , the Input DAC data and Offset DAC data are straight binary, as shown in Table 1 and Table 3. When this pin is connected to  $\text{IOV}_{\text{DD}}$ , the Input DAC data and Offset DAC data are in twos complement format, as shown in Table 2 and Table 4.

Table 1. Bipolar Output vs Straight Binary Code Using Dual Power Supplies with Gain = 6

| USB CODE | NOMINAL OUTPUT                      | DESCRIPTION         |  |  |  |
|----------|-------------------------------------|---------------------|--|--|--|
| FFFh     | +3 × V <sub>REF</sub> × (2047/2048) | +Full-Scale – 1 LSB |  |  |  |
| •••      | ••• •••                             | •••                 |  |  |  |
| 801h     | +3 × V <sub>REF</sub> × (1/2048)    | +1 LSB              |  |  |  |
| 800h     | 0                                   | Zero                |  |  |  |
| 7FFh     | -3 × V <sub>REF</sub> × (1/2048)    | –1 LSB              |  |  |  |
| •••      | ••• •••                             | ••• •••             |  |  |  |
| 000h     | −3 × V <sub>REF</sub> × (2048/2048) | -Full-Scale         |  |  |  |

### Table 2. Bipolar Output vs Twos Complement Code Using Dual Power Supplies with Gain = 6

| BTC CODE | NOMINAL OUTPUT                      | DESCRIPTION         |
|----------|-------------------------------------|---------------------|
| 7FFh     | +3 × V <sub>REF</sub> × (2047/2048) | +Full-Scale – 1 LSB |
| •••      | •••                                 | •••                 |
| 001h     | +3 × V <sub>REF</sub> × (1/2048)    | +1 LSB              |
| 000h     | 0                                   | Zero                |
| FFFh     | −3 × V <sub>REF</sub> × (1/2048)    | –1 LSB              |
| •••      | •••                                 | •••                 |
| 800h     | −3 × V <sub>REF</sub> × (2048/2048) | -Full-Scale         |

### Table 3. Unipolar Output vs Straight Binary Code Using Single Power Supply with Gain = 6

| USB CODE | NOMINAL OUTPUT                      | DESCRIPTION         |
|----------|-------------------------------------|---------------------|
| FFFh     | +6 × V <sub>REF</sub> × (4095/4096) | +Full-Scale – 1 LSB |
| •••      | •••                                 | •••                 |
| 801h     | +6 × V <sub>REF</sub> × (2049/4096) | Midscale + 1 LSB    |
| 800h     | +6 × V <sub>REF</sub> × (2048/4096) | Midscale            |
| 7FFh     | +6 × V <sub>REF</sub> × (2047/4096) | Midscale – 1 LSB    |
| •••      | •••                                 | •••                 |
| 000h     | 0                                   | 0                   |

### Table 4. Unipolar Output vs Twos Complement Code Using Single Power Supply with Gain = 6

| BTC CODE | NOMINAL OUTPUT                      | DESCRIPTION         |  |  |
|----------|-------------------------------------|---------------------|--|--|
| 7FFh     | +6 × V <sub>REF</sub> × (4095/4096) | +Full-Scale – 1 LSB |  |  |
| •••      | ••• •••                             | ••• •••             |  |  |
| 001h     | +6 × V <sub>REF</sub> × (2049/4096) | Midscale + 1 LSB    |  |  |
| 000h     | +6 × V <sub>REF</sub> × (2048/4096) | Midscale            |  |  |
| FFFh     | +6 × V <sub>REF</sub> × (2047/4096) | Midscale – 1 LSB    |  |  |
| •••      | ••• •••                             | •••                 |  |  |
| 800h     | 0                                   | 0                   |  |  |

The data written to the Gain Register are always in straight binary, data to the Zero Register are in twos complement, and data to all other control registers are as specified in the definitions, regardless of the USB/BTC pin status.

In reading operation, the read-back data are in the same format as written.



SBAS361A - MAY 2009 - REVISED DECEMBER 2009

DAC7718

## **OFFSET DACS**

www.ti.com

There are two 12-bit Offset DACs: one for Group A, and one for Group B. The Offset DACs allow the entire output curve of the associated DAC groups to be shifted by introducing a programmable offset. This offset allows for asymmetric bipolar operation of the DACs or unipolar operation with bipolar supplies. Thus, subject to the limitations of headroom, it is possible to set the output range of Group A and/or Group B to be unipolar positive, unipolar negative, symmetrical bipolar, or asymmetrical bipolar, as shown in Table 5 and Table 6. Increasing the digital input codes for the offset DAC shifts the outputs of the associated channels in the negative direction. The default codes for the Offset DACs in the DAC7718 are factory trimmed to provide optimal offset and gain performance for the default output range and span of symmetric bipolar operation. When the output range is adjusted by changing the value of the Offset DAC, an extra offset is introduced as a result of the linearity and offset errors of the Offset DAC. Therefore, the actual shift in the output span may vary slightly from the ideal calculations. For optimal offset and gain performance in the default symmetric bipolar operation, the Offset DAC input codes should not be changed from the default power-on values. The maximum allowable offset depends on the reference and the power supply. If INPUT\_CODE from Equation 1 or DAC\_DATA\_CODE from Equation 2 is set to 0, then these equations simplify to Equation 3:

$$V_{OUT} = -V_{REF} \times (Gain - 1) \times \left(\frac{OFFSETDAC\_CODE}{4096}\right)$$

(3)

This equation shows the transfer function of the Offset DAC to the output of the DAC channels. In any case, the analog output must not go beyond the specified range shown in the *Analog Outputs* section. After power-on or reset, the Offset DAC is set to the value defined by the selected data format and the selected analog output voltage. If the DAC gain setting is changed, the offset DAC code is reset to the default value corresponding to the new DAC gain setting. Refer to the *Power-On Reset* and *Hardware Reset* sections for details.

For single-supply operation ( $AV_{SS} = 0V$ ), the Offset DAC is turned off, and the output amplifier is in a Hi-Z state. The OFFSET-x pin must be connected to the AGND-x pin through a low-impedance connection (see the *Layout* section for details). For dual-supply operation, this pin provides the output of the Offset DAC. The OFFSET-x pin is not intended to drive an external load. See Figure 98 for the internal Offset DAC and output amplifier configuration.

| OFFSET DAC<br>CODE  | OFFSET DAC<br>VOLTAGE | DAC CHANNELS MFS <sup>(1)</sup><br>VOLTAGE | DAC CHANNELS PFS <sup>(1)</sup><br>VOLTAGE |  |  |
|---------------------|-----------------------|--------------------------------------------|--------------------------------------------|--|--|
| 99Ah <sup>(2)</sup> | 3.0V                  | -15V                                       | +15V – 1 LSB                               |  |  |
| 000h                | 0V                    | 0V                                         | +30V – 1 LSB                               |  |  |
| FFFh                | ~5.0V                 | -25V                                       | +5V – 1 LSB                                |  |  |
| 666h                | ~2.0V                 | -10V                                       | +20V – 1 LSB                               |  |  |
| CCDh                | ~4.0V                 | -20V                                       | +10V – 1 LSB                               |  |  |

Table 5. Example of Offset DAC Codes and Output Ranges with Gain = 6 and  $V_{REF}$  = 5V

(1) MFS = minus full-scale; PFS = plus full-scale.

(2) This is the default code for symmetric bipolar operation; actual codes may vary ±1 LSB. Codes are in straight binary format.

|                     |                       | 1 0                                        |                                            |  |  |  |
|---------------------|-----------------------|--------------------------------------------|--------------------------------------------|--|--|--|
| OFFSET DAC<br>CODE  | OFFSET DAC<br>VOLTAGE | DAC CHANNELS MFS <sup>(1)</sup><br>VOLTAGE | DAC CHANNELS PFS <sup>(1)</sup><br>VOLTAGE |  |  |  |
| AABh <sup>(2)</sup> | ~3.33333V             | -10V                                       | +10V – 1 LSB                               |  |  |  |
| 000h                | 0V                    | 0V                                         | +20V – 1 LSB                               |  |  |  |
| FFFh                | ~5.0V                 | –15V                                       | +5V – 1 LSB                                |  |  |  |
| 555h                | ~1.666V               | –5V                                        | +15V – 1 LSB                               |  |  |  |
| 800h                | 2.5V                  | -7.5V                                      | +12.5V – 1 LSB                             |  |  |  |
| D55h                | ~4.1666V              | -12.5V                                     | +7.5V – 1 LSB                              |  |  |  |

(1) MFS = minus full-scale; PFS = plus full-scale.

(2) This is the default code for symmetric bipolar operation; actual codes may vary ±1 LSB. Codes are in straight binary format.



Figure 98. Output Amplifier and Offset DAC

### OUTPUT AMPLIFIERS

The output amplifiers can swing to 0.5V below the positive supply and 0.5V above the negative supply. This condition limits how much the output can be offset for a given reference voltage. The maximum range of the output for  $\pm 17V$  power and a  $\pm 5.5V$  reference is -16.5V to  $\pm 16.5V$  for gain = 6.

Each output amplifier is implemented with individual over-current protection. The amplifier is clamped at 8mA, even if the output current goes over 8mA.



DAC7718

www.ti.com

SBAS361A-MAY 2009-REVISED DECEMBER 2009

# **GENERAL-PURPOSE INPUT/OUTPUT PINS (GPIO-0 to GPIO-2)**

The GPIO pins are general-purpose, bidirectional, digital input/outputs, as shown in Figure 99. When a GPIO pin acts as an output, the pin status is determined by the corresponding GPIO bit in the GPIO Register. The pin output is high-impedance when the GPIO bit is set to '1', and is logic low when the GPIO bit is cleared to '0'. Note that a pull-up resistor to  $IOV_{DD}$  is required when using a GPIO pin as an output. When a GPIO pin acts as an input, the digital value on the pin is acquired by reading the corresponding GPIO bit. After power-on reset, or any forced hardware or software reset, the GPIO bits are set to '1', and the GPIO pins are in a high-impedance state. If not used, the GPIO pins must be tied to either DGND or to  $IOV_{DD}$  through a pull-up resistor. Leaving the GPIO pins floating can cause high  $IOV_{DD}$  supply currents.



Figure 99. GPIO-n Pin

# ANALOG OUTPUT PIN (CLR)

The  $\overline{\text{CLR}}$  pin is an active low input that should be high for normal operation. When this pin is in logic '0', all V<sub>OUT</sub> outputs connect to AGND-x through internal 15k $\Omega$  resistors and are cleared to 0V, and the output buffer is in a Hi-Z state. While  $\overline{\text{CLR}}$  is low, all LDAC pulses are ignored. When  $\overline{\text{CLR}}$  is taken high again while the LDAC is high, the DAC outputs remain cleared until LDAC is taken low. However, if LDAC is tied low, taking  $\overline{\text{CLR}}$  back to high sets the DAC output to the level defined by the value of the DAC latch. The contents of the Zero Registers, Gain Registers, Input Data Registers, DAC Data Registers, and DAC latches are not affected by taking  $\overline{\text{CLR}}$  low.



SBAS361A-MAY 2009-REVISED DECEMBER 2009

### **POWER-ON RESET**

The DAC7718 contains a power-on reset circuit that controls the output during power-on and power down. This feature is useful in applications where the known state of the DAC output during power-on is important. The Offset DAC Registers, DAC Data Registers, and DAC latches are loaded with the value defined by the RSTSEL pin, as shown in Table 7. The Gain Registers and Zero Registers are loaded with default values. The Input Data Register is reset to 000h, independent of the RSTSEL state.

| RSTSEL PIN        | USB/BTC PIN       | INPUT FORMAT    | VALUE OF DAC<br>DATA REGISTER<br>AND DAC LATCH | VALUE OF OFFSET<br>DAC REGISTER<br>FOR GAIN = 6 <sup>(1)</sup> | V <sub>out</sub> |  |  |  |
|-------------------|-------------------|-----------------|------------------------------------------------|----------------------------------------------------------------|------------------|--|--|--|
| DGND              | DGND              | Straight Binary | 000h                                           | 99Ah                                                           | -Full-Scale      |  |  |  |
| IOV <sub>DD</sub> | DGND              | Straight Binary | 800h                                           | 99Ah                                                           | 0 V              |  |  |  |
| DGND              | IOV <sub>DD</sub> | Twos Complement | 800h                                           | 19Ah                                                           | -Full-Scale      |  |  |  |
| IOV <sub>DD</sub> | IOV <sub>DD</sub> | Twos Complement | 000h                                           | 19Ah                                                           | 0 V              |  |  |  |

### Table 7. Bipolar Output Reset Values for Dual Power-Supply Operation

(1) Offset DAC A and Offset DAC B are trimmed in manufacturing to minimize the error for symmetrical output. The default value may vary no more than ±1 LSB from the nominal number listed in this table.

In single-supply operation, the Offset DAC is turned off and the output is unipolar. The power-on reset is defined as shown in Table 8.

| RSTSEL PIN        | USB/BTC PIN       | INPUT FORMAT    | VALUE OF DAC DATA<br>REGISTER AND DAC<br>LATCH | V <sub>out</sub> |
|-------------------|-------------------|-----------------|------------------------------------------------|------------------|
| DGND              | DGND              | Straight Binary | 000h                                           | 0 V              |
| IOV <sub>DD</sub> | DGND              | Straight Binary | 800h                                           | Midscale         |
| DGND              | IOV <sub>DD</sub> | Twos Complement | 800h                                           | 0 V              |
| IOV <sub>DD</sub> | IOV <sub>DD</sub> | Twos Complement | 000h                                           | Midscale         |

 Table 8. Unipolar Output Reset Values for Single Power-Supply Operation

### HARDWARE RESET

When the  $\overline{\text{RST}}$  pin is low, the device is in hardware reset. All the analog outputs (V<sub>OUT</sub>-0 to V<sub>OUT</sub>-7), the DAC registers, and the DAC latches are set to the reset values defined by the RSTSEL pin as shown in Table 7 and Table 8. In addition, the Gain and Zero Registers are loaded with default values, communication is disabled, and the signals on  $\overline{\text{CS}}$  and SDI are ignored (note that SDO is in a high-impedance state). The Input Data Register is reset to 000h, independent of the RSTSEL state. On the rising edge of RST, the analog outputs (V<sub>OUT</sub>-0 to V<sub>OUT</sub>-7) maintain the reset value as defined by the RSTSEL pin until a new value is programmed. After RST goes high, the serial interface returns to normal operation.  $\overline{\text{CS}}$  must be set to a logic high whenever RST is used.



DAC7718

### UPDATING THE DAC OUTPUTS

Depending on the status of both  $\overline{\text{CS}}$  and  $\overline{\text{LDAC}}$ , and after data have been transferred into the DAC Data registers, the DAC outputs can be updated either in asynchronous mode or synchronous mode. This update mode is established at power-on. If asynchronous mode is desired, the  $\overline{\text{LDAC}}$  pin must be permanently tied low before power is applied to the device. If synchronous mode is desired,  $\overline{\text{LDAC}}$  must be logic high before and during power-on.

The DAC7718 updates a DAC latch only if it has been accessed since the last time LDAC was brought low or if the LD bit is set to '1', thereby eliminating any unnecessary glitch. Any DAC channels that were not accessed are not loaded again. When the DAC latch is updated, the corresponding output changes to the new level immediately.

### Asynchronous Mode

In this mode, the  $\overline{\text{LDAC pi}}$  pin is set low at power-up. This action places the DAC7718 into Asynchronous mode, and the LD bit and LDAC signal are ignored. When the correction engine is off (SCE bit = '0'), the DAC Data Registers and DAC latches are updated immediately when  $\overline{\text{CS}}$  goes high. When the correction engine is on (SCE bit = '1'), each DAC latch is updated individually when the correction engine updates the corresponding DAC Data Register.

### Synchronous Mode

To use this mode, set  $\overline{\text{LDAC}}$  high before  $\overline{\text{CS}}$  goes low, and then take  $\overline{\text{LDAC}}$  low or set the LD bit to '1' after  $\overline{\text{CS}}$  goes high. If  $\overline{\text{LDAC}}$  goes low or if the LD bit is set to '1' when SCE = '0', all DAC latches are updated simultaneously. If  $\overline{\text{LDAC}}$  goes low or if the LD bit is set to '1' when SCE = '1', all DAC latches are updated simultaneously after the correction engine has updated the corresponding DAC register.

In this mode, when LDAC stays high, the DAC latch is not updated; therefore, the DAC output does not change. The DAC latch is updated by taking LDAC low (or by setting the LD bit in the Configuration Register to '1') any time after the delay of  $t_9$  from the rising edge of CS. If the timing requirement of  $t_9$  is not satisfied, invalid data are loaded. Refer to the *Timing Diagrams* and the Configuration Register (Table 11) for details.



## MONITOR OUTPUT PIN (V<sub>MON</sub>)

The  $V_{MON}$  pin is the channel monitor output. It can be either high-impedance or monitor any one of the DAC outputs, auxiliary analog inputs, offset DAC outputs, or reference buffer outputs. The channel monitor function consists of an analog multiplexer addressed via the serial interface, allowing any channel output, reference buffer output, auxiliary analog inputs, or offset DAC output to be routed to the V<sub>MON</sub> pin for monitoring using an external ADC. The monitor function is controlled by the Monitor Register, which allows the monitor output to be enabled or disabled. When disabled, the monitor output is high-impedance; therefore, several monitor outputs may be connected in parallel with only one enabled at a time.

Note that the multiplexer is implemented as a series of analog switches. Care should be taken to ensure the maximum current from the  $V_{MON}$  pin must not be greater than the given specification because this could conceivably cause a large amount of current to flow from the input of the multiplexer (that is, from  $V_{OUT}$ -X) to the output of the multiplexer ( $V_{MON}$ ). Refer to the *Monitor Register* section and Table 12 for more details.

### ANALOG INPUT PINS (AIN-0 and AIN-1)

Pins AIN-0 and AIN-1 are two analog inputs that directly connect to the analog mux of the analog monitor output. When AIN-0 or AIN-1 is accessed, it is routed via the mux to the  $V_{MON}$  pin. Thus, one external ADC channel can monitor eight DACs plus two extra external analog signals, AIN-0 and AIN-1.

### POWER-DOWN MODE

The DAC7718 is implemented with a power-down function to reduce power consumption. Either the entire device or each individual group can be put into power-down mode. If the proper power-down bit (PD-x) in the Configuration Register is set to '1', the individual group is put into power down mode. During power-down mode, the analog outputs ( $V_{OUT}$ -0 to  $V_{OUT}$ -7) connect to AGND-X through an internal 15k $\Omega$  resistor, and the output buffer is in Hi-Z status. When the entire device is in power-down, the bus interface remains active in order to continue communication and receive commands from the host controller, but all other circuits are powered down. The host controller can wake the device from power-down mode and return to normal operation by clearing the PD-x bit; it takes 200µs or less for recovery to complete.

## **POWER-ON RESET SEQUENCING**

The DAC7718 permanently latches the status of some of the digital pins at power-on. These digital levels should be well-defined before or while the digital supply voltages are applied. Therefore, it is advised to have a pull up resistor to IOV<sub>DD</sub> for the digital initialization pins (LDAC, CLR, RST, CS, and RSTSEL) to ensure that these levels are set correctly while the digital supplies are raised.

For proper power-on initialization of the device,  $IOV_{DD}$  and the digital pins must be applied before or at the same time as  $DV_{DD}$ . If possible, it is preferred that  $IOV_{DD}$  and  $DV_{DD}$  can be connected together in order to simplify the supply sequencing requirements. Pull-up resistors should go to either supply.  $AV_{DD}$  should be applied after the digital supplies ( $IOV_{DD}$  and  $DV_{DD}$ ) and digital initialization pins (LDAC, CLR, RST, CS, and RSTSEL).  $AV_{SS}$  can be applied at the same time as or after  $AV_{DD}$ . The REF-x pins must be applied last.



# SERIAL INTERFACE

The DAC7718 is controlled over a versatile, three-wire serial interface that operates at clock rates of up to 50MHz and is compatible with SPI, QSPI<sup>™</sup>, Microwire<sup>™</sup>, and DSP<sup>™</sup> standards.

### **SPI Shift Register**

The SPI Shift Register is 24 bits wide. Data are loaded into the device MSB first as a 24-bit word under the control of the serial clock input, SCLK. The SPI Shift Register consists of a read/write bit, five register address bits, 12 data bits, and six reserve bits for future devices, as shown in Table 9. The falling edge of CS starts the communication cycle. The data are latched into the SPI Shift Register on the falling edge of SCLK while CS is low. When CS is high, the SCLK and SDI signals are blocked and the SDO pin is in a high-impedance state. The contents of the SPI shifter register are decoded and transferred to the proper internal registers on the rising edge of  $\overline{CS}$ . The timing for this operation is shown in the *Timing Diagrams* section.

The serial interface works with both a continuous and non-continuous serial clock. A continuous SCLK source can only be used if  $\overline{CS}$  is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used and  $\overline{CS}$  must be taken high after the final clock in order to latch the data.

The serial interface requires  $\overline{CS}$  to be logic high during the power-on sequencing; therefore, it is advised to have a pullup resistor to IOV<sub>DD</sub> on the  $\overline{CS}$  pin. Refer to the *Power-On Reset Sequencing* section for further details.

### Stand-Alone Operation

The serial clock can be a continuous or a gated clock. The first falling edge of  $\overline{CS}$  starts the operation cycle. Exactly 24 falling clock edges must be applied before  $\overline{CS}$  is brought back high again. If  $\overline{CS}$  is brought high before the 24th falling SCLK edge, then the data written are not transferred into the internal registers. If more than 24 falling SCLK edges are applied before  $\overline{CS}$  is brought high, then the last 24 bits are used. The device internal registers are updated from the Shift Register on the rising edge of  $\overline{CS}$ . In order for another serial transfer to take place,  $\overline{CS}$  must be brought low again.

When the data have been transferred into the chosen register of the addressed DAC, all DAC latches and analog outputs can be updated by taking LDAC low.

### Daisy-Chain Operation

For systems that contain more than one device, the SDO pin can be used to daisy-chain multiple devices together. Daisy-chain operation can be useful in system diagnostics and in reducing the number of serial interface lines. Note that before daisy-chain operation can begin, the SDO pin must be enabled by setting the SDO disable bit (DSDO) in the Configuration Register to '0'; this bit is cleared by default.

The DAC7718 provides two modes for daisy-chain operation: normal and sleep. The SLEEP bit in the SPI Mode register determines which mode is used.

In Normal mode (SLEEP bit = '0'), the data clocked into the SDI pin are transferred into the Shift Register. The first falling edge of  $\overline{CS}$  starts the operating cycle. SCLK is continuously applied to the SPI Shift Register when  $\overline{CS}$  is low. If more than 24 clock pulses are applied, the data ripple out of the Shift Register and appear on the SDO line. These data are clocked out on the rising edge of SCLK and are valid on the falling edge. By connecting the SDO pin of the first device to the SDI input of the next device in the chain, a multiple-device interface is constructed. Each device in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal  $24 \times N$ , where *N* is the total number of DAC7718s in the chain. When the serial transfer to all devices is complete,  $\overline{CS}$  is taken high. This action latches the data from the SPI Shift Registers to the device internal registers for each device in the daisy-chain, and prevents any further data from being clocked in. The serial clock can be a continuous or a gated clock. Note that a continuous SCLK source can only be used if  $\overline{CS}$  is held low for the correct number of clock cycles. For gated clock mode, a burst clock containing the exact number of clock cycles must be used and  $\overline{CS}$  must be taken high after the final clock in order to latch the data.

In Sleep mode (SLEEP bit = '1'), the data clocked into SDI are routed to the SDO pin directly; the Shift Register is bypassed. The first falling edge of CS starts the operating cycle. When SCLK is continuously applied with CS low, the data clocked into the SDI pin appear on the SDO pin almost immediately (with approximately a 5 ns delay; see the *Timing Diagrams* section); there is no 24 clock delay, as there is in normal operting mode. While in Sleep mode, no data bits are clocked into the Shift Register, and the device does not receive any new data or commands. Putting the device into Sleep mode eliminates the 24 clock delay from SDI to SDO caused by the



Shift Register, thus greatly speeding up the data transfer. For example, consider three DAC7718s (A, B, and C) in a daisy-chain configuration. The data from the SPI controller are transferred first to A, then to B, and finally to C. In normal daisy-chain operation, a total of 72 clocks are needed to transfer one word to C. However, if A and B are placed into Sleep mode, the first 24 data bits are directly transferred to C (through A and B); therefore, only 24 clocks are needed.

To wake the device up from sleep mode and return to normal operation, either one of following methods can be used:

- 1. Pull the WAKEUP pin low, which forces the SLEEP bit to '0' and returns the device to normal operating mode.
- 2. Use the W2 bit and the  $\overline{\text{CS}}$  pin.

When the W2 bit = '1', if  $\overline{CS}$  is applied with no more than one falling edge of SCLK, then the rising edge of  $\overline{CS}$  wakes the device from sleep mode back to normal operation. However, the device will not wake-up if more than one falling edge of SCLK exists while  $\overline{CS}$  is low.

### **Read-Back Operation**

The READ command is used to start read-back operation. However, before read-back operation can be initiated, the SDO pin must be enabled by setting the DSDO bit in the Configuration Register to '0'; this bit is cleared by default. Read-back operation is then started by executing a READ command (R/W bit = '1', see Table 9). Bits A4 to A0 in the READ command select the register to be read. The remaining data in the command are *don't care* bits. During the next SPI operation, the data appearing on the SDO output are from the previously addressed register. For a read of a single register, a NOP command can be used to clock out the data from the selected register on SDO. Multiple registers can be read if multiple READ commands are issued. The readback diagram in Figure 100 shows the read-back sequence.







# SPI SHIFT REGISTER

The SPI Shift Register is 24 bits wide, as shown in Table 9. The register mapping is shown in Table 10; X = don't care—writing to it has no effect, reading it returns '0'.

### **Table 9. Shift Register Format**

| MSB  |      |      |      |      |      |      |      |          |         |
|------|------|------|------|------|------|------|------|----------|---------|
| DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15:DB4 | DB3:DB0 |
| R/W  | Х    | Х    | A4   | A3   | A2   | A1   | A0   | DATA     | Х       |

**R/W** Indicates a read from or a write to the addressed register.

R/W = '0' sets a write operation and the data are written to the specified register.

R/W = '1' sets a read-back operation. Bits A4 to A0 select the register to be read. The remaining bits are *don't care* bits. During the next SPI operation, the data appearing on SDO pin are from the previously addressed register.

- **A4:A0** Address bits that specify which register is accessed.
- DATA 12 data bits

**INSTRUMENTS** 

**ÈXAS** 

| Table 10 | . Register | Мар |
|----------|------------|-----|
|----------|------------|-----|

| ADDRESS BITS DATA BITS |    |    |    |    |        |                                                            |     |        |           |           |         |                        |              |                 |                 |               |                  |                           |
|------------------------|----|----|----|----|--------|------------------------------------------------------------|-----|--------|-----------|-----------|---------|------------------------|--------------|-----------------|-----------------|---------------|------------------|---------------------------|
| A4                     | A3 | A2 | A1 | A0 | D15    | D14                                                        | D13 | D12    | D11       | D10       | D9      | D8                     | D7           | D6              | D5              | D4            | D3:D0            | REGISTER                  |
| 0                      | 0  | 0  | 0  | 0  | A/B    | LD                                                         | RST | PD-A   | PD-B      | SCE       | Х       | GAIN-A                 | GAIN-B       | DSDO            | NOP             | W2            | X <sup>(1)</sup> | Configuration<br>Register |
| 0                      | 0  | 0  | 0  | 1  |        | Analog Monitor Select X <sup>(1)</sup>                     |     |        |           |           |         |                        |              |                 |                 |               | Monitor Register |                           |
| 0                      | 0  | 0  | 1  | 0  | GPIO-2 |                                                            |     |        |           |           |         |                        |              |                 | 1               | GPIO Register |                  |                           |
| 0                      | 0  | 0  | 1  | 1  |        |                                                            |     |        |           | OS11:C    | S0, X,  | X, X, X <sup>(2)</sup> |              |                 |                 |               |                  | Offset DAC-A<br>Data      |
| 0                      | 0  | 1  | 0  | 0  |        |                                                            |     |        |           | OS11:C    | S0, X,  | X, X, X <sup>(2)</sup> |              |                 |                 |               |                  | Offset DAC-B<br>Data      |
| 0                      | 0  | 1  | 0  | 1  |        |                                                            |     |        |           | R         | eserve  | d <sup>(3)</sup>       |              |                 |                 |               |                  | Reserved                  |
| 0                      | 0  | 1  | 1  | 0  | SLEEP  |                                                            |     |        |           |           | Re      | served <sup>(3)</sup>  |              |                 |                 |               |                  | SPI MODE                  |
| 0                      | 0  | 1  | 1  | 1  |        |                                                            |     |        |           | DB11:     | DB0, X  | , X, X, X              |              |                 |                 |               |                  | Broadcast                 |
| 0                      | 1  | 0  | 0  | 0  |        |                                                            |     |        |           | DB11:     | DB0, X  | , X, X, X              |              |                 |                 |               |                  | DAC-0                     |
| 0                      | 1  | 0  | 0  | 1  |        |                                                            |     |        |           | DB11:     | DB0, X  | , X, X, X              |              |                 |                 |               |                  | DAC-1                     |
| 0                      | 1  | 0  | 1  | 0  |        |                                                            |     |        |           | DB11:     | DB0, X  | , X, X, X              |              |                 |                 |               |                  | DAC-2                     |
| 0                      | 1  | 0  | 1  | 1  |        |                                                            |     |        |           | DB11:     | DB0, X  | , X, X, X              |              |                 |                 |               |                  | DAC-3                     |
| 0                      | 1  | 1  | 0  | 0  |        | DB11:DB0, X, X, X, X                                       |     |        |           |           |         |                        |              | DAC-4           |                 |               |                  |                           |
| 0                      | 1  | 1  | 0  | 1  |        | DB11:DB0, X, X, X, X                                       |     |        |           |           |         |                        |              | DAC-5           |                 |               |                  |                           |
| 0                      | 1  | 1  | 1  | 0  |        |                                                            |     |        |           | DB11:     | DB0, X  | , X, X, X              |              |                 |                 |               |                  | DAC-6                     |
| 0                      | 1  | 1  | 1  | 1  |        | DB11:DB0, X, X, X, X                                       |     |        |           |           |         |                        |              | DAC-7           |                 |               |                  |                           |
| 1                      | 0  | 0  | 0  | 0  |        |                                                            |     | Z11:Z0 | , X, X, X | , X, defa | ult = 0 | (000h), tv             | vos compl    | ement           |                 |               |                  | Zero Register-0           |
| 1                      | 1  | 0  | 0  | 0  |        |                                                            |     | G11:G0 | , X, X, X | , X, defa | ult = 2 | 048 (800h              | ı), straight | binary          |                 |               |                  | Gain Register-0           |
| 1                      | 0  | 0  | 0  | 1  |        |                                                            |     | Z11:Z0 | , X, X, X | , X, defa | ult = 0 | (000h), tv             | vos compl    | ement           |                 |               |                  | Zero Register-1           |
| 1                      | 1  | 0  | 0  | 1  |        |                                                            |     | G11:G0 | , X, X, X | , X, defa | ult = 2 | 048 (800h              | ı), straight | binary          |                 |               |                  | Gain Register-1           |
| 1                      | 0  | 0  | 1  | 0  |        |                                                            |     | Z11:Z0 | , X, X, X | , X, defa | ult = 0 | (000h), tv             | vos compl    | ement           |                 |               |                  | Zero Register-2           |
| 1                      | 1  | 0  | 1  | 0  |        |                                                            |     | G11:G0 | , X, X, X | , X, defa | ult = 2 | 048 (800h              | ı), straight | binary          |                 |               |                  | Gain Register-2           |
| 1                      | 0  | 0  | 1  | 1  |        |                                                            |     | Z11:Z0 | , X, X, X | , X, defa | ult = 0 | (000h), tv             | vos compl    | ement           |                 |               |                  | Zero Register-3           |
| 1                      | 1  | 0  | 1  | 1  |        |                                                            |     | G11:G0 | , X, X, X | , X, defa | ult = 2 | 048 (800h              | ı), straight | binary          |                 |               |                  | Gain Register-3           |
| 1                      | 0  | 1  | 0  | 0  |        |                                                            |     | Z11:Z0 | , X, X, X | , X, defa | ult = 0 | (000h), tv             | vos compl    | ement           |                 |               |                  | Zero Register-4           |
| 1                      | 1  | 1  | 0  | 0  |        | G11:G0, X, X, X, X, default = 2048 (800h), straight binary |     |        |           |           |         |                        |              |                 | Gain Register-4 |               |                  |                           |
| 1                      | 0  | 1  | 0  | 1  |        |                                                            |     | Z1:Z0, | Х, Х, Х,  | X, defa   | ult = 0 | (000h), tw             | os comple    | ement           |                 |               |                  | Zero Register-5           |
| 1                      | 1  | 1  | 0  | 1  |        |                                                            |     | G11:G0 | , X, X, X | , X, defa | ult = 2 | 048 (800h              | ı), straight | binary          |                 |               |                  | Gain Register-5           |
| 1                      | 0  | 1  | 1  | 0  |        | Z11:Z0, X, X, X, X, default = 0 (000h), twos complement    |     |        |           |           |         |                        |              | Zero Register-6 |                 |               |                  |                           |
| 1                      | 1  | 1  | 1  | 0  |        | G11:G0, X, X, X, X, default = 2048 (800h), straight binary |     |        |           |           |         |                        |              | Gain Register-6 |                 |               |                  |                           |
| 1                      | 0  | 1  | 1  | 1  |        |                                                            |     | Z11:Z0 | , X, X, X | , X, defa | ult = 0 | (000h), tv             | vos compl    | ement           |                 |               |                  | Zero Register-7           |
| 1                      | 1  | 1  | 1  | 1  |        |                                                            |     | G11:G0 | , X, X, X | , X, defa | ult = 2 | 048 (800h              | ı), straight | binary          |                 |               |                  | Gain Register-7           |

X = don't care—writing to this bit has no effect; reading the bit returns '0'.
 Table 7 lists the default values for a dual power supply. Offset DAC A and Offset DAC B are trimmed in manufacturing to minimize the error for symmetrical output. The default value may vary no more than ±1 LSB from the nominal number listed in Table 7. For a single power supply, the Offset DACs are turned off.
 Writing to a reserved bit has no effect; reading the bit returns '0'.



## INTERNAL REGISTERS

The DAC7718 internal registers consist of the Configuration Register, the Monitor Register, the DAC Input Data Registers, the Zero Registers, the DAC Data Registers, and the Gain Registers, and are described in the following section.

The Configuration Register specifies which actions are performed by the device. Table 11 shows the details.

| BIT | NAME   | DEFAULT<br>VALUE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D15 | A/B    | 1                | A/B bit.<br>When A/B = '0', reading DAC-x returns the value in the Input Data Register.<br>When A/B = '1', reading DAC-x returns the value in the DAC Data Register.<br>When the correction engine is enabled, the data returned from the Input Data Register is the original data written to the<br>bus, and the value in the DAC Data Register is the corrected data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| D14 | LD     | 0                | Synchronously update DACs bit.<br>When $\overline{\text{LDAC}}$ is tied high, setting LD = '1' at any time after the write operation and the correction process complete synchronously updates all DAC latches with the content of the corresponding DAC Data Register, and sets $V_{\text{OUT}}$ to a new level. The DAC7718 updates the DAC latch only if it has been accessed since the last time $\overline{\text{LDAC}}$ was brought low or the LD bit was set to '1', thereby eliminating unnecessary glitch. Any DACs that were not accessed are not reloaded. After updating, the bit returns to '0'. When the correction engine is turned off, bit LD can be set to '1' any time after the writing operation is complete; the DAC latch is immediately updated when bit LD is set. When the $\overline{\text{LDAC}}$ pin is tied low, this bit is ignored. |
| D13 | RST    | 0                | Software reset bit.<br>Set the RST bit to '1' to reset the device; functions the same as a hardware reset. After reset completes, the RST bit<br>returns to '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| D12 | PD-A   | 0                | Power-down bit for Group A (DAC-0, DAC-1, DAC-2, and DAC-3).<br>Setting the PD-A bit to '1' places Group A (DAC-0, DAC-1, DAC-2, and DAC-3) into power-down operation. All output<br>buffers are in Hi-Z and all analog outputs ( $V_{OUT}$ -X) connect to AGND-A through an internal 15-k $\Omega$ resistor. The interface is<br>still active.<br>Setting the PD-A bit to '0' returns group A to normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| D11 | PD-B   | 0                | Power-down bit for Group B (DAC-4, DAC-5, DAC-6, and DAC-7).<br>Setting the PD-B bit to '1' places Group B (DAC-4, DAC-5, DAC-6, and DAC-7) into power-down operation. All output buffers are in Hi-Z and all analog outputs ( $V_{OUT}$ -X) connect to AGND-B through an internal 15-kΩ resistor. The interface is still active.<br>Setting the PD-B bit to '0' returns group B to normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D10 | SCE    | 0                | System-calibration enable bit.<br>Set the SCE bit to '1' to enable the correction engine. When the engine is enabled, the input data are adjusted by the correction engine according to the contents of the corresponding Gain Register and Zero Register. The results are transferred to the corresponding DAC Data Register, and finally loaded into the DAC latch, which sets the V <sub>OUT</sub> -x pin output level.<br>Set the SCE bit to '0' to turn off the correction engine. When the engine is turned off, the input data are transferred to the corresponding DAC Data Register immediately, and then loaded into the DAC latch, which sets the output voltage. Refer to the <i>User Calibration for Zero-Code Error and Gain Error</i> section for details.                                                                                           |
| D9  | _      | 0                | Reserved. Writing to this bit has no effect; reading this bit returns '0'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| D8  | GAIN-A | 0                | Gain bit for Group A (DAC-0, DAC-1, DAC-2, and DAC-3). Updating this bit to a new value automatically resets the Offset DAC-A Register to the factory-trimmed value for the new gain setting.<br>Set the GAIN-A bit to '0' for an output span = $6 \times REF$ -A.<br>Set the GAIN-A bit to '1' for an output span = $4 \times REF$ -A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| D7  | GAIN-B | 0                | Gain bit for Group B (DAC-4, DAC-5, DAC-6, and DAC-7). Updating this bit to a new value automatically resets the Offset DAC-B Register to the factory-trimmed value for the new gain setting.<br>Set the GAIN-B bit to '0' for an output span = $6 \times \text{REF-B}$ .<br>Set the GAIN-B bit to '1' for an output span = $4 \times \text{REF-B}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| D6  | DSDO   | 0                | Disable SDO bit.<br>Set the DSDO bit to '0' to enable the SDO pin (default). The SDO pin works as a normal SPI output.<br>Set the DSDO bit to '1' to disable the SDO pin. The SDO pin is always in a Hi-Z state no matter what the status of the $\overline{CS}$ pin is.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D5  | NOP    | 0                | No operation bit.<br>During a write operation, setting the NOP bit to '1' has no effect (the bit returns to '0' when the write operation completes).<br>Setting the NOP bit to '0', returns the device to normal operation.<br>During a read operation, the bit always returns "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D4  | W2     | 0                | Second wake-up operation bit.<br>If the WAKEUP pin is high, an alternative method to wake-up the device from sleep in SPI is by using the $\overline{CS}$ pin. When<br>W2 = '1', the rising edge of $\overline{CS}$ restores the device from sleep mode to normal operation, if no more than one falling edge<br>of SCLK exists while $\overline{CS}$ is low. However, the device will not wake up if more than one falling edge of SCLK exists. Setting<br>the W2 bit to '0' disables this function, and the rising edge of $\overline{CS}$ does not wake up the device.<br>If the WAKEUP is low, this bit is ignored and the device is always in normal mode.                                                                                                                                                                                                     |
|     |        | •                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

### Table 11. Configuration Register (Default = 800h)

0

D3:D0

Reserved. Writing to these bits has no effect; reading these bits returns '0'.



### SBAS361A-MAY 2009-REVISED DECEMBER 2009

### **Monitor Register** (default = 000h).

The Monitor Register selects one of the DAC outputs, auxiliary analog inputs, reference buffer outputs, or offset DAC outputs to be monitored through the  $V_{MON}$  pin. When bits [D15:D4] = '0', the monitor is disabled and  $V_{MON}$  is in a Hi-Z state.

Note that if any value is written other than those specified in Table 12, the Monitor Register stores the invalid value; however, the  $V_{MON}$  pin is forced into a Hi-Z state.

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3:D0            | V <sub>MON</sub> CONNECTS TO              |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|------------------|-------------------------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 1  | X <sup>(1)</sup> | Reference buffer B output                 |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 1  | 0  | Х                | Reference buffer A output                 |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 1  | 0  | 1  | Х                | Offset DAC B output                       |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 1  | 1  | 0  | Х                | Offset DAC A output                       |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 1  | 0  | 0  | Х                | AIN-0                                     |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 1  | 0  | 0  | 0  | Х                | AIN-1                                     |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 1  | 0  | 0  | 0  | 0  | Х                | DAC-0                                     |
| 0   | 0   | 0   | 0   | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | Х                | DAC-1                                     |
| 0   | 0   | 0   | 0   | 0   | 1   | 0  | 0  | 0  | 0  | 0  | 0  | Х                | DAC-2                                     |
| 0   | 0   | 0   | 0   | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х                | DAC-4                                     |
| 0   | 0   | 0   | 1   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х                | DAC-4                                     |
| 0   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х                | DAC-5                                     |
| 0   | 1   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х                | DAC-6                                     |
| 1   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х                | DAC-7                                     |
| 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | Х                | Monitor function disabled, Hi-Z (default) |

(1) X = don't care.

### **GPIO Register** (default = E00h).

The GPIO Register determines the status of each GPIO pin.

| D15    | D14    | D13    | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|--------|--------|--------|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| GPIO-2 | GPIO-1 | GPIO-0 | Х   | Х   | Х   | х  | х  | Х  | Х  | х  | Х  | Х  | х  | Х  | х  |

**GPIO-2:0** For write operations, the GPIO-n pin operates as an output. Writing a '1' to the GPIO-n bit sets the GPIO-n pin to high impedance, and writing a '0' sets the GPIO-n pin to logic low. An external pull-up resistor is required when using the GPIO-n pin as an output.

For read operations, the GPIO-n pin operates as an input. Read the GPIO-n bit to receive the status of the corresponding GPIO-n pin. Reading a '0' indicates that the GPIO-n pin is low, and reading a '1' indicates that the GPIO-n pin is high.

After power-on reset, or any forced hardware or software reset, all GPIO-n bits are set to '1', and the GPIO pins are in a high impedance state.



Offset DAC-A/B Registers (default = 99Ah for dual supplies or 000h for single supplies).

The Offset DAC-A and Offset DAC-B registers contain, by default, the factory-trimmed Offset DAC code providing optimal offset and span for symmetric bipolar operation when dual supplies are detected, and contain code 000h when a single supply is detected.

| D  | 15  | D14  | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3 | D2 | D1 | D0 |
|----|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|
| 05 | 611 | OS10 | OS9 | OS8 | OS7 | OS6 | OS5 | OS4 | OS3 | OS2 | OS1 | OS0 | Х  | Х  | Х  | Х  |

**OS11:0** For dual-supply operation, the default code for a gain of 6 is 99Ah with a ±1 LSB variation, depending on the linearity of each Offset DAC. The default code for a gain of 4 is AABh with a ±1 LSB variation. The default codes of Offset DAC-A and Offset DAC-B registers are independently factory trimmed for both gains of 6 and 4.

When single-supply operation is present, writing to these registers is ignored and reading returns 000h. When dual-supply operation is present, updating the GAIN-A (GAIN-B) bit on the configuration register automatically reloads the factory-trimmed code into the Offset DAC-A (Offset DAC-B) register for the new GAIN-A (GAIN-B) setting. See the *Offset DACs* for further details.

### **SPI MODE Register** (default = 000h).

The SPI Mode Register is used to put the device into SPI sleep mode.

| D15   | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| SLEEP | Х   | Х   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  |

**SLEEP** Set the SLEEP bit to '1' to put the device into SPI sleep mode.

When the SLEEP bit = '0', the SPI is in normal mode. The bit is cleared ('0') after a hardware reset (through the  $\overline{RST}$  pin) or if the  $\overline{WAKEUP}$  pin is low.

For normal SPI operation, the data entering the SDI pin is transferred into the Shift Register. However, for SPI sleep mode, the Shift Register is bypassed. The data entering into the SDI pin are directly transferred to the SDO pin instead of the Shift Register.

### Broadcast Register.

The DAC7718 broadcast register can be used to update all eight DAC register channels simultaneously using data bits D15:D4. This write-only register uses address A4:A0 = 07h, and is only available when the SCE bit = '0' (default). If the SCE bit = '1', this register is ignored. Reading this register always returns 000h.

### **Input Data Register for DAC-n, where n = 0 to 7** (default = 000h).

This register stores the DAC data written to the device when the SCE bit = '1' and is controlled by the correction engine. When the SCE bit = '0' (default), the DAC Data Register stores the DAC data written to the device. When the data are loaded into the corresponding DAC latch, the DAC output changes to the new level defined by the DAC latch. The default value after power-on or reset is 000h.

| MSB                 |      |     |     |     |     |     |     |     |     |     |     |    |    |    | LSB |
|---------------------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|-----|
| D15                 | D14  | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3 | D2 | D1 | D0  |
| DB11 <sup>(2)</sup> | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Х  | Х  | Х  | Х   |

Table 13. DAC-n<sup>(1)</sup> Input Data Register

(1) n = 0, 1, 2, 3, 4, 5, 6, or 7.

(2) DB11:DB0 are the DAC data bits.



### SBAS361A-MAY 2009-REVISED DECEMBER 2009

### **Zero Register n, where n = 0 to 7** (default = 000h).

The Zero Register stores the user-calibration data that are used to eliminate the offset error. The data are 12 bits wide, 1 LSB/step, and the total adjustment is -2048 LSB to +2047 LSB, or  $\pm 50\%$  of full-scale range. The Zero Register uses a twos complement data format.

|                                                       |     |    |    |    |    | Table | e 14. Ze | ero Reg | gister |    |    |   |   |    |   |
|-------------------------------------------------------|-----|----|----|----|----|-------|----------|---------|--------|----|----|---|---|----|---|
| D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 |     |    |    |    |    |       |          |         |        |    |    |   |   | D0 |   |
| Z11                                                   | Z10 | Z9 | Z8 | Z7 | Z6 | Z5    | Z4       | Z3      | Z2     | Z1 | Z0 | Х | Х | Х  | Х |

#### Z11:Z0—OFFSET BITS ZERO ADJUSTMENT 7FFh +2047 LSB +2046 LSB 7FEh ••• ••• ••• ••• ••• ••• 001h +1 LSB 000h 0 LSB (default) FFFh -1 LSB ... ... ... ... ... ... -2047 LSB 801h 800h -2048 LSB

### Gain Register n, where n = 0 to 7 (default = 800h).

The Gain Register stores the user-calibration data that are used to eliminate the gain error. The data are 12 bits wide, 0.0015% FSR/step, and the total adjustment range 0.5 to 1.5. The Gain Register uses a straight binary data format.

### Table 15. Gain Register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| G11 | G10 | G9  | G8  | G7  | G6  | G5 | G4 | G3 | G2 | G1 | G0 | Х  | Х  | Х  | Х  |

| G11:G0—GAIN-CODE BITS | GAIN ADJUSTMENT COEFFICIENT |  |  |  |  |  |  |
|-----------------------|-----------------------------|--|--|--|--|--|--|
| FFFh                  | 1.499985                    |  |  |  |  |  |  |
| FFEh                  | 1.499969                    |  |  |  |  |  |  |
| ••• •••               | ••• •••                     |  |  |  |  |  |  |
| 801h                  | 1.000015                    |  |  |  |  |  |  |
| 800h                  | 1 (default)                 |  |  |  |  |  |  |
| 7FFh                  | 0.999985                    |  |  |  |  |  |  |
| ••• •••               | 000 000                     |  |  |  |  |  |  |
| 001h                  | 0.500015                    |  |  |  |  |  |  |
| 000h                  | 0.5                         |  |  |  |  |  |  |

### 52 Submit Documentation Feedback



**DAC7718** 

## **APPLICATION INFORMATION**

## **BASIC OPERATION**

The DAC7718 is a highly-integrated device with high-performance reference buffers and output buffers, greatly reducing the printed circuit board (PCB) area and production cost. On-chip reference buffers eliminate the need for a negative external reference. Figure 101 shows a basic application for the DAC7718.



NOTES: AVDD = +15V, AVSS = -15V, DVDD = +5V, IOVDD = +1.8V to +5V, REF-A = +5V, and REF-B = +2.5V. The OFFSET-A and OFFSET-B pins must be connected to the AGND pin when used in unipolar operation.

Figure 101. Basic Application Example



# PRECISION VOLTAGE REFERENCE SELECTION

To achieve the optimum performance from the DAC7718 over the full operating temperature range, a precision voltage reference must be used. Careful consideration should be given to the selection of a precision voltage reference. The DAC7718 has two reference inputs, REF-A and REF-B. The voltages applied to the reference inputs are used to provide a buffered positive reference for the DAC cores. Therefore, any error in the voltage reference is reflected in the outputs of the device. There are four possible sources of error to consider when choosing a voltage reference for high-accuracy applications: initial accuracy, temperature coefficient of the output voltage, long-term drift, and output voltage noise. Initial accuracy error on the output voltage of an external reference can lead to a full-scale error in the DAC. Therefore, to minimize these errors, a reference with low initial accuracy error specification is preferred. Long-term drift is a measure of how much the reference output voltage drifts over time. A reference with a tight, long-term drift specification ensures that the overall solution remains relatively stable over its entire lifetime. The temperature coefficient of a reference output voltage affects the output drift when the temperature changes. Choose a reference with a tight temperature coefficient specification to reduce the dependence of the DAC output voltage on ambient conditions. In high-accuracy applications, which have a relatively low noise budget, the reference output voltage noise also must be considered. Choosing a reference with as low an output noise voltage as practical for the required system resolution is important. Precision voltage references such as TI's REF50xx (2V to 5V) and REF32xx (1.25V to 4V) provide a low-drift, high-accuracy reference voltage.

## POWER-SUPPLY NOISE

The DAC7718 must have ample supply bypassing of  $1\mu$ F to  $10\mu$ F in parallel with  $0.1\mu$ F on each supply, located as close to the package as possible; ideally, immediately next to the device. The  $1\mu$ F to  $10\mu$ F capacitors must be the tantalum-bead type. The  $0.1\mu$ F capacitor must have low effective series resistance (ESR) and low effective series inductance (ESI), such as common ceramic types, which provide a low-impedance path to ground at high frequencies to handle transient currents because of internal logic switching. The power-supply lines must be as large a trace as possible to provide low-impedance paths and reduce the effects of glitches on the power-supply line. Apart from these considerations, the wideband noise on the AV<sub>DD</sub>, AV<sub>SS</sub>, DV<sub>DD</sub> and IOV<sub>DD</sub> supplies should be filtered before feeding to the DAC to obtain the best possible noise performance.

## LAYOUT

Precision analog circuits require careful layout, adequate bypassing, and a clean, well-regulated power supply to obtain the best possible dc and ac performance. Careful consideration of the power-supply and ground-return layout helps to meet the rated performance. DGND is the return path for digital currents and AGND is the power ground for the DAC. For the best ac performance, care should be taken to connect DGND and AGND with very low resistance back to the supply ground. The PCB must be designed so that the analog and digital sections are separated and confined to certain areas of the board. If multiple devices require an AGND-to-DGND connection, the connection is to be made at one point only. The star ground point is established as close as possible to the device.

The power-supply traces must be as large as possible to provide low impedance paths and reduce the effects of glitches on the power-supply line. Fast switching signals must never be run near the reference inputs. It is essential to minimize noise on the reference inputs because it couples through to the DAC output. Avoid crossover of digital and analog signals. Traces on opposite sides of the board must run at right angles to each other. This configuration reduces the effects of feedthrough on the board. A microstrip technique may be considered, but is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to the ground plane, and signal traces are placed on the solder-side.

Each DAC group has a ground pin, AGND-x, which is the ground of the output from the DACs in the group. It must be connected directly to the corresponding reference ground in low-impedance paths to get the best performance. AGND-A must be connected with REFGND-A and AGND-B must be connected with REFGND-B. AGND-A and AGND-B must be tied together and connected to the analog power ground and DGND.

During single-supply operation, the OFFSET-x pins must be connected to AGND-x with a low-impedance path because these pins carry DAC-code-dependent current. Any resistance from OFFSET-x to AGND-x causes a voltage drop by this code-dependent current. Therefore, it is very important to minimize routing resistance to AGND-x or to any ground plane that AGND-x is connected to.



## **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier     | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|---------------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                           | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                           |      | (4)           | (5)                 |              |              |
| DAC7718SPAG           | Active | Production    | TQFP (PAG)   64 | 160   JEDEC<br>TRAY (5+1) | Yes  | NIPDAU        | Level-4-260C-72 HR  | -40 to 85    | DAC7718S     |
| DAC7718SPAG.A         | Active | Production    | TQFP (PAG)   64 | 160   JEDEC<br>TRAY (5+1) | Yes  | NIPDAU        | Level-4-260C-72 HR  | -40 to 85    | DAC7718S     |
| DAC7718SPAGR          | Active | Production    | TQFP (PAG)   64 | 1500   LARGE T&R          | Yes  | NIPDAU        | Level-4-260C-72 HR  | -40 to 85    | DAC7718S     |
| DAC7718SPAGR.A        | Active | Production    | TQFP (PAG)   64 | 1500   LARGE T&R          | Yes  | NIPDAU        | Level-4-260C-72 HR  | -40 to 85    | DAC7718S     |
| DAC7718SRGZR          | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R          | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DAC7718S     |
| DAC7718SRGZR.A        | Active | Production    | VQFN (RGZ)   48 | 2500   LARGE T&R          | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DAC7718S     |
| DAC7718SRGZT          | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R           | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DAC7718S     |
| DAC7718SRGZT.A        | Active | Production    | VQFN (RGZ)   48 | 250   SMALL T&R           | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DAC7718S     |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative



# PACKAGE OPTION ADDENDUM

23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Texas

STRUMENTS

## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DAC7718SPAGR                | TQFP            | PAG                | 64 | 1500 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.5        | 16.0       | 24.0      | Q2               |
| DAC7718SRGZR                | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC7718SPAGR | TQFP         | PAG             | 64   | 1500 | 350.0       | 350.0      | 43.0        |
| DAC7718SRGZR | VQFN         | RGZ             | 48   | 2500 | 350.0       | 350.0      | 43.0        |

# TEXAS INSTRUMENTS

www.ti.com

# TRAY



23-May-2025



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

| *All o | dimensions are nomina | l               |                 |      |     |                      |                            |        |           |            |            |            |            |
|--------|-----------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
|        | Device                | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|        | DAC7718SPAG           | PAG             | TQFP            | 64   | 160 | 8 x 20               | 150                        | 315    | 135.9     | 7620       | 15.2       | 13.1       | 13         |
|        | DAC7718SPAG.A         | PAG             | TQFP            | 64   | 160 | 8 x 20               | 150                        | 315    | 135.9     | 7620       | 15.2       | 13.1       | 13         |

# **MECHANICAL DATA**

MTQF006A - JANUARY 1995 - REVISED DECEMBER 1996

### PAG (S-PQFP-G64)

PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026



# LAND PATTERN DATA



A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# LAND PATTERN DATA



A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **RGZ 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGZ0048D**



# **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGZ0048D**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGZ0048D**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated