









UCC5304

SLUSDV5B -OCTOBER 2019-REVISED APRIL 2020

# UCC5304 4-A Source, 6-A Sink Single-Channel Reinforced Isolation Gate Driver With High Noise Immunity

#### 1 Features

- · Reinforced isolation
- Single channel in DWV Package with 8.5-mm creepage distance
- CMTI greater than 100-V/ns
- · 4-A peak source, 6-A peak sink output
- · Switching parameters:
  - 40-ns maximum propagation delay
  - 5-ns maximum delay matching
  - 5.5-ns maximum pulse-width distortion
  - 35-µs maximum VDD power-up delay
- Up to 18-V VDD output drive supply
  - 5-V VDD UVLO
- Operating temp. range (T<sub>A</sub>) –40°C to 125°C
- · Rejects input pulses shorter than 5-ns
- TTL and CMOS compatible inputs

## 2 Applications

- AC-DC and DC-DC converters
- Motor drives
- Industrial transportation and robotics

## 3 Description

The UCC5304 device is an isolated single-channel gate driver with 4-A peak-source and 6-A peak-sink current. It is designed to drive power MOSFETs and GaNFETs in PFC, Isolated AC/DC, DC/DC, and synchronous rectification applications, with fast switching performance and robust ground bounce protection through greater than 100-V/ns common-mode transient immunity (CMTI).

The UCC5304 is available in a 8.5 mm SOIC-8 (DWV) package and can support isolation voltage up to 5-kV<sub>RMS</sub>. Compared to an optocoupler, the UCC5304 family has lower part-to-part skew, lower propagation delay, higher operating temperature, and higher CMTI.

Protection features include: IN pin rejects input transient shorter than 5-ns; both input and output can withstand –2-V spikes for 200-ns, both supplies have undervoltage lockout (UVLO), and active pull down protection clamps the output below 2.1-V when unpowered or floated.

With these features, this device enables high efficiency, high power density, and robustness in a wide variety of power applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE      | UVLO |
|-------------|--------------|------|
| UCC5304     | DWV-8 (SOIC) | 5-V  |

 For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application**



Copyright © 2019, Texas Instruments Incorporated



## **Table of Contents**

| 1 | Features 1                           | 7  | Parameter Measurement Information    | 13 |
|---|--------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                       |    | 7.1 Rising and Falling Time          | 13 |
| 3 | Description 1                        |    | 7.2 Power-up UVLO Delay to OUTPUT    | 13 |
| 4 | Revision History2                    | 8  | Detailed Description                 | 14 |
| 5 | Pin Configuration and Functions3     |    | 8.1 Overview                         | 14 |
| 6 | Specifications4                      |    | 8.2 Functional Block Diagram         | 14 |
| • | 6.1 Absolute Maximum Ratings         |    | 8.3 Feature Description              | 15 |
|   | 6.2 ESD Ratings                      |    | 8.4 Device Functional Modes          | 18 |
|   | 6.3 Recommended Operating Conditions | 9  | Application and Implementation       | 19 |
|   | 6.4 Thermal Information              |    | 9.1 Application Information          | 19 |
|   | 6.5 Power Ratings                    |    | 9.2 Typical Application              |    |
|   | 6.6 Insulation Specifications        | 10 | Power Supply Recommendations         | 22 |
|   | 6.7 Safety-Related Certifications    | 11 | Layout                               |    |
|   | 6.8 Safety-Limiting Values           |    | 11.1 Layout Guidelines               |    |
|   | 6.9 Electrical Characteristics       |    | 11.2 Layout Example                  |    |
|   | 6.10 Switching Characteristics       | 12 | Mechanical, Packaging, and Orderable |    |
|   | 6.11 Typical Characteristics         |    | Information                          | 24 |
|   | 71                                   |    |                                      |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (February 2020) to Revision B |                                                                       |  |  |
|-------------------------------------------------------|-----------------------------------------------------------------------|--|--|
| •                                                     | Changed marketing status from Advance Information to initial release. |  |  |



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN I/O <sup>(1)</sup>                                                                                                                                                                                      |                                                                  | I/O <sup>(1)</sup>                                                                                                                                                                                          | DESCRIPTION                                                                                                                     |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| GND                                                                                                                                                                                                         | 4                                                                | Primary-side ground reference. All signals in the primary side are referenced to this ground.                                                                                                               |                                                                                                                                 |  |  |
| IN 1 Input signal. IN input has a TTL/CMOS compatible input threshold. This pin is pulled low international open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. |                                                                  | Input signal. IN input has a TTL/CMOS compatible input threshold. This pin is pulled low internally if left open. It is recommended to tie this pin to ground if not used to achieve better noise immunity. |                                                                                                                                 |  |  |
| OUT                                                                                                                                                                                                         | JT 7 O Output of driver. Connect to the gate of the FET or IGBT. |                                                                                                                                                                                                             | Output of driver. Connect to the gate of the FET or IGBT.                                                                       |  |  |
| VCCI                                                                                                                                                                                                        | 2, 3                                                             | Р                                                                                                                                                                                                           | Primary-side supply voltage. Locally decoupled to GND using a low ESR/ESL capacitor located as close to the device as possible. |  |  |
| VDD 8 P Secondary-side power for driver. Locally decoupled to VSS using a low ESR/ESL capacitor close to the device as possible.                                                                            |                                                                  | Secondary-side power for driver. Locally decoupled to VSS using a low ESR/ESL capacitor located as close to the device as possible.                                                                         |                                                                                                                                 |  |  |
| VSS 5, 6 P Ground for secondary-side driver.                                                                                                                                                                |                                                                  | Ground for secondary-side driver.                                                                                                                                                                           |                                                                                                                                 |  |  |

<sup>(1)</sup> P = power, G = ground, I = input, O = output



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                     |                                                 | MIN  | MAX                                                                                                           | UNIT |
|-----------------------------------------------------|-------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------|------|
| Input bias pin supply voltage                       | VCCI to GND                                     | -0.5 | 6                                                                                                             | V    |
| Driver bias supply                                  | VDD-VSS                                         | -0.5 | 20                                                                                                            | V    |
| Output signal valtage                               | OUT to VSS                                      | -0.5 | V <sub>VDD</sub> +0.5                                                                                         | V    |
| Output signal voltage                               | OUT to VSS, Transient for 200 ns <sup>(2)</sup> | -2   | 6 20 V <sub>VDD</sub> +0.5 V <sub>VDD</sub> +0.5 V <sub>VCCI</sub> +0.5 V <sub>VCCI</sub> +0.5 0              | V    |
| land discolutions                                   | IN to GND                                       | -0.5 | V <sub>VCCI</sub> +0.5                                                                                        | V    |
| Input signal voltage                                | IN Transient to GND for 200ns <sup>(2)</sup>    | -2   | 6<br>20<br>V <sub>VDD</sub> +0.5<br>V <sub>VDD</sub> +0.5<br>V <sub>VCCI</sub> +0.5<br>V <sub>VCCI</sub> +0.5 | V    |
| Junction temperature, T <sub>J</sub> <sup>(3)</sup> |                                                 | -40  | 150                                                                                                           | °C   |
| Storage temperature, T <sub>stg</sub>               |                                                 | -65  | 150                                                                                                           | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Values are verified by characterization and are not production tested.

## 6.2 ESD Ratings

|             |                         |                                                                     | VALUE | UNIT |
|-------------|-------------------------|---------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                |                           | MIN | MAX | UNIT |
|----------------|---------------------------|-----|-----|------|
| VCCI           | VCCI Input supply voltage | 3   | 5.5 | V    |
| VDD            | Driver output bias supply | 6.0 | 18  | V    |
| $T_J$          | Junction Temperature      | -40 | 130 | °C   |
| T <sub>A</sub> | Ambient Temperature       | -40 | 125 | °C   |

<sup>(3)</sup> To maintain the recommended operating conditions for T<sub>J</sub>, see the Thermal Information .

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | DWV (SOIC) | LIMIT |
|----------------------|----------------------------------------------|------------|-------|
|                      | I DERMAL METRIC                              | 8 PINS     | UNIT  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 108.5      | °C/W  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 52.0       | °C/W  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 58.6       | °C/W  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 32.7       | °C/W  |
| ΨЈВ                  | Junction-to-board characterization parameter | 56.6       | °C/W  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Power Ratings

|                 |                                       |                                            | VALUE | UNIT |
|-----------------|---------------------------------------|--------------------------------------------|-------|------|
| $P_{D}$         | Power dissipation                     | VCCI= 5.0 V; VDD = 12 V; IN = 3.3-V, 2.36- | 0.700 | W    |
| P <sub>DI</sub> | Power dissipation by transmitter side | MHz 50% duty cycle square wave; 1.0-nF     | 0.015 | W    |
| P <sub>DO</sub> | Power dissipation by driver side      | load on OUT                                | 0.685 | W    |



## 6.6 Insulation Specifications

|                   | PARAMETER                                                                                                                                                                             | TEST CONDITIONS                                                                                                                                                                                                    | VALUE              | UNIT            |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|--|
| CLR               | External clearance <sup>(1)</sup>                                                                                                                                                     | Shortest pin-to-pin distance through air                                                                                                                                                                           | > 8.5              | mm              |  |
| CPG               | External creepage <sup>(1)</sup>                                                                                                                                                      | Shortest pin-to-pin distance across the package surface                                                                                                                                                            | > 8.5              | mm              |  |
| DTI               | Distance through the insulation                                                                                                                                                       | Minimum internal gap (internal clearance)                                                                                                                                                                          | > 17               | μm              |  |
| СТІ               | Comparative tracking index                                                                                                                                                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                              | > 600              | V               |  |
|                   | Material group                                                                                                                                                                        | According to IEC 60664-1                                                                                                                                                                                           | I                  |                 |  |
|                   | Overvoltage category per                                                                                                                                                              | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                         | I-IV               |                 |  |
|                   | IEC 60664-1                                                                                                                                                                           | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                        | 1-111              |                 |  |
| DIN V VDE         | V 0884-11:2017-01 <sup>(2)</sup>                                                                                                                                                      |                                                                                                                                                                                                                    |                    |                 |  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage                                                                                                                                             | AC voltage (bipolar)                                                                                                                                                                                               | 1500               | $V_{PK}$        |  |
| $V_{IOWM}$        | Maximum working isolation voltage  Maximum working isolation (TDDB) test;  DC Voltage  Maximum transient isolation  V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification); | 1060                                                                                                                                                                                                               | V <sub>RMS</sub>   |                 |  |
|                   | voltage                                                                                                                                                                               | DC Voltage                                                                                                                                                                                                         | 1500               | $V_{DC}$        |  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                                                                                                                                                   | $V_{TEST} = V_{IOTM}$ , t = 60 s (qualification);<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1 s (100% production)                                                                                                  | 7000               | $V_{PK}$        |  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage (3)                                                                                                                                                   | Test method per IEC 62368-1, 1.2/50 $\mu s$ waveform, $V_{TEST}$ = 1.6 × $V_{IOSM}$ (qualification)                                                                                                                | 8000               | V <sub>PK</sub> |  |
|                   | Apparent charge <sup>(4)</sup>                                                                                                                                                        | Method a, After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s                                                                            | ≤ 5                |                 |  |
| q <sub>pd</sub>   |                                                                                                                                                                                       | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.6 \times V_{IORM} = 2400 \ V_{PK}$ , $t_m = 10$ s                                                          | ≤ 5                | рС              |  |
|                   |                                                                                                                                                                                       | Method b1; At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}; t_{ini} = 1 \text{ s}; \\ V_{pd(m)} = 1.875 \times V_{IORM} = 2813 \text{ V}_{PK}, t_m = 1 \text{ s}$ | ≤ 5                |                 |  |
| C <sub>IO</sub>   | Barrier capacitance, input to output (5)                                                                                                                                              | $V_{IO} = 0.4 \sin (2\pi ft)$ , f =1 MHz                                                                                                                                                                           | 0.5                | pF              |  |
|                   |                                                                                                                                                                                       | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                                                                                                                   | > 10 <sup>12</sup> |                 |  |
| R <sub>IO</sub>   | Isolation resistance, input to output (5)                                                                                                                                             | V <sub>IO</sub> = 500 V at 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                                          | > 10 <sup>11</sup> | Ω               |  |
|                   | Jacque                                                                                                                                                                                | V <sub>IO</sub> = 500 V at T <sub>S</sub> =150°C                                                                                                                                                                   | > 10 <sup>9</sup>  |                 |  |
|                   | Pollution degree                                                                                                                                                                      |                                                                                                                                                                                                                    | 2                  |                 |  |
|                   | Climatic category                                                                                                                                                                     |                                                                                                                                                                                                                    | 40/125/21          |                 |  |
| UL 1577           |                                                                                                                                                                                       |                                                                                                                                                                                                                    | ,                  |                 |  |
| V <sub>ISO</sub>  | Withstand isolation voltage                                                                                                                                                           | $V_{TEST} = V_{ISO} = 5700 V_{RMS}$ , t = 60 s. (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO} = 6840 V_{RMS}$ , t = 1 s (100% production)                                                                     | 5000               | $V_{RMS}$       |  |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.

Product Folder Links: UCC5304

Submit Documentation Feedback

<sup>(2)</sup> This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

<sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

<sup>(4)</sup> Apparent charge is electrical discharge caused by a partial discharge (pd).

<sup>(5)</sup> All pins on each side of the barrier tied together creating a two-pin device.



#### 6.7 Safety-Related Certifications

| VDE                                                      | UL                                                                   | CQC                                         |
|----------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------|
| Plan to certify according to DIN V VDE V 0884-11:2017-01 | Plan to be recognized under UL 1577<br>Component Recognition Program | Plan to certify according to GB 4943.1-2011 |

## 6.8 Safety-Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

|                |                                   |                                                                                 | •           | <u> </u> |     |       |      |
|----------------|-----------------------------------|---------------------------------------------------------------------------------|-------------|----------|-----|-------|------|
|                | PARAMETER                         | TEST CONDITIONS                                                                 | SIDE        | MIN      | TYP | MAX   | UNIT |
| I <sub>S</sub> | Safety output supply current      | $R_{0JA} = 108.5$ °C/W, $V_{VDD} = 12$ V, $T_{J} = 150$ °C, $T_{A} = 25$ °C See | DRIVER side |          |     | 96    | mA   |
|                |                                   | $R_{\theta JA} = 108.5$ °C/W, $V_{VCCI} = 5.5$ V, $T_{J} =$                     | INPUT side  |          |     | 0.015 |      |
| $P_S$          | Safety supply power               | 150°C, T <sub>A</sub> = 25°C                                                    | DRIVER side |          |     | 1.135 | W    |
|                |                                   | See                                                                             | TOTAL       |          |     | 1.150 |      |
| T <sub>S</sub> | Safety temperature <sup>(1)</sup> |                                                                                 |             |          |     | 150   | °C   |

(1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{0JA}$ , in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.



## 6.9 Electrical Characteristics

 $V_{VCCI} = 3.3 \text{ V or } 5.0 \text{ V}, \ 0.1 \text{-}\mu\text{F capacitor from VCCI to GND and 1uF capacitor from VDD to VSS}, \ V_{VDD} = 12 \text{ V}, \ 1 \text{-}\mu\text{F capacitor from VDD to VSS}, \ V_{A} = -40 \text{°C to } +125 \text{°C}, \ unless otherwise noted}^{(1)(2)}.$ 

|                       | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                  | MIN  | TYP   | MAX  | UNIT |
|-----------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| SUPPLY CURR           | RENTS                                              |                                                                                                                                                                                                  |      |       |      |      |
| I <sub>VCCI</sub>     | VCCI quiescent current                             | V <sub>IN</sub> = 0 V                                                                                                                                                                            |      | 1.5   | 2.0  | mA   |
| I <sub>VDD</sub>      | VDD quiescent current                              | V <sub>IN</sub> = 0 V,                                                                                                                                                                           |      | 1.0   | 1.8  | mA   |
| I <sub>VCCI</sub>     | VCCI operating current                             | (f = 500 kHz) operating current                                                                                                                                                                  |      | 2.5   |      | mA   |
| I <sub>VDD</sub>      | VDD operating current                              | (f = 500 kHz) operating current $C_{OUT}$ = 100 pF, $V_{VDD}$ = 12 V                                                                                                                             |      | 2.5   |      | mA   |
| VCC SUPPLY            | VOLTAGE UNDERVOLTAGE THRE                          | SHOLDS                                                                                                                                                                                           |      |       |      |      |
| V <sub>VCCI_ON</sub>  | UVLO Rising threshold                              |                                                                                                                                                                                                  | 2.55 | 2.7   | 2.85 | V    |
| V <sub>VCCI_OFF</sub> | UVLO Falling threshold                             |                                                                                                                                                                                                  | 2.35 | 2.5   | 2.65 | V    |
| V <sub>VCCI_HYS</sub> | UVLO Threshold hysteresis                          |                                                                                                                                                                                                  |      | 0.2   |      | V    |
|                       | VOLTAGE UNDERVOLTAGE THRE                          | SHOLDS                                                                                                                                                                                           |      |       | "    |      |
| $V_{VDD}$             | UVLO Rising threshold                              |                                                                                                                                                                                                  | 5.0  | 5.5   | 5.9  | V    |
| V <sub>VDD_OFF</sub>  | UVLO Falling threshold                             |                                                                                                                                                                                                  | 4.7  | 5.2   | 5.6  | V    |
| V <sub>VDD_HYS</sub>  | UVLO Threshold hysteresis                          |                                                                                                                                                                                                  |      | 0.3   |      | V    |
| IN                    |                                                    |                                                                                                                                                                                                  |      |       | 1    |      |
| V <sub>INH</sub>      | Input high threshold voltage                       |                                                                                                                                                                                                  | 1.6  | 1.8   | 2    | V    |
| V <sub>INL</sub>      | Input low threshold voltage                        |                                                                                                                                                                                                  | 0.8  | 1     | 1.25 | V    |
| V <sub>IN_HYS</sub>   | Input threshold hysteresis                         |                                                                                                                                                                                                  |      | 0.8   |      | V    |
| OUTPUT                |                                                    |                                                                                                                                                                                                  |      |       | "    |      |
| I <sub>O+</sub>       | Peak output source current                         | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement                                                                                                                  |      | 4     |      | Α    |
| I <sub>O-</sub>       | Peak output sink current                           | $C_{VDD}$ = 10 $\mu$ F, $C_{LOAD}$ = 0.18 $\mu$ F, f = 1 kHz, bench measurement                                                                                                                  |      | 6     |      | Α    |
| R <sub>OH</sub>       | Output resistance at high state                    | I <sub>OUT</sub> = -10 mA, R <sub>OHA</sub> , R <sub>OHB</sub> do not represent drive pull-up performance. See t <sub>RISE</sub> in Switching Characteristics and Output Stage for more details. |      | 5     |      | Ω    |
| R <sub>OL</sub>       | Output resistance at low state                     | I <sub>OUT</sub> = 10 mA                                                                                                                                                                         |      | 0.55  |      | Ω    |
| V <sub>OH</sub>       | Output voltage at high state                       | $V_{VDD} = 12 \text{ V}, I_{OUT} = -10 \text{ mA}$                                                                                                                                               |      | 11.95 |      | V    |
| V <sub>OL</sub>       | Output voltage at low state                        | V <sub>VDD</sub> = 12 V, I <sub>OUT</sub> = 10 mA                                                                                                                                                |      | 5.5   |      | mV   |
| V <sub>OAPD</sub>     | Driver output (V <sub>OUT</sub> ) active pull down | V <sub>VDD</sub> , I <sub>OUT</sub> = 200 mA                                                                                                                                                     |      | 1.75  | 2.1  | ٧    |

<sup>(1)</sup> Current direction in the testing conditions are defined to be positive into the pin and negative out of the specified terminal (unless otherwise noted).

<sup>(2)</sup> Parameters that has only typical values, are not production tested and guaranteed by design.



## 6.10 Switching Characteristics

 $V_{VCCI}$  = 3.3 V or 5.5 V, 0.1- $\mu$ F capacitor from VCCI to GND,  $V_{VDD}$  = 12 V, 1- $\mu$ F capacitor from VDD and VSS, load capacitance  $C_{OUT}$  = 0 pF,  $T_J$  = -40°C to +125°C, unless otherwise noted<sup>(1)</sup>.

|                       | PARAMETER                                                       | TEST CONDITIONS                                                                                                                  | CONDITIONS MIN TYP MAX |    | UNIT |       |  |
|-----------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------|----|------|-------|--|
| t <sub>RISE</sub>     | Output rise time, see Figure 17                                 | $C_{VDD}$ = 10 $\mu$ F, $C_{OUT}$ = 1.8 nF, $V_{VDD}$ = 12 V, f = 1 kHz                                                          |                        | 5  | 16   | ns    |  |
| t <sub>FALL</sub>     | Output fall time, see Figure 17                                 | $\begin{split} C_{VDD} &= 10~\mu\text{F},  C_{OUT} = 1.8~\text{nF} \;, \\ V_{VDD} &= 12~\text{V},  f = 1~\text{kHz} \end{split}$ |                        | 6  | 12   | ns    |  |
| t <sub>PWmin</sub>    | Minimum input pulse width that passes to output, see and        | Output does not change the state if input signal less than t <sub>PWmin</sub>                                                    |                        | 10 | 20   | ns    |  |
| t <sub>PDHL</sub>     | Propagation delay at falling edge, see                          | INx high threshold, V <sub>INH</sub> , to 10% of the output                                                                      |                        | 28 | 40   | ns    |  |
| t <sub>PDLH</sub>     | Propagation delay at rising edge, see                           | INx low threshold, V <sub>INL</sub> , to 90% of the output                                                                       |                        | 28 | 40   | ns    |  |
| t <sub>PWD</sub>      | Pulse width distortion in each channel, see                     | t <sub>PDLH</sub> - t <sub>PDHL</sub>                                                                                            |                        |    | 5.5  | ns    |  |
| t <sub>VCCI+ to</sub> | VCCI Power-up Delay Time: UVLO<br>Rise to OUT,<br>See Figure 18 | IN tied to VCCI                                                                                                                  |                        | 40 | 59   |       |  |
| t <sub>VDD+ to</sub>  | VDD Power-up Delay Time: UVLO<br>Rise to OUT<br>See Figure 19   | INtied to VCCI                                                                                                                   |                        | 22 | 35   | μs    |  |
| CM <sub>H</sub>       | High-level common-mode transient immunity (See )                | Slew rate of GND vs. VSS, IN is tied to GND or VCCI; V <sub>CM</sub> =1000 V;                                                    | 100                    |    |      | \//na |  |
| CM <sub>L</sub>       | Low-level common-mode transient immunity (See )                 | Slew rate of GND vs. VSS, IN is tied to GND or VCCI; V <sub>CM</sub> =1000 V;                                                    | 100                    |    |      | V/ns  |  |

<sup>(1)</sup> Parameters that has only typical values, are not production tested and guaranteed by design.

## TEXAS INSTRUMENTS

## 6.11 Typical Characteristics

VDD = 12 V, VCCI = 3.3 V or 5.0 V,  $T_A = 25$ °C,  $C_L = 0$ pF unless otherwise noted.



Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

VDD = 12 V, VCCI = 3.3 V or 5.0 V,  $T_A$  = 25°C,  $C_L$ =0pF unless otherwise noted.



Copyright © 2019–2020, Texas Instruments Incorporated

Submit Documentation Feedback



## **Typical Characteristics (continued)**

VDD = 12 V, VCCI = 3.3 V or 5.0 V,  $T_A$  = 25°C,  $C_L$ =0pF unless otherwise noted.



Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



#### 7 Parameter Measurement Information

#### 7.1 Rising and Falling Time

Figure 17 shows the criteria for measuring rising (t<sub>RISE</sub>) and falling (t<sub>FALL</sub>) times. For more information on how short rising and falling times are achieved see Output Stage



Figure 17. Rising and Falling Time Criteria

#### 7.2 Power-up UVLO Delay to OUTPUT

Before the driver is ready to deliver a proper output state, there is a power-up delay from the UVLO rising edge to output and it is defined as  $t_{VCCI+\ to\ OUT}$  for VCCI UVLO, which is 40 µs typically, and  $t_{VDD+\ to\ OUT}$  for VDD UVLO, which is 22 µs typically. It is recommended to allow proper delay margin after the driver VCCI and VDD bias supplies are ready before applying the PWM signal at the IN pin. Figure 18 and Figure 19 show the power-up UVLO delay timing diagram for VCCI and VDD.

If the IN pin is active before VCCI or VDD have crossed above their respective on thresholds, the output will not update until  $t_{VCCI+}$  to OUT or  $t_{VDD+}$  to OUT after VCCI or VDD crossing its UVLO rising threshold. However, when either VCCI or VDD receive a voltage less than their respective off thresholds, there is <1 $\mu$ s delay, depending on the voltage slew rate on the supply pins, before the outputs are held low. This asymmetric delay is designed to ensure safe operation during VCCI or VDD brownouts.



Figure 18. VCCI Power-up UVLO Delay

Figure 19. VDD Power-up UVLO Delay



## 8 Detailed Description

#### 8.1 Overview

In order to switch power transistors rapidly and reduce switching power losses, high-current gate drivers are often placed between the output of control devices and the gates of power transistors. There are several instances where controllers are not capable of delivering sufficient current to drive the gates of power transistors. This is especially the case with digital controllers, since the input signal from the digital controller is often a 3.3-V logic signal capable of only delivering a few mA.

The UCC5304 is a flexible gate driver that can be configured to fit a variety of power supply and motor drive topologies, as well as drive several types of transistors. UCC5304 has many features that allow it to integrate well with control circuitry and protect the gates it drives such as under voltage lock-out (UVLO) for both input and output voltages. The UCC5304 holds its output low when the input is left open or when the input pulse is not wide enough. The driver input pin is CMOS and TTL compatible for interfacing with digital and analog power controllers alike.

## 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 VDD, VCCI, and Under Voltage Lock Out (UVLO)

The UCC5304 has an internal under voltage lock out (UVLO) protection feature on the supply circuit blocks between the VDD and VSS pins. When the VDD bias voltage is lower than  $V_{VDD\_OF}$  at device start-up or lower than  $V_{VDD\_OFF}$  after start-up, the VDD UVLO feature holds the effected output low, regardless of the status of the IN pin.

When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs (Illustrated in Figure 20). In this condition, the upper PMOS is resistively held off by  $R_{\text{Hi-Z}}$  while the lower NMOS gate is tied to the driver output through  $R_{\text{CLAMP}}$ . In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, typically around 1.5V, when no bias power is available.



Figure 20. Simplified Representation of Active Pull Down Feature

The VDD UVLO protection has a hysteresis feature ( $V_{VDD\_HYS}$ ). This hysteresis prevents chatter when there is ground noise from the power supply. Also this allows the device to accept small drops in bias voltage, which is bound to happen when the device starts switching and operating current consumption increases suddenly.

The input side of the UCC5304 also has an internal under voltage lock out (UVLO) protection feature. The device isn't active unless the VCCI voltage exceeds  $V_{VCCI\_ON}$  on start up. The input signal will not be delivered when the VCCI suply is less than  $V_{VCCI\_OFF}$ . And, just like the UVLO for VDD, there is hystersis ( $V_{VCCI\_HYS}$ ) to ensure stable operation.

**Table 1. VCCI UVLO Feature Logic** 

| CONDITION                                              | INPUT | OUTPUT |  |
|--------------------------------------------------------|-------|--------|--|
|                                                        | IN    | OUT    |  |
| VCCI-GND < V <sub>VCCI_ON</sub> before device start up | Н     | L      |  |
| VCCI-GND < V <sub>VCCI_ON</sub> before device start up | L     | L      |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | Н     | L      |  |
| VCCI-GND < V <sub>VCCI_OFF</sub> after device start up | L     | L      |  |



#### Table 2. VDD UVLO Feature Logic

| CONDITION                                            | INPUT | OUTPUT |  |
|------------------------------------------------------|-------|--------|--|
|                                                      | IN    | OUT    |  |
| VDD-VSS < V <sub>VDD_ON</sub> before device start up | Н     | L      |  |
| VDD-VSS < V <sub>VDD_ON</sub> before device start up | L     | L      |  |
| VDD-VSS < V <sub>VDD_OFF</sub> after device start up | Н     | L      |  |
| VDD-VSS < V <sub>VDD OFF</sub> after device start up | L     | L      |  |

#### 8.3.2 Input Stage

The input pin of UCC5304 is based on a TTL and CMOS compatible input-threshold logic that is totally isolated from the VDD supply voltage. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V micro-controllers), since the UCC5304 has a typical high threshold ( $V_{INAH}$ ) of 1.8 V and a typical low threshold of 1 V, which vary little with temperature (see and ). A wide hysterisis ( $V_{INA_{LHYS}}$ ) of 0.8 V makes for good noise immunity and stable operation. If the input is ever left open, an internal pull-down resistor forces the pin low. This resistance is typically 200 k $\Omega$  (see Functional Block Diagram).

Since the input side of UCC5304 is isolated from the output drivers, the input signal amplitude can be larger or smaller than VDD, provided that it doesn't exceed the recommended limit. This allows greater flexibility when integrating with control signal sources, and allows the user to choose the most efficient VDD for their MOSFET/IGBT gate. That said, the amplitude of any signal applied to IN must not exceed VCCI.



#### 8.3.3 Output Stage

The UCC5304 output stage features a pull-up structure which delivers the highest peak-source current when it is most needed — during the Miller plateau region of the power-switch turn on transition (when the power switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional *Pull-Up* N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a boost in the peak-sourcing current, enabling fast turn on. This is accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. The on-resistance of this N-channel MOSFET ( $R_{\rm NMOS}$ ) is approximately 1.47  $\Omega$  when activated.

The R<sub>OH</sub> parameter is a DC measurement and it is representative of the on-resistance of the P-channel device only. This is because the *Pull-Up* N-channel device is held in the off state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore the effective resistance of the UCC5304 pull-up stage during this brief turn-on phase is much lower than what is represented by the R<sub>OH</sub> parameter.

The pull-down structure of the UCC5304 is comprised of an N-channel MOSFET. The  $R_{OL}$  parameter, which is also a DC measurement, is representative of the impedance of the pull-down state in the device. The output of the UCC5304 is capable of delivering 4-A peak source and 6-A peak sink current pulses. The output voltage swings between VDD and VSS provides rail-to-rail operation, thanks to the MOS-out stage which delivers very low drop-out.



Figure 21. Output Stage



#### 8.4 Device Functional Modes

Assume VCCI and VDD are powered up. See VDD, VCCI, and Under Voltage Lock Out (UVLO) for more information on UVLO operation modes. Table 3 lists the UCC5304's functional modes.

Table 3. INPUT/OUTPUT Logic Table

| IN   | OUT | NOTE                                                                                                                                                            |
|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L    | L   |                                                                                                                                                                 |
| Н    | Н   |                                                                                                                                                                 |
| OPEN | L   | It is recommended to pull IN to ground to achieve better noise immunity if the system has an operational mode that does not assert the input either HIGH or LOW |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The UCC5304 effectively combines both isolation and buffer-drive functions. The flexible, universal capability of the UCC5304 (with up to 5.5-V VCCI and 18-V VDD) allows the device to be used as a low-side or high-side gate driver for MOSFETs, IGBTs or GaN transistors. With integrated components, advanced protection features (UVLO and disable) and optimized switching performance; the UCC5304 enables designers to build smaller, more robust designs for enterprise, telecom, automotive, and industrial applications with a faster time to market.

## 9.2 Typical Application

The circuit in Figure 22 shows a reference design with two UCC5304 devices driving a typical half-bridge configuration which could be used in several popular power converter topologies such as synchronous buck, synchronous boost, half-bridge/full bridge isolated topologies, and 3-phase motor drive applications.



Figure 22. Typical Application Schematic



## **Typical Application (continued)**

#### 9.2.1 Design Requirements

Table 4 lists reference design parameters for an example application: UCC5304 driving a 650-V MOSFET.

Table 4. UCC5304 Design Requirements

| PARAMETER                             | VALUE        | UNITS |
|---------------------------------------|--------------|-------|
| Power transistor                      | IPP65R150CFD | -     |
| VCC                                   | 5.0          | V     |
| VDD                                   | 12           | V     |
| Input signal amplitude                | 3.3          | V     |
| Switching frequency (f <sub>s</sub> ) | 100          | kHz   |
| DC link voltage                       | 400          | V     |

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Designing IN pin Input Filter

It is recommended that users avoid shaping the signal to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input  $R_{IN}$ - $C_{IN}$  filter can be used to filter out the ringing introduced by non-ideal layout or long PCB traces.

Such a filter should use an  $R_{IN}$  in the range of 0  $\Omega$  to100  $\Omega$  and a  $C_{IN}$  between 10 pF and 100 pF. In the example, an  $R_{IN}$  = 51  $\Omega$  and a  $C_{IN}$  = 33 pF are selected, with a corner frequency of approximately 100 MHz.

When selecting these components, it is important to pay attention to the trade-off between good noise immunity and propagation delay.

#### 9.2.2.2 Estimating Junction Temperature

The junction temperature (T<sub>J</sub>) of the UCC5304 can be estimated with:

$$T_{J} = T_{C} + \Psi_{JT} \times P_{GD}$$

where

T<sub>C</sub> is the UCC5304 case-top temperature measured with a thermocouple or some other instrument, ψ<sub>JT</sub> is the junction-to-top characterization parameter from the Thermal Information table. Importantly, ψ<sub>JT</sub> is developed based on JEDEC standard PCB board and it is subject to change when the PCB board layout is different. For more information, please visit application report - semiconductor and IC package thermal metrics. (1)

Using the junction-to-top characterization parameter  $(\Psi_{JT})$  instead of the junction-to-case thermal resistance  $(R_{\Theta JC})$  can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted).  $R_{\Theta JC}$  can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heatsink is applied to an IC package. In all other cases, use of  $R_{\Theta JC}$  will inaccurately estimate the true junction temperature.  $\Psi_{JT}$  is experimentally derived by assuming that the amount of energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimates can be made accurately to within a few degrees Celsius. For more information, see the Layout Guidelines and Semiconductor and IC Package Thermal Metrics application report.

#### 9.2.2.3 Selecting VCCI and VDD Capacitors

Bypass capacitors for VCCI and VDD are essential for achieving reliable performance. It is recommended that one choose low ESR and low ESL surface-mount multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients and capacitance tolerances. Importantly, DC bias on an MLCC will impact the actual capacitance value. For example, a 25-V, 1- $\mu$ F X7R capacitor is measured to be only 500 nF when a DC bias of 15 V<sub>DC</sub> is applied.



#### 9.2.2.3.1 Selecting a VCCI Capacitor

A bypass capacitor connected to VCCI supports the transient current needed for the primary logic and the total current consumption, which is only a few mA. Therefore, a 25-V MLCC with over 100 nF is recommended for this application. If the bias power supply output is a relatively long distance from the VCCI pin, a tantalum or electrolytic capacitor, with a value over 1  $\mu$ F, should be placed in parallel with the MLCC.

## 9.2.2.3.2 Selecting a VDD Capacitor

A 50-V, 10- $\mu$ F MLCC and a 50-V, 220-nF MLCC are chosen for  $C_{VDD}$ . If the bias power supply output is a relatively long distance from the VDD pin, a tantalum or electrolytic capacitor with a value over 10  $\mu$ F, should be used in parallel with  $C_{VDD}$ .



## 10 Power Supply Recommendations

The recommended input supply voltage (VCCI) for UCC5304 is between 3 V and 5.5 V. The output bias supply voltage (VDD) range from 9.2V to 18V. The lower end of this bias supply range is governed by the internal under voltage lockout (UVLO) protection feature of each device. One mustn't let VDD or VCCI fall below their respective UVLO thresholds (For more information on UVLO see VDD, VCCI, and Under Voltage Lock Out (UVLO)). The upper end of the VDD range depends on the maximum gate voltage of the power device being driven by UCC5304. The UCC5304 has a recommended maximum VDD of 18 V.

A local bypass capacitor should be placed between the VDD and VSS pins. This capacitor should be positioned as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is further suggested that one place two such capacitors: one with a value of  $\approx 10$ - $\mu$ F for device biasing, and an additional  $\leq 100$ -nF capacitor in parallel for high frequency filtering..

Similarly, a bypass capacitor should also be placed between the VCCI and GND pins. Given the small amount of current drawn by the logic circuitry within the input side of UCC5304, this bypass capacitor has a minimum recommended value of 100 nF.



## 11 Layout

#### 11.1 Layout Guidelines

Consider these PCB layout guidelines for in order to achieve optimum performance for the UCC5304.

#### 11.1.1 Component Placement Considerations

- Low-ESR and low-ESL capacitors must be connected close to the device between the VCCI and GND pins and between the VDD and VSS pins to support high peak currents when turning on the external power transistor.
- To avoid large negative transients on the switch node VSS pin in a half-bridge application, the parasitic
  inductances between the source of the top transistor and the source of the bottom transistor must be
  minimized.

#### 11.1.2 Grounding Considerations

It is essential to confine the high peak currents that charge and discharge the transistor gates to a minimal
physical area. This will decrease the loop inductance and minimize noise on the gate terminals of the
transistors. The gate driver must be placed as close as possible to the transistors.

#### 11.1.3 High-Voltage Considerations

- To ensure isolation performance between the primary and secondary side, one should avoid placing any PCB traces or copper below the driver device. A PCB cutout is recommended in order to prevent contamination that may compromise the UCC5304 isolation performance.
- For half-bridge, or high-side/low-side configurations, one should try to increase the clearance distance of the PCB layout between the high and low-side PCB traces.

#### 11.1.4 Thermal Considerations

- A large amount of power may be dissipated by the UCC5304 if the driving voltage is high, the load is heavy, or the switching frequency is high (Refer to for more details). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction to board thermal impedance (θ,Β).
- Increasing the PCB copper connecting to VDD and VSS pins is recommended, with priority on maximizing the connection to VSS (See and ). However, high voltage PCB considerations mentioned above must be maintained.
- If there are multiple layers in the system, it is also recommended to connect the VDD and VSS pins to internal ground or power planes through multiple vias of adequate size. Ensure that no traces or coppers from different high-voltage planes overlap.

Copyright © 2019–2020, Texas Instruments Incorporated

Product Folder Links: *UCC5304* 



#### 11.2 Layout Example

Figure 23 shows a 2-layer PCB layout example.



Figure 23. Layout Example

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



**DWV0008A** 



## PACKAGE OUTLINE

## SOIC - 2.8 mm max height



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.





## **EXAMPLE BOARD LAYOUT**

## **DWV0008A**

SOIC - 2.8 mm max height



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





## **EXAMPLE STENCIL DESIGN**

## **DWV0008A**

SOIC - 2.8 mm max height



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  8. Board assembly site may have different recommendations for stencil design.



www.ti.com

com 18-Jul-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| UCC5304DWV            | Obsolete | Production    | SOIC (DWV)   8 | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | UCC5304      |
| UCC5304DWVR           | Active   | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | UCC5304      |
| UCC5304DWVR.A         | Active   | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | UCC5304      |
| UCC5304DWVR.B         | Active   | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 125   |              |
| UCC5304DWVRG4         | Active   | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | UCC5304      |
| UCC5304DWVRG4.A       | Active   | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | UCC5304      |
| UCC5304DWVRG4.B       | Active   | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 125   |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Jul-2025



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOIC



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated