# UCC33020-Q1 Ultra-Small, 1.0W, 5.0V, 3kV<sub>RMS</sub> Isolation, Automotive DC/DC Module #### 1 Features - 1.0W maximum output power - 3.0V to 5.5V input voltage operation range - 5.0V, 5.5V regulated selectable output voltage - 5.0V: 200mA available load current - 0.5% typical load regulation - 4mV/V typical line regulation - Robust isolation barrier: - Isolation rating: 3kV<sub>RMS</sub> - Surge capability: 6.5kV<sub>PK</sub> - Working voltage: 1159V<sub>PK</sub> - 200V/ns common mode transient immunity - Power dense isolated DC/DC module with integrated transformer technology - Adaptive spread spectrum modulation (SSM) - Meets CISPR-25 Class 5 emission - Strong magnetic fields immunity - Overload and short circuit protection - Thermal shutdown - Low inrush current soft-start - Enable pin with fault reporting mechanism - Planned Safety-Related Certifications: - DIN EN IEC 60747-17 (VDE 0884-17) - UL 1577 / CSA component recognition program - IEC 62368-1 and IEC 60601-1 certifications - AEC-Q100 qualified with the following results: - Device temperature Grade 1: –40°C to 125°C ambient operating temperature - **Functional Safety-Capable** - Documentation available to aid functional safety system design - VSON-12 (4.0mm × 5.00mm) package # 2 Applications - Battery-Management Systems (BMS) - HEV/EV OBC and DC/DC converter - Isolated bias for isolated voltage and current sensors - Isolated bias for digital isolators, - Isolated bias for isolated RS-485, RS-422 and **CAN** transceivers # 3 Description UCC33020-Q1 is an automotive qualified DC/DC power module with integrated transformer technology designed to provide 1.0W of isolated output power. It can support an input voltage operation range of 3.0V to 5.5V and regulate 5.0V output voltage with a selectable headroom of 5.5V. UCC33020-Q1 features a proprietary transformer architecture that achieves a 3kV<sub>RMS</sub> isolation rating, while simultaneously supporting low EMI and excellent load regulation. The UCC33020-Q1 integrates protection features for increased system robustness such as enable pin with fault reporting mechanism, short circuit protection and thermal shutdown. The UCC33020-Q1 comes in a miniaturized, lowprofile VSON (4.0mm × 5.00mm) package 1.00mm height and > 4.1mm clearance creepage. ### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | |-------------------------|------------------------|-----------------| | LLC:C:33020 <b>-</b> O1 | RAQ VSON-<br>FCRLF 12 | 4.0mm × 5.00mm | For all available packages, see Section 11. # **Table of Contents** | 1 Features | 1 | 7.2 Functional Block Diagram | 16 | |--------------------------------------|----------------|------------------------------------------------------|----| | 2 Applications | 1 | 7.3 Feature Description | 17 | | 3 Description | 1 | 7.4 Device Functional Modes | 23 | | 4 Device Comparison | | 8 Application and Implementation | 24 | | 5 Pin Configuration and Functions | | 8.1 Application Information | | | 6 Specifications | | 8.2 Typical Application | | | 6.1 Absolute Maximum Ratings | | 8.3 Power Supply Recommendations | | | 6.2 ESD Ratings | | 8.4 Layout | | | 6.3 Recommended Operating Conditions | <mark>5</mark> | 9 Device and Documentation Support | | | 6.4 Thermal Information | 6 | 9.1 Device Support | 28 | | 6.5 Power Ratings | 6 | 9.2 Documentation Support | | | 6.6 Insulation Specifications | 6 | 9.3 Receiving Notification of Documentation Updates. | 28 | | 6.7 Safety-Related Certifications | 8 | 9.4 Support Resources | | | 6.8 Safety Limiting Values | | 9.5 Trademarks | | | 6.9 Electrical Characteristics | 8 | 9.6 Electrostatic Discharge Caution | 28 | | 6.10 Typical Characteristics | 11 | 9.7 Glossary | | | 7 Detailed Description | | 10 Revision History | | | 7.1 Overview | | 11 Mechanical and Packaging Information | | | | | • • | | # **4 Device Comparison** # **Table 4-1. Device Comparison Table** | DEVICE NAME | V <sub>VIN</sub> RANGE | OUTPUT (VCC) | TYPICAL POWER | ISOLATION RATING | |-------------|------------------------|--------------|---------------|------------------| | UCC33420-Q1 | 4.5V to 5.5V | 5.0V / 5.5V | 1.5W | Basic | | UCC33420 | 4.5V to 5.5V | 5.0V / 5.5V | 1.5W | Basic | | UCC33020-Q1 | 3.0V to 5.5V | 5.0V / 5.5V | 1.0W | Basic | | UCC33410-Q1 | 4.5V to 5.5V | 3.3V / 3.7V | 1.0W | Basic | | UCC33410 | 4.5V to 5.5V | 3.3V / 3.7V | 1.0W | Basic | | UCC33421-Q1 | 4.5V to 5.5V | 5.0V / 5.5V | 1.5W | Reinforced | | UCC33411-Q1 | 4.5V to 5.5V | 3.3V / 3.7V | 1.0W | Reinforced | # **5 Pin Configuration and Functions** Figure 5-1. RAQ VSON-FCRLF 12-Pin Package (top view) **Table 5-1. Pin Functions** | PIN | | TYPE (1) | DESCRIPTION | | | |--------------|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NAME NO. | | | | | | EN/FLT 1 I/O | | I/O | Multi-function Enable input pin and fault output pin. Connect to microcontroller through an $18k\Omega$ or greater pull-up resistor. Enable input pin: Forcing EN low disables the device. Pull high to enable normal device functionality. Fault output pin: This pin is pulled low for $200\mu$ s to alert that power converter is shutdown due to fault conditions. | | | | VINP | 2 | Р | Primary side input supply voltage pin. 15nF ( $C_{IN1}$ ) and 10 $\mu$ F ( $C_{IN2}$ ) ceramic bypass capacitors placed close to device pins are required between VINP and GNDP pins. | | | | | 3 | | | | | | GNDP | 4 4 | | Power ground return connection for VINP. | | | | GNDF | 5<br>6 | G | Fower ground return connection for vivir. | | | | | | | | | | | SEL | 7 | I | VCC selection pin. VCC setpoint is 5.0V when SEL is connected to VCC, and 5.5V when SEL is shorted to GNDS. | | | | vcc | 8 | Р | Isolated supply output voltage pin. 15nF ( $C_{OUT1}$ ) and 22 $\mu$ F ( $C_{OUT2}$ ) ceramic bypass capacitors placed close to device pins are required between VCC and GNDS pins. | | | | | 9 | | | | | | GNDS | 10 | G | Down wround return connection for VCC | | | | פטאוט | 11 | 9 | Power ground return connection for VCC. | | | | | 12 | | | | | (1) P = Power, G = Ground, I = Input, O = Output # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | PIN | MIN | TYP MAX | UNIT | |---------------------------------------------------------------------------------------------------|------|---------|------| | VINP to GNDP | -0.3 | 6 | V | | EN/FLT to GNDP | -0.3 | 6 | V | | VCC to GNDS | -0.3 | 6 | V | | SEL to GNDS | -0.3 | 6 | V | | Total VCC output power at T <sub>A</sub> =25°C, VINP = 3.0V, VCC = 5.0V, P <sub>OUT_VCC_MAX</sub> | | 0.75 | W | | Total VCC output power at T <sub>A</sub> =25°C, VINP = 5.5V, VCC = 5.0V, P <sub>OUT_VCC_MAX</sub> | | 1.9 | W | | VCC maximum current sink capability | | 30 | mA | | Operating junction temperature range, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | VALUE | UNIT | |--------------------|----------------------------------------------------------|-------|------| | V | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Charged-device model (CDM), per AEC Q100-011 Section 7.2 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | PIN | | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------------------------------------------------------|-----|------|-----|------| | V <sub>VINP</sub> | Primary-side input voltage to GNDP | 3 | | 5.5 | V | | V <sub>EN/FLT</sub> | EN/FLT pin voltage to GNDP | 0 | | 5.5 | V | | V <sub>VCC</sub> | Secondary-side Isolated output voltage to GNDS | 0 | | 5.7 | V | | V <sub>SEL</sub> | SEL pin input voltage to GNDS | 0 | | 5.7 | V | | P <sub>VCC</sub> | VCC output power at VINP=5.0V±10%, VCC = 5.0V, T <sub>A</sub> =25°C - 85°C <sup>(1)</sup> | | 1 | | W | | P <sub>VCC</sub> | VCC output power at VINP=5.0V±10%, VCC = 5.0V, T <sub>A</sub> =105°C (1) | | 0.7 | | W | | P <sub>VCC</sub> | VCC output power at VINP=5.0V±10%, VCC = 5.0V, T <sub>A</sub> =125°C (1) | | 0.4 | | W | | P <sub>VCC</sub> | VCC output power at VINP=3.3V±10%, VCC = 5.0V, T <sub>A</sub> =25°C - 85°C (1) | | 0.5 | | W | | P <sub>VCC</sub> | VCC output power at VINP=3.3V±10%, VCC = 5.0V, T <sub>A</sub> =105°C <sup>(1)</sup> | | 0.35 | | W | | P <sub>VCC</sub> | VCC output power at VINP=3.3V±10%, VCC = 5.0V, T <sub>A</sub> =125°C (1) | | 0.2 | | W | | Static<br>CMTI | Static Common mode transient immunity rating (dV/dt rate across the isolation barrier) | | | 200 | V/ns | | Dynamic<br>CMTI | Dynamic Common mode transient immunity rating (dV/dt rate across the isolation barrier) | | | 200 | V/ns | | T <sub>A</sub> | Ambient temperature | -40 | | 125 | °C | | TJ | Junction temperature | -40 | | 150 | °C | <sup>(1)</sup> See the VCC Load Recommended Operating Area section for maximum rated values across temperature and VINP conditions for different VCC output voltage settings. ### **6.4 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | VSON-FCRLF<br>12 PINS | UNIT | |-----------------------|------------------------------------------------|-----------------------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 59.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 7.35 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 25.6 | °C/W | | $\Psi_{JA}$ | Junction-to-ambient characterization parameter | 58.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 9.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 26.8 | °C/W | <sup>(1)</sup> The thermal resistances (R) are based on JEDEC board, and the characterization parameters (Ψ) are based on the EVM described in the Layout section. For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Power Ratings $\underline{V_{VINP}} = 5.0 \text{V}, \ C_{IN1} = \underline{C_{OUT1}} = 15 \text{nF}, \ C_{IN2} = 10 \mu \text{F}, \ C_{OUT2} = 22 \mu \text{F} \ \text{SEL} \ \text{connected to VCC}, \ V_{EN/FLT} = 5.0 \text{V}, \ T_{A} = 25 ^{\circ} \text{C}.$ | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-----------------|-------------------------------------------------|---------------------------|-------|------| | P <sub>D</sub> | Power dissipation | I <sub>VCC</sub> = 200 mA | 900 | mW | | P <sub>DP</sub> | Power dissipation by driver side (primary) | I <sub>VCC</sub> = 200 mA | 300 | mW | | P <sub>DS</sub> | Power dissipation by rectifier side (secondary) | I <sub>VCC</sub> = 200 mA | 220 | mW | | P <sub>DT</sub> | Power dissipation by transformer | I <sub>VCC</sub> = 200 mA | 380 | mW | # 6.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-------------------------------------------|---------------------------------------------------------------------------|-------|------------------| | General | | | | | | CLR | External clearance (1) | Shortest terminal-to-terminal distance through air | > 4.1 | mm | | CPG | External creepage (1) | Shortest terminal-to-terminal distance across the package surface | > 4.1 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 50 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | Material group According to IEC 60664-1 | | I | | | | Overvoltage category | Rated mains voltage ≤ 300V <sub>RMS</sub> | 1-111 | | | | | Rated mains voltage ≤ 600V <sub>RMS</sub> | I-II | | | | | Rated mains voltage ≤ 1000V <sub>RMS</sub> | I-I | | | DIN EN II | EC60747-17 (VDE 0884-17) (2) | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1159 | V <sub>PK</sub> | | V <sub>IOWM</sub> | Maximum working isolation voltage | AC voltage (sine wave) Time dependent dielectric breakdown (TDDB) test | 820 | V <sub>RMS</sub> | | | | DC voltage | 1000 | V <sub>DC</sub> | | ., | Maximum transiant isolation valtage | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60s (qualification) | 4243 | V <sub>PK</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1s (100%) production | 5091 | V <sub>PK</sub> | | V <sub>IMP</sub> | Impulse Voltage (3) | Tested in air, 1.2/50µs waveform per IEC 62368-1 | 5000 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage (4) | Tested in oil (qualification test),<br>1.2/50µs waveform per IEC 62368-1. | 6500 | V <sub>PK</sub> | Product Folder Links: UCC33020-Q1 ## 6.6 Insulation Specifications (continued) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------| | | | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60s; $V_{pd(m)}$ = 1.2 × $V_{IORM}$ , $t_m$ = 10s | ≤ 5 | рС | | q <sub>pd</sub> | Apparent charge <sup>(5)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.3 \times V_{IORM}$ , $t_m = 10s$ | ≤ 5 | рС | | | | Method b1: At routine test (100% production), $V_{ini}$ = 1.2 x $V_{IOTM}$ , $t_{ini}$ = 1s; $V_{pd(m)}$ = 1.5 × $V_{IORM}$ , $t_m$ = 1s | ≤ 5 | рС | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 0.4 sin (2πft), f = 1MHz | < 3 | pF | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | Ω | | R <sub>IO</sub> | Isolation resistance, input to output (6) | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | Ω | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL 1577 | , | ' | 1 | | | V <sub>ISO</sub> | Withstand isolation voltage | Withstand isolation voltage $V_{TEST} = V_{ISO}$ , t = 60s (qualification) $V_{TEST} = 1.2 \times V_{ISO}$ , t=1s (100% production) | 3000 | $V_{RMS}$ | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications. - (2) This coupler is suitable for *basic electrical insulation* only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air to determine the surge immunity of the package. - (4) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier - (5) Apparent charge is electrical discharge caused by a partial discharge (pd). - (6) All pins on each side of the barrier tied together creating a two-terminal device ### 6.7 Safety-Related Certifications | VDE | UL | UL | UL | |----------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------|------------------------------------------| | Plan to certify according to DIN EN IEC 60747-17 (VDE 0884-17) | Plan to certify under UL 1577 / CSA Component Recognition program | Plan to certify according to IEC 62368-1 | Plan to certify according to IEC 60601-1 | | Certificate number: (planned) | Certificate number: (planned) | File number: (planned) | Certificate number: (planned) | ## 6.8 Safety Limiting Values Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to over-heat the die and damage the isolation barrier potentially leading to secondary system failures. | | PARAMETER | TEST CONDITIONS | MAX | UNIT | |----------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|------| | | Safety input, output or supply current | $R_{\theta JA} = 59.7$ °C/W, $V_{VINP} = 5.5$ V, $T_{J} = 150$ °C, $T_{A} = 25$ °C, $P_{OUT} = 1.9$ W | 726 | mA | | Is | Salety input, output of supply current | $R_{\theta JA}$ = 59.7°C/W, $V_{VINP}$ = 3.0V, $T_{J}$ = 150°C, $T_{A}$ = 25°C, $P_{OUT}$ = 0.75W | 948 | mA | | Ps | Safety power dissipation (input power - output power) | R <sub>0JA</sub> = 59.7 °C/W, T <sub>J</sub> = 150 °C, T <sub>A</sub> = 25 °C | 2.1 | W | | T <sub>S</sub> | Safety temperature | | 150 | °C | The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The Is and Ps parameters represent the safety current and safety power respectively. The maximum limits of Is and PS should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. ### 6.9 Electrical Characteristics Over operating temperature range (T<sub>J</sub> = $-40^{\circ}$ C to 150°C), V<sub>VINP</sub> = 5.0V, C<sub>IN1</sub> = C<sub>OUT1</sub> = 15nF, C<sub>IN2</sub> = $10\mu$ F, C<sub>OUT2</sub> = $22\mu$ F SEL connected to VCC, $V_{EN/FLT} = 5.0V$ unless otherwise noted. All typical values at $V_{VINP} = 5.0V$ , $T_A = 25$ °C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | |----------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------|-----|------|-----|------|--|--|--|--| | INPUT SUPPLY (Primary-side. All voltages with respect to GNDP) | | | | | | | | | | | | | VIND aviscoent current dischlad | EN/FLT=Low, VINP=3.3V, no load | | | 180 | uA | | | | | | I <sub>VINP_Q</sub> | VINP quiescent current,disabled | EN/FLT=Low, VINP=5.0V, no load | | | 180 | uA | | | | | | | VIND enerating current ne lead | EN/FLT=High; VINP=3.0V-5.5V;<br>VCC=5.0V no load | | 7 | 15 | mA | | | | | | I <sub>VINP_NL</sub> | VINP operating current, no load | EN/FLT=High; VINP=3.0V-5.5V;<br>VCC=5.5V no load | | 7 | 18 | mA | | | | | | | VINP operating current, full load | EN/FLT=High; VINP=5.0V; VCC=5.0V, I <sub>out</sub> =200mA, T <sub>A</sub> =25°C | 365 | 400 | 435 | mA | | | | | | I <sub>VINP_FL</sub> | | EN/FLT=High; VINP=3.3V; VCC=5.0V, I <sub>out</sub> =140mA, T <sub>A</sub> =25°C | 390 | 415 | 450 | mA | | | | | | I <sub>VINP_SC</sub> | DC current from VINP supply under short circuit on VCC | EN/FLT=High; VINP=5.0V;<br>VCC=0V, T <sub>A</sub> =25°C (1) | | 45 | | mA | | | | | | UVLOP C | OMPARATOR (Primary-side. All voltages | with respect to GNDP) | 1 | | 11. | | | | | | | V <sub>VINP_UV</sub><br>LO_R | VINP under-voltage lockout rising threshold | | | 2.8 | 2.9 | V | | | | | | V <sub>VINP_UV</sub><br>LO_F | VINP under-voltage lockout falling threshold | | 2.6 | 2.7 | | V | | | | | | V <sub>UVLO_H</sub> | VINP under-voltage lockout hysteresis | | | 0.1 | | V | | | | | | OVLO CO | MPARATOR (Primary-side. All voltages v | with respect to GNDP) | | | ' | | | | | | | V <sub>VINP_OV</sub><br>LO_R | VINP over-voltage lockout rising threshold | | | 5.77 | 5.9 | V | | | | | Submit Document Feedback Product Folder Links: UCC33020-Q1 The junction-to-air thermal resistance, $R_{\theta JA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\alpha JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_{VINP}$ , where $V_{VINP}$ is the maximum input voltage. # **6.9 Electrical Characteristics (continued)** Over operating temperature range (T<sub>J</sub> = $-40^{\circ}$ C to 150°C), $V_{VINP}$ = 5.0V, $C_{IN1}$ = $C_{OUT1}$ = 15nF, $C_{IN2}$ = $10\mu$ F, $C_{OUT2}$ = $22\mu$ F SEL connected to VCC, $V_{EN/FLT}$ = 5.0V unless otherwise noted. All typical values at $V_{VINP}$ =5.0V, $T_A$ = 25°C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------|----------------------------------------------------------------------|------|------|------|------| | V <sub>VINP_OV</sub><br>LO_F | VINP over-voltage lockout falling threshold | | 5.55 | 5.72 | | V | | V <sub>VINP_H</sub> | VINP over-voltage lockout hysteresis | | | 0.05 | | V | | Switching | g Charactarestics | | | | | | | f <sub>Sw</sub> | DC-DC Converter switching frequency | | | 64.5 | | MHz | | PRIMARY | SIDE THERMAL SHUTDOWN | | | | | | | TSD <sub>P_R</sub> | Primary-side over-temperature shutdown rising threshold | | 150 | 165 | | °C | | TSD <sub>P_F</sub> | Primary-side over-temperature shutdown falling threshold | | 130 | | | °C | | TSD <sub>P_H</sub> | Primary-side over-temperature shutdown hysteresis | | | 20 | | °C | | EN/FLT P | IN | | | | | | | V <sub>EN_R</sub> | Enable voltage rising threshold | EN/FLT = 0V to 5.0V | | | 2.1 | V | | V <sub>EN_F</sub> | Enable voltage falling threshold | EN/FLT = 5.0V to 0V | 0.8 | | | V | | I <sub>EN</sub> | Enable Pin Input Current | EN/FLT = 5.0V | | | 10 | uA | | V <sub>FLT</sub> | EN/FLT pin voltage when faults occur | With a minimum 18kΩ (10% tolerance) resistor connected to EN/FLT pin | | | 0.5 | V | | t <sub>Fault</sub> | EN/FLT pull down interval when faults occur | EN/FLT > 0.5V , Fault occur | | 200 | | us | | VCC OUT | PUT VOLTAGE (Secondary-side. All volt | ages with respect to GNDS) | | | J. | | | | Isolated supply regulated output voltage | VINP = 5.0V, SEL = VCC, I <sub>out</sub> = 0 - 200mA | 4.85 | 5 | 5.15 | V | | | | VINP = 3.3V, SEL = VCC, I <sub>out</sub> = 0 - 140mA | 4.85 | 5 | 5.15 | V | | V <sub>CC</sub> | | VINP = 5.0V, SEL = GNDS, I <sub>out</sub> = 0 - 180mA | 5.34 | 5.5 | 5.67 | V | | | | VINP = 3.3V, SEL = GNDS, I <sub>out</sub> = 0-100mA | 5.34 | 5.5 | 5.67 | V | | | Isolated supply regulated output voltage accuracy | VINP = 3.0V - 5.5V; VCC = 5.0V / 5.5V | -4 | | 4 | % | | | | VINP = 4.5V - 5.5V; VCC = 5.0V, I <sub>out</sub> = 200mA | | 4 | 12 | mV/V | | V | V <sub>cc</sub> DC line regulation | VINP = 4.5V - 5.5V; VCC = 5.5V, I <sub>out</sub> = 200mA | | 4 | 12 | mV/V | | $V_{CC\_Line}$ | V <sub>CC</sub> DO line regulation | VINP = 3.0V - 3.6V; VCC = 5.0V, I <sub>out</sub> = 50mA | | 4 | 12 | mV/V | | | | VINP = 3.0V - 3.6V; VCC = 5.5V, I <sub>out</sub> = 50mA | | 4 | 12 | mV/V | | | | VINP = 5.0V; VCC = 5.0V, I <sub>out</sub> = 0 - 200mA | | 0.5 | 0.7 | % | | V <sub>CC_Load</sub> | V <sub>cc</sub> DC load regulation | VINP = 5.0V; VCC = 5.5V, I <sub>out</sub> = 0 - 180mA | | 0.5 | 0.7 | % | | - | | VINP = 3.3V; VCC = 5.0V, I <sub>out</sub> = 0 - 100mA | | 0.2 | 0.4 | % | | | | VINP = 3.3V; VCC = 5.5V, I <sub>out</sub> = 0 - 90mA, | | 0.2 | 0.4 | % | # **6.9 Electrical Characteristics (continued)** Over operating temperature range (T<sub>J</sub> = $-40^{\circ}$ C to 150°C), $V_{VINP}$ = 5.0V, $C_{IN1}$ = $C_{OUT1}$ = 15nF, $C_{IN2}$ = $10\mu$ F, $C_{OUT2}$ = $22\mu$ F SEL connected to VCC, $V_{EN/FLT}$ = 5.0V unless otherwise noted. All typical values at $V_{VINP}$ =5.0V, $T_A$ = 25°C. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>CC_Rippl</sub> | Voltage ripple on isolated supply output | 20-MHz bandwidth, VINP = $5.0V$ , VCC = $5.0V$ ; $I_{out}$ = $100mA$ , $T_A$ = $25^{\circ}C$ (1) | | 50 | 75 | mV | | е | voltage rippie or isolated supply output | 20-MHz bandwidth, VINP = 3.3V , VCC = 5.0V; $I_{out}$ = 50mA, $T_A$ = 25°C $^{(1)}$ | | 50 | 75 | mV | | EFF | Efficiency P <sub>VCC</sub> to P <sub>VINP</sub> | VINP = 5.0V, VCC = 5.0V, $I_{out}$ = 200mA, $T_A$ = 25°C | | 52 | | % | | LIT | FINGERICA LACC IO LAIND | VINP = 3.3V, VCC = 5.0V, $I_{out}$ = 100mA, $T_A$ = 25°C | | 50 | | % | | V | VCC rise time from 10% - 90% | VINP = 5.0V, VCC = 5.0V, T <sub>A</sub> = 25°C,<br>I <sub>out</sub> = 70mA <sup>(1)</sup> | | 450 | 700 | us | | V <sub>CC_Rise</sub> | VCC rise time from 10% - 90% | VINP = 5.0V, VCC = 5.5V, T <sub>A</sub> = 25°C,<br>I <sub>out</sub> = 70mA <sup>(1)</sup> | | 450 | 700 | us | | VCC UVP | UNDER -VOLTAGE PROTECTION (Seco | ndary-side. All voltages with respect to G | NDS) | | | | | K <sub>VCC_UVP</sub> | VCC under-voltage protection threshold ratio | VCC = 5.0V, V <sub>UVP</sub> = VCC * 90% | | 90 | | % | | V <sub>UVP_H</sub> | VCC under-voltage protection hysteresis | VCC = 5.0V | 79 | 100 | 121 | mV | | V <sub>UVP_H</sub> | VCC under-voltage protection hysteresis | VCC = 5.5V | 87 | 110 | 133 | mV | | VCC OVP | OVER -VOLTAGE PROTECTION (Secon | dary-side. All voltages with respect to GN | IDS) | | | | | V <sub>VCC_OV</sub><br>P_R | VCC over-voltage protection rising threshold | VCC = 5.0V | | 5.45 | 5.5 | V | | V <sub>VCC_OV</sub><br>P_H | VCC over-voltage protection hysteresis | VCC = 5.0V | | 0.1 | | V | | V <sub>VCC_OV</sub><br>P_R | VCC over-voltage protection rising threshold | VCC = 5.5V | | 5.9 | 5.96 | V | | V <sub>VCC_OV</sub><br>P_H | VCC over-voltage protection hysteresis | VCC = 5.5V | | 0.12 | | V | | SECOND | ARY SIDE THERMAL SHUTDOWN | | | | | | | TSD <sub>S_R</sub> | Secondary-side over-temperature shutdown rising threshold | | 150 | 165 | | °C | | TSD <sub>S_F</sub> | Secondary-side over-temperature shutdown falling threshold | | 130 | | | °C | | TSD <sub>S_H</sub> | Secondary-side over-temperature shutdown hysteresis | | | 20 | | °C | | | I. | IL . | | | | | <sup>(1)</sup> Specified by design. Not production tested Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 6.10 Typical Characteristics # 7 Detailed Description #### 7.1 Overview The UCC33020-Q1 device integrates a high-efficiency, low-emissions isolated DC/DC converter. Requiring minimum passive components to form a completely functional DC/DC power module, the device can deliver a maximum power of 1.0W across a 3kV<sub>RMS</sub> basic isolation barrier over a wide range of operating temperatures in a low profile, high power density VSON - 12-pin package. The easy-to-use feature, low profile and high power density promotes this device for size limited, cost sensitive systems with a minimum design effort replacing bulky and expensive transformer based designs. The integrated DC/DC converter uses switched mode operation and proprietary circuit techniques to reduce power losses and boost efficiency across all loading conditions. Specialized control mechanisms, clocking schemes, and the use of an on-chip transformer provide high efficiency and low EMI emissions. The VINP supply is provided to the primary power controller that switches the power stage connected to the integrated transformer. Power is transferred to the secondary side, rectified, and regulated using a fast hysteretic burst mode control scheme that monitors VCC and ensures it is kept within the hysteresis band under normal and transient loading events while maintaining efficient operation across all loading conditions. The VCC is regulated to 5.0V or to 5.5V by SEL pin connection to have enough headroom for a post regulator LDO for tighter regulation or lower output ripple requirement applications. The device has an enable pin to turn the device on or off depending on the system requirement. Pulling enable pin low will reduce the quiescent current significantly if the system wants to operate in a low power consumption mode. The enable pin can also be used as a fault reporting pin, when connected to $18k\Omega$ , the pin will be pulled low for $200\mu$ s for any fault shutdown of the device. The device has a soft-start mechanism for a smooth and fast VCC ramp up with minimum input inrush current to avoid oversizing front-end power supplies powering the device's input. ## 7.2 Functional Block Diagram Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated 7.3 Feature Description ### 7.3.1 Enable and Disable Forcing EN/FLT pin low disables the device, which greatly reduces the VINP power consumption. Pull the EN/FLT pin high to enable normal device functionality. The EN/FLT pin has a weak internal pull-down resistor so it is not recommended to leave this pin floating in noisy systems. ### 7.3.2 Output Voltage Soft-Start The UCC33020-Q1 has soft-start mechanism that ensures a smooth and fast soft-start operation with minimum input inrush current. The output voltage Soft-Start diagram is shown in Figure 7-1. After VINP > $V_{VINP\_UVLO\_R}$ and EN/FLT is pulled high, the soft-start sequence starts with a primary duty cycle open loop control. The power stage operates with a fixed burst frequency with an incremental increasing duty cycle starting at 6.5%. The rate of change of the duty cycle is pre-programmed in the part to reduce the input inrush current while building the output voltage VCC. The primary side limits the maximum duty cycle to 62.5% during this phase till the secondary side VCC voltage passes $V_{VCC\_UVLO} = 2.7V$ threshold before releasing this duty cycle limit. This limit will ensure minimum input current in case the device starts on a short circuit and the VCC is not building up. The soft-start time will vary depending on the output capacitors, input voltage and loading conditions. The UCC33020-Q1 has a soft-start timeout feature by which the VCC output voltage state is monitored during soft-start. In certain conditions, the VCC might not reach steady-state regulation threshold due to short circuit on the output voltage as shown in Figure 7-2, heavy loading conditions above recommended operating conditions or higher output capacitor values as shown in Figure 7-3. In these conditions, if the soft-start timeout duration of 16ms expires without the VCC reaching steady-state regulation, the part will shutdown and EN/FLT pin will be pulled low for 200µs to report the fault condition. An auto-restart timer will start afterwards, the part will attempt to restart after that timer expires. More details regarding fault reporting and auto-restart can be found in Fault Reporting and Auto-Restart. If the same conditions continue to exist the same cycle will repeat again as shown in Figure 7-2 and Figure 7-3 below. Figure 7-1. Output Voltage Soft-Start Diagram Figure 7-2. Soft-Start Under Short-Circuit Output Diagram Figure 7-3. Soft-Start Under High Load or High Output Capacitor Conditions Diagram ### 7.3.3 Output Voltage Steady-State Regulation The UCC33020-Q1 uses hysteretic control to regulate the output voltage between upper and lower bands as shown in Figure 7-4. The regulation block on the secondary side senses the regulated output voltage and sends a feedback signal to the primary side through the inductive communication channel to turn the primary power stage On or Off to maintain the regulated output whithin the hysteresis bands. During steady-state regulation, the burst frequency will change according to the output capacitors and loading conditions. The burst frequency will be highest at higher loading conditions and lowest at light loading conditions by which light load efficiency improvments can be achieved. The Burst-On duration (t<sub>ON</sub>) will increase with heavy loading conditions or higher output capacitor. The UCC33020-Q1 will enter an overpower protection mode if the Burst-on duration exceeds t<sub>ON-MAX</sub> typical value of 13µs as shown in Figure 7-5. In this condition, as the VCC hasn't reached the upper hysteresis threshold, the device will turn-on the power stage again after minimum Burst-off duration of toff-MIN typical value of 1.5µs. This will repeat as the heavy load condition remains resulting in higher peak-to-peak VCC steady state ripple or lower VCC regulation voltage. The UCC3302x CALC can help the system designer appropriately select the output capacitor for the targeted maximum load and input voltage range conditions to avoid triggering this condition. The UCC33020-Q1 can program the VCC\_REG voltage accoring to the SEL pin connection. The SEL pin voltage is monitored during soft-start sequence when VCC < V<sub>VCC UVLO</sub> threshold. The output voltage is then programmed to 5.0V with SEL = VCC or to 5.5V with SEL = GNDS. Note that after this initial monitoring, the SEL pin no longer affects the VCC output level. In order to change the output mode selection, either the EN/FLT pin must be toggled or the VINP power supply must be cycled off and back on. Figure 7-4. Output Voltage Hysteresis Mode Control Figure 7-5. Overpower Protection Condition #### 7.3.4 Protection Features The UCC33020-Q1 is equipped with full feature of protection functions including input under-voltage lockout, input over-voltage lockout, output under-voltage protection and over-temperature protection. In addition, the device has a fault reporting mechanism that can be utilized on the system level to report faulty conditions of the device that caused a shutdown. Under certain faulty conditions the device will shutdown and attempt an auto-restart after defined duration. #### 7.3.4.1 Input Under-Voltage and Over-Voltage Lockout The UCC33020-Q1 can operate at input voltage range from 3.0V to 5.5V. If the VINP < $V_{VINP\_UVLO\_F}$ or VINP > $V_{VINP\_OVLO\_R}$ conditions occured, the converter will stop switching and part will shutdown. Once the VINP gets back in normal operation range , VINP > $V_{VINP\_UVLO\_R}$ or VINP < $V_{VINP\_OVLO\_F}$ . The part will resume switching immediately without waiting for the auto-restart timer. # 7.3.4.2 Output Under-Voltage Protection The UCC33020-Q1 has under voltage protection feature to protect the part when overload condition occurs. If an overload or a short circuit occurs at VCC such that VCC < 0.9 ×VCC condition occurs, the converter will go into the duty cycle limit mode as in the soft-start operation then will shutdown after a certain deglitch time. The deglitch time is added to accommodate for any instantaneous overloading or short circuit conditions that might be removed quickly and normal operation can resume. Once the part shuts down, the part will attempt an auto-restart after 160ms. If the fault condition remains, the part will shutdown again and attempt another auto-restart. #### 7.3.4.3 Output Over-Voltage Protection The UCC33020-Q1 has over voltage protection feature to protect the load against over-voltage conditions during severe transient events causing large overshoots on the output voltage. If the VCC voltage rise above $V_{VCC\_OVP\_R}$ threshold, an OV\_CLAMP circuit will ensure the output voltage remains within absolute maximum operating conditions. The converter will go into the duty cycle limit mode as in the soft-start operation then will shutdown after a certain deglitch time. Once the part shuts down, the part will attempt an auto-restart after 160ms. If the fault condition remains, the part will shutdown again and attempt another auto-restart. #### 7.3.4.4 Over-Temperature Protection The UCC33020-Q1 integrates the primary-side, secondary-side power stages, as well as the isolation transformer. The power loss caused by the power conversion causes the module temperature higher than the ambient temperature. To ensure the safe operation of the power module, the device is equipped with over-temperature protection. Both the primary-side power stage, and the secondary-side power stage temperatures are sensed and compared with the over-temperature protection threshold. If the primary-side power stage temperature becomes higher $TSD_{P_R}$ , or the secondary-side power stage temperature becomes higher than $TSD_{S_R}$ , the module enters over-temperature protection mode. The module stops switching after a defined deglitch time, report the fault and attempt an auto-restart after 160ms. # 7.3.4.5 Fault Reporting and Auto-Restart The UCC33020-Q1 has a fault reporting mechanism that can alert a system level MCU or monitoring circuitry of faulty conditions on the device that resulted in a shutdown. If an input over-voltage, over-temperature or output under-voltage protection faults occur. The primary-side controller and fault monitoring system will enable a current source that will sink $I_{Fault}$ current for $t_{Fault}$ duration. If a resistor >18k $\Omega$ is connected between the MCU and the EN/FLT pin, the $V_{FLT}$ will be pulled low for the same $t_{Fault}$ duration whenever one of the abovementioned faults occur that resulted in a shutdown of the device as shown in Figure 7-6. If the fault reporting mechanism is not required on the system, the EN/FLT pin can be connected directly to the enable source voltage without the $18k\Omega$ resistor. The device has an auto-restart feature that occurs after the device is shutdown when output under-voltage or over-temperature faults occur. After the t<sub>Fault</sub> time expires, a 160ms timer will start and the part will attempt a new soft-start sequence as shown in Figure 7-7. If the fault has been removed, the VCC will soft-start to regulation successfully. If the fault remains, the part will shutdown again and report the fault. The device can continuously operate safely in hiccup mode as long as the fault occurs. Figure 7-6. Fault Reporting Mechanism Figure 7-7. Auto-Restart Operation ### 7.3.5 VCC Load Recommended Operating Area Figure 7-8 depicts the device VCC regulation behavior across the output load range, including when the output is overloaded. For proper device operation, ensure that the device VCC output load does not exceed the maximum output current I<sub>OUT\_MAX</sub>. If the UCC33020-Q1 is loaded beyond the recommended operating area, the VCC will drop and once it goes below the VCC\_UVP threshold, the part enters a power limiting mode to avoid stressing the device till power stage stop switching and shutdown. Figure 7-8. VCC Load Recommended Operating Area Description #### 7.3.6 Electromagnetic Compatibility (EMC) Considerations UCC33020-Q1 devices use adaptive spread spectrum modulation (SSM) algorithm for the internal oscillator to reduce the noise emmissions from the device. The adaptive SSM algorithm ensures a full switching frequency span between two bands during each burst cycle regardless of the loading conditions to ensure similar impact of SSM at different loading conditions. In addition, the UCC33020-Q1 uses advanced internal layout scheme to minimize radiated emissions at the system level. Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x , CISPR-32 and CISPR-25. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the device incorporates many chip-level design improvements for overall system robustness. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # 7.4 Device Functional Modes Table 7-1 lists the supply functional modes for this device. **Table 7-1. Device Functional Modes** | INP | UTS | ISOLATED SUPPLY OUTPUT VOLTAGE (VCC) SETPOINT | | | | | |---------------------|---------------------|-----------------------------------------------|--|--|--|--| | EN/FLT | SEL | ISOLATED SOFFET COTFOT VOLTAGE (VCC) SETFOINT | | | | | | HIGH | Shorted to VCC | 5.0V | | | | | | HIGH | Shorted to GNDS | 5.5V | | | | | | Low | x | 0V | | | | | | OPEN <sup>(1)</sup> | OPEN <sup>(1)</sup> | UNSUPPORTED | | | | | <sup>(1)</sup> The SEL and EN/FLT pins has an internal weak pull-down resistance to ground, but leaving this pin open is not recommended. # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 8.1 Application Information The UCC33020-Q1 device is suitable for applications that have limited board space and desire more integration. This device is also suitable for very high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive. ## 8.2 Typical Application Typical Application shows the schematic for the UCC33020-Q1 device supplying an isolated load. Figure 8-1. Typical Application ## 8.2.1 Design Requirements To design using UCC33020-Q1, a few simple design considerations must be evaluated. Table 8-1 shows some recommended values for a typical application. See Section 8.3 and Section 8.4 sections to review other key design considerations for the UCC33020-Q1. **Table 8-1. Design Parameters** | PARAMETER | RECOMMENDED VALUE | | | | |-----------------------------------------------------|-----------------------|--|--|--| | Input supply voltage, VINP | 3.0V to 5.5V | | | | | First Decoupling capacitance between VINP and GNDP | 15nF, 50V, ± 10%, X7R | | | | | Second Decoupling capacitance between VINP and GNDP | 10μF, 10V, X7R | | | | | First Decoupling capacitance between VCC and GNDS | 15nF, 50V, ± 10%, X7R | | | | | Second Decoupling capacitance between VCC and GNDS | 22μF, 10V, X7R | | | | | EN/FLT pin resistor for fault reporting | 18kΩ | | | | Product Folder Links: UCC33020-Q1 ### 8.2.2 Detailed Design Procedure The UCC33020-Q1 design procedure is very simple, the device requires two decoupling capacitors connected between VINP and GNDP pins for the input supply, and two decoupling capacitors for the isolated output supply placed between VCC and GNDS pins to form a completely functinoal DC/DC converter. A low ESR, ESL ceramic capacitors are recommended to be connected close to the device pins. It should be noted that the effective burst frequency would be impacted by the selected VCC output capacitor # 8.3 Power Supply Recommendations The recommended input supply voltage (VINP) for the UCC33020-Q1 is between 3.0V and 5.5V. To help ensure reliable operation, adequate decoupling capacitors must be located as close to supply pins as possible. Place local bypass capacitors between the VINP and GNDP pins at the input, and between VCC and GNDS at the isolated output supply. The input supply must have an appropriate current rating to support output load required by the end application. ### 8.4 Layout ### 8.4.1 Layout Guidelines The UCC33020-Q1 integrated isolated power solution simplifies system design and reduces board area usage. Proper PCB layout is important in order to achieve optimum performance. Here is a list of recommendations: - Place decoupling capacitors as close as possible to the device pins. For the input supply, place 0402 and 0805 ceramic capacitor between pin 2 (VINP) and pins 3, 4, 5 and 6 (GNDP). For the isolated output supply, place 0402 and 0805 ceramaic capacitor between pin 8 (VCC) and pins 9, 10, 11 and 12 (GNDS). This location is of particular importance to the input decoupling capacitor, because this capacitor supplies the transient current associated with the fast switching waveforms of the power drive circuits. - Because the device does not have a thermal pad for heat-sinking, the device dissipates heat through the respective GND pins. Ensure that enough copper (preferably a connection to the ground plane) is present on all GNDP and GNDS pins for best heat-sinking. Placing vias close to the device pins and away from the high frequency path between the ceramic capacitors and the device pins is essential for better thermal performance. - If space and layer count allow, it is also recommended to connect the VINP, GNDP, VCC and GNDS pins to internal ground or power planes through multiple vias of adequate size. Alternatively, make traces for these nets as wide as possible to minimize losses. - Pay close attention to the spacing between primary ground plane (GNDP) and secondary ground plane (GNDS) on the PCB outer layers. The effective creepage and or clearance of the system reduces if the two ground planes have a lower spacing than that of the device package. - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the UCC33020-Q1 device on the outer copper layers. # 8.4.2 Layout Example Figure 8-2. Layout Example Figure 8-3. UCC33020-Q1 Thermal Image: VINP = 5.0V, VCC = 5.0V, $P_{Out}$ =1.0W # 9 Device and Documentation Support # 9.1 Device Support # 9.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: - Texas Instruments, UCC33420EVM-080 Evaluation Module for Automotive and Industrial Applications User's Guide - Texas Instruments, UCC3302x (-Q1) Simplis Model - Texas Instruments, UCC3302x (-Q1) Soft-start rise time and burst-on duration calculator - Texas Instruments, Isolation Glossary ### 9.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.7 Glossary TI Glossary 28 This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History | DATE | REVISION | NOTES | | | |---------------|----------|-----------------|--|--| | December 2024 | 0 | Initial Release | | | Product Folder Links: UCC33020-Q1 # 11 Mechanical and Packaging Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|------------------------|------------------| | | | | | | | (4) | (5) | | | | UCC33020QRAQRQ1 | Active | Production | VSON-FCRLF<br>(RAQ) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 125 | U33020Q | | UCC33020QRAQRQ1.A | Active | Production | VSON-FCRLF<br>(RAQ) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | See<br>UCC33020QRAQRQ1 | U33020Q | | UCC33020QRAQRQ1.B | Active | Production | VSON-FCRLF<br>(RAQ) 12 | 3000 LARGE T&R | - | Call TI | Call TI | See<br>UCC33020QRAQRQ1 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2025 #### OTHER QUALIFIED VERSIONS OF UCC33020-Q1: NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Dec-2024 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC33020QRAQRQ1 | VSON-<br>FCRLF | RAQ | 12 | 3000 | 330.0 | 12.4 | 4.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q2 | # PACKAGE MATERIALS INFORMATION www.ti.com 29-Dec-2024 ### \*All dimensions are nominal | Ì | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|---------------------|------------|-----------------|------|------|-------------|------------|-------------|--| | ı | UCC33020QRAQRQ1 | VSON-FCRLF | RAQ | 12 | 3000 | 350.0 | 350.0 | 43.0 | | 5 x 4, 0.65 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # VSON-FCRLF - 1.05 mm max height PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated