TUSB2E22 SNLS648C - FEBRUARY 2019 - REVISED AUGUST 2024 ## TUSB2E22 eUSB2-USB 2.0 Dual Repeater #### 1 Features - Compliance to USB 2.0 and eUSB2 (rev 1.1) - Support for low-speed (LS), full-speed (FS), highspeed (HS) - Dual repeater with 2:2 crossbar mux - Host and device mode (DRD) support - Four eUSB2 compensation settings to meet different system requirements - eUSB2 LS/FS signaling meets 1.2V option of the eUSB2 interface ## 2 Applications - Communications equipment - Enterprise systems - Notebooks and desktops - Industrial - **Tablets** - Portable electronics ## 3 Description TUSB2E22 enables implementation of USB 2.0 compliance port on newer processors using lower voltage processes. TUSB2E22 is a USB-compliant eUSB2-USB 2.0 repeater supporting both device and host modes. TUSB2E22 supports USB low-speed (LS) and fullspeed (FS) signals and high-speed (HS) signals. TUSB2E22 is designed to interface with eUSB2 eDSPr or eUSPr operating at 1.2V single-ended signaling. TUSB2E22 has four levels of compensation settings through the EQ0 and EQ1 pins. These settings can be used to optimize compensation for different eUSB2 channel loss profiles. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | | |-------------|------------------------|-----------------------------|--|--| | TUSB2E22 | YCG (DSBGA, 25) | 2mm × 2mm | | | | | RZA (VQFN, 20) | 3.5mm × 3.5mm | | | - For all available packages, see the orderable addendum at the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. #### **Simplified Schematic** TUSB2E22 ## **Table of Contents** | 1 Features | 1 | 7.4 Device Functional Modes | 13 | |--------------------------------------|----|-----------------------------------------------------|------| | 2 Applications | 1 | 8 Applications and Implementation | . 14 | | 3 Description | | 8.1 Application Information | . 14 | | 4 Pin Configuration and Functions | 3 | 8.2 Typical Dual Port System Implementation | . 14 | | 5 Specifications | 6 | 8.3 Power Supply Recommendations | 15 | | 5.1 Absolute Maximum Ratings | | 8.4 Layout | . 16 | | 5.2 ESD Ratings | 6 | 9 Device and Documentation Support | 19 | | 5.3 Recommended Operating Conditions | | 9.1 Documentation Support | . 19 | | 5.4 Thermal Information | 7 | 9.2 Receiving Notification of Documentation Updates | 19 | | 5.5 Electrical Characteristics | 7 | 9.3 Support Resources | . 19 | | 5.6 Switching Characteristics | 9 | 9.4 Trademarks | | | 5.7 Timing Requirements | 10 | 9.5 Electrostatic Discharge Caution | 19 | | 6 Parametric Measurement Information | 11 | 9.6 Glossary | 19 | | 7 Detailed Description | 12 | 10 Revision History | . 19 | | 7.1 Overview | 12 | 11 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram | 12 | Information | . 20 | | 7.3 Feature Description | 13 | | | ## 4 Pin Configuration and Functions Figure 4-1. YCG Package, 25-Pin DSBGA (Top View) | Legend | | | | | | |-------------------|-------|--------------------|----------------|--|--| | 3.3 V Rails | 1.8 V | eUSB2 Data Signals | | | | | USB2 Data Signals | | GPIO Digital II | nput or Output | | | **Table 4-1. Pin Functions** | P | IN | TYPE | RESET | ASSOCIATED | DESCRIPTION | | |-----------------------|--------|-------------------|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | | STATE | ESD SUPPLY | DESCRIPTION | | | B2, D2 | VDD3V3 | PWR | N/A | N/A | 3.3 V Supply Voltage | | | C3, B4, D4 | VDD1V8 | PWR | N/A | N/A | 1.8 V Analog Supply Voltage | | | C1, C4, B3,<br>D3, C5 | VSS | GND | N/A | N/A | GND | | | E4 | RESETB | Digital Input | N/A | VDD1V8 | Active Low Reset. Upon deassertion of RESETB both repeaters will be enabled and be in eUSB2 default mode awaiting configuration from eDSPr or eUSPr. | | | C2 | CROSS | Digital Input | N/A | VDD3V3 | Indicates mux orientation. Used to specify orientation of internal Crossbar switch CROSS = Low: eUSB0 «-» USBA and eUSB1 «-» USBB CROSS = High: eUSB0 «-» USBB and eUSB1«-» USBA Sampled at deassertion of RESETB | | | A2 | RSVD1 | Digital I/O | Hi-Z | VDD3V3 | Reserved pins connect 1 kΩ pull up to 1.8 V | | | A3 | RSVD2 | Digital I/O | Hi-Z | VDD3V3 | Reserved pins connect 1 kΩ pull up to 1.8 V | | | A4 | RSVD3 | Digital<br>Output | Hi-Z | VDD3V3 | Reserved pin leave it unconnected | | | E2 | EQ0 | Digital I/O | Hi-Z (input) | VDD3V3 | Compensation Level 0: EQ1=low EQ0= low | | | E3 | EQ1 | Digital I/O | Hi-Z (input) | VDD3V3 | Compensation Level 1: EQ1=low EQ0=high Compensation Level 2: EQ1=high EQ0=low Compensation Level 3: EQ1=high EQ0=high Pins are sampled at RESETB deassertion | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### **Table 4-1. Pin Functions (continued)** | P | PIN | | RESET ASS | ASSOCIATED | DESCRIPTION | |-----|------|------------|-----------|------------|---------------------| | NO. | NAME | TYPE | STATE | ESD SUPPLY | DESCRIPTION | | A1 | eDP0 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 0 D+ pin | | B1 | eDN0 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 0 D- pin | | D1 | eDN1 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 1 D- pin | | E1 | eDP1 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 1 D+ pin | | A5 | DPA | Analog I/O | Hi-Z | VDD3V3 | USB port A D+ pin | | B5 | DNA | Analog I/O | Hi-Z | VDD3V3 | USB port A D- pin | | D5 | DNB | Analog I/O | Hi-Z | VDD3V3 | USB port B D- pin | | E5 | DPB | Analog I/O | Hi-Z | VDD3V3 | USB port B D+ pin | Figure 4-2. 0.5-mm Pitch RZA Package, 20-Pin VQFN (Top View) #### **Table 4-2. Pin Functions** | PIN | | TYPE <sup>(1)</sup> | RESET | ASSOCIATED | DESCRIPTION | |--------|------------------------------------------------------------|---------------------|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I I I FE(*) | STATE | ESD SUPPLY | DESCRIPTION | | VDD3V3 | 15 | PWR | N/A | N/A | 3.3 V supply voltage | | VDD1V8 | 3, 11 | PWR | N/A | N/A | 1.8 V analog supply voltage | | GND | 8, 18, Thermal Pad<br>(21), Corner Anchors<br>(A, B, C, D) | GND | N/A | N/A | GND | | RESETB | 5 | Digital Input | N/A | VDD1V8 | Active Low Reset. Upon deassertion of RESETB both repeaters will be enabled and be in eUSB2 default mode awaiting configuration from eDSPr or eUSPr. | | CROSS | 1 | Digital Input | N/A | VDD3V3 | Indicates mux orientation. Used to specify orientation of internal Crossbar switch CROSS = Low: eUSB0 «—» USBA and eUSB1 «—» USBB CROSS = High: eUSB0 «—» USBB and eUSB1«—» USBA Sampled at deassertion of RESETB | | RSVD1 | 14 | Digital I/O | Hi-Z | VDD3V3 | Reserved pins connect 1 kΩ pull up to 1.8 V | | RSVD2 | 13 | Digital I/O | Hi-Z | VDD3V3 | Reserved pins connect 1 kΩ pull up to 1.8 V | | RSVD3 | 12 | Digital<br>Output | Hi-Z | VDD3V3 | Reserved pin leave it unconnected | | EQ0 | 2 | Digital I/O | Hi-Z (input) | VDD3V3 | Compensation Level 0: EQ1=low EQ0= low | | EQ1 | 4 | Digital I/O | Hi-Z (input) | VDD3V3 | Compensation Level 1: EQ1=low EQ0=high Compensation Level 2: EQ1=high EQ0=low Compensation Level 3: EQ1=high EQ0=high Pins are sampled at RESETB deassertion | | eDP0 | 16 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 0 D+ pin | ## **Table 4-2. Pin Functions (continued)** | | PIN | - TYPE <sup>(1)</sup> | RESET | ASSOCIATED | DESCRIPTION | | | | | |------|-----|-----------------------|-------|------------|---------------------|--|--|--|--| | NAME | NO. | ITPE | STATE | ESD SUPPLY | DESCRIPTION | | | | | | eDN0 | 17 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 0 D- pin | | | | | | eDN1 | 19 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 1 D- pin | | | | | | eDP1 | 20 | Analog I/O | Hi-Z | VDD1V8 | eUSB2 port 1 D+ pin | | | | | | DPA | 10 | Analog I/O | Hi-Z | VDD3V3 | USB port A D+ pin | | | | | | DNA | 9 | Analog I/O | Hi-Z | VDD3V3 | USB port A D- pin | | | | | | DNB | 7 | Analog I/O | Hi-Z | VDD3V3 | USB port B D- pin | | | | | | DPB | 6 | Analog I/O | Hi-Z | VDD3V3 | USB port B D+ pin | | | | | <sup>(1)</sup> PWR = power, GND = ground, I = input, O = output ### **5 Specifications** ## **5.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------|---------------------------------------------------------------------------------------------|------|------|------| | Supply voltage range | V <sub>DD3V3</sub> | -0.3 | 4.32 | V | | Analog Supply voltage range | V <sub>DD1V8</sub> | -0.3 | 2.1 | V | | Voltage range | DPA, DNA, DPB, DNB , 1000 total number of short events and cumulative duration of 1000 hrs. | -0.3 | 6 | V | | Voltage range | eDP0, eDN0, eDP1, eDN1 | -0.3 | 1.6 | V | | Voltage range | CROSS, RESETB, RSVD1, RSVD2, RSVD3, EQ1, EQ0 | -0.3 | 2.1 | V | | Junction temperature | $T_{J(max)}$ | | 125 | °C | | Storage temperature | T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±1500 | \/ | | | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |--------------------|--------------------------------------------|------|-----|------|------| | V <sub>DD3V3</sub> | Supply voltage (VDD3V3) | 3.0 | 3.3 | 3.6 | V | | V <sub>DD1V8</sub> | Analog Supply voltage (VDD1V8) | 1.62 | 1.8 | 1.98 | V | | T <sub>A</sub> | Operating free-air temperature | -20 | | 85 | °C | | TJ | Junction temperature | -20 | | 105 | °C | | T <sub>CASE</sub> | Case temperature | -20 | | 105 | °C | | T <sub>PCB</sub> | PCB temperature (1mm away from the device) | -20 | | 92 | °C | #### **5.4 Thermal Information** | | | TUSB2E22 | TUSB2E22 | | |---------------------------|----------------------------------------------|-------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | YCG (DSBGA) | RZA (VQFN) | UNIT | | | | 25 PINS | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73.5 | 46.0 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 0.4 | 39.0 | °C/W | | R <sub>0</sub> JC(bottom) | Junction-to-case (bottom) thermal resistance | _ | 13.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 18.9 | 21.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | 1.6 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 18.9 | 21.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **5.5 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|---------------------------------------|------| | DIGITAL IN | IPUTS | | | | ' | | | V <sub>IH</sub> | High level input voltage | CROSS, EQ1, EQ0 | 1.053 | | | V | | V <sub>IL</sub> | Low-level input voltage | CROSS, EQ1, EQ0 | | | 0.693 | V | | V <sub>IL</sub> | Low-level input voltage | RESETB | | | 0.35 | V | | V <sub>IH</sub> | High level input voltage | RESETB | 0.75 | | | V | | I <sub>IH</sub> | High level input current | V <sub>IH</sub> = 1.98 V, VDD3V3=3.0 V or 0 V,<br>VDD1V8=1.62V or 0 V<br>CROSS, RESETB, EQ1, EQ0 | | | 2 | μΑ | | I <sub>IL</sub> | Low level input current | V <sub>IL</sub> = 0 V, VDD3V3=3.0 V or 0 V,<br>VDD1V8=1.62V or 0 V<br>CROSS, RESETB, EQ1, EQ0 | | | 2 | μΑ | | USBA (DPA | A, DNA), USBB (DPB, DNB) | | | | | | | Z <sub>inp_Dx</sub> | Impedance to GND, no pull up/down | Vin=3.6 V, V <sub>DD3V3</sub> =3.0 V USB 2.0<br>Specification Section 7.1.6 | 390 | | | kΩ | | R <sub>PUI</sub> | Bus Pull-up Resistor on Upstream Facing Port (idle) | USB 2.0 Specification Section 7.1.5 | 0.92 | 1.1 | 1.475 | kΩ | | R <sub>PUR</sub> | Bus Pull-up Resistor on Upstream Facing Port (receiving) | USB 2.0 Specification Section 7.1.5 | 1.525 | 2.2 | 2.99 | kΩ | | R <sub>PD</sub> | Bus Pull-down Resistor on Downstream Facing Port | USB 2.0 Specification Section 7.1.5 | 14.35 | 19 | 24.6 | kΩ | | V <sub>HSTERM</sub> | Termination voltage in highspeed | USB 2.0 Specification Section<br>7.1.6.2, The output voltage in the high-<br>speed idle state | -10 | | 10 | mV | | USB TERM | IINATION | | | | | | | Z <sub>HSTERM</sub> | Driver Output Resistance (which also serves as high speed termination) | (VOH= 0 to 600 mV) USB 2.0<br>Specification Section 7.1.1.1, | 40.5 | 45 | 49.5 | Ω | | USBA, USE | BB INPUT LEVELS LS/FS | | | | <u> </u> | | | V <sub>IH</sub> | High (driven) | USB 2.0 Specification Section 7.1.4 (measured at connector) | 2 | | | V | | $V_{IHZ}$ | High (floating) | USB 2.0 Specification Section 7.1.4 (HOST downstream port pull down resistor enabled and external device pull up 1.5K +/-5% to 3.0-3.6 V). | 2.7 | | 3.6 | V | | V <sub>IL</sub> | Low | USB 2.0 Specification Section 7.1.4 | | | 0.8 | V | | USBA, USE | BB OUTPUT LEVELS LS/FS | | | | · · · · · · · · · · · · · · · · · · · | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **5.5 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | V <sub>OL</sub> | Low | USB 2.0 Specification Section 7.1.1, (measured at connector with RL of 1.425 kΩ to 3.6 V.) | 0 | | 0.3 | V | | V <sub>OH</sub> High (Driven) (n | | USB 2.0 Specification Section 7.1.1 (measured at connector with RL of 14.25 kΩ to GND. ) | 2.8 | | 3.6 | V | | Z <sub>FSTERM</sub> | Driver Series Output Resistance | USB 2.0 Specification Section 7.1.1,<br>Measured it during VOL or VOH | 28 | | 44 | Ω | | V <sub>CRS</sub> | Output Signal Crossover Voltage | Measured as in USB 2.0 Specification<br>Section 7.1.1 Figure 7-8; Excluding the<br>first transition from the Idle state | 1.3 | | 2 | V | | USBA, USB | B OUTPUT LEVELS HS | | | | 1 | | | V <sub>HSOH</sub> | High-speed data signaling high | USB 2.0 Specification Section 7.1.7.2, measured single ended peak voltage per USB 2.0 test measurement spec, Test load is an ideal 45 Ω to GND on DP and DN | 360 | | 440 | mV | | V <sub>HSOL</sub> | High-speed data signaling low, driver is off termination is on (measured single ended) | USB 2.0 Specification Section 7.1.7.2, Test load is an ideal 45 $\Omega$ to GND on DP and DN. | -10 | | 10 | mV | | V <sub>CHIRPJ</sub> | Chirp J level (differential voltage) | USB 2.0 Specification Section 7.1.7.2 , Test load is an ideal 45 $\Omega$ to GND on DP and DN. | 700 | 900 | 1100 | mV | | V <sub>CHIRPK</sub> | Chirp K level (differential voltage) | USB 2.0 Specification Section 7.1.7.2 , Test load is an ideal 45 $\Omega$ to GND on DP and DN. | -900 | -700 | -500 | mV | | U2_TX <sub>CM</sub> | High-speed TX DC Common Mode | | -50 | 200 | 500 | mV | | eUSB2 TER | MINATION | | | | | | | R <sub>SRC_HS</sub> | High speed transmit source termination impedance | eUSB2 Specification Section 7.1.1 | 33 | 40 | 47 | Ω | | ΔR <sub>SRC_HS</sub> | High speed source impedance mismatch | eUSB2 Specification Section 7.1.1 | | | 4 | Ω | | R <sub>RCV_DIF</sub> | High speed differential receiver termination (repeater) | eUSB2 Specification Section 7.1.2 | 74 | 80 | 86 | Ω | | R <sub>PD</sub> | Pull-down resistors on eDP/eDN | eUSB2 Specification Section 7.3, active during LS, FS and HS | 6 | 8 | 10 | kΩ | | R <sub>SRC_LSFS</sub> | Transmit output impedance | eUSB2 Specification Section 7.2.1,<br>Table 7-13 TX output impedance to<br>match spec version 1.10 | 28 | 44 | 59 | Ω | | eUSB0, eUS | B1 FS/LS INPUT LEVELS | | | | 1 | | | V <sub>IL</sub> | Single-ended input low | eUSB2 Specification Section 7.2.1,<br>Table 7-13 | -0.1 | | 0.399 | V | | V <sub>IH</sub> | Single-ended input high | eUSB2 Specification Section 7.2.1,<br>Table 7-13 | 0.819 | | 1.386 | V | | V <sub>HYS</sub> | Receive single-ended hysteresis voltage | eUSB2 Specification Section 7.2.1,<br>Table 7-13 | 43.2 | | | mV | | eUSB0, eUS | B1 FS/LS OUTPUT LEVELS | | | | | | | V <sub>OL</sub> | Single-ended output low | eUSB2 Specification Section 7.2.1,<br>Table 7-13 | | | 0.198 | V | | V <sub>OH</sub> | Single-ended output high | eUSB2 Specification Section 7.2.1,<br>Table 7-13 | 0.918 | | 1.32 | V | | eUSB0. eUS | BB1 HS INPUT LEVELS | | | , | | | ## **5.5 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted) | V <sub>RX_CM</sub> Receive DC common mode range (low) (n | | ER TEST CONDITIONS MIN TYP MAX | | | | | | |--------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|-----|-------|--| | | | eUSB2 Specification Section 7.1.2<br>(normative), low DC common mode RX<br>must tolerate | | | 120 | mV | | | V <sub>RX_CM</sub> | Receive DC common mode range (high) | eUSB2 Specification Section 7.1.2<br>(normative), high DC common mode RX<br>must tolerate | 280 | | | mV | | | V <sub>CM_RX_AC</sub> Receiver AC common mode (50MHz-480MHz) | | eUSB2 Specification Section 7.1.2<br>(informative), across the DC common<br>mode range of 120 mV to 280 mV.<br>(RX capability tested with intentional TX<br>Rise/Fall Time mismatch and prop delay<br>mismatch) | -60 | | 60 | mV | | | C <sub>RX_CM</sub> Receive center-tapped capacitance | | eUSB2 Specification Section 7.1.2 (informative) | 15 | | 50 | pF | | | V <sub>RX_DIF_SENS</sub> | Receive differential sensitivity, RX should be able to receive less than this value. | eUSB2 Specification Section 7.1.2, V <sub>CM</sub> = 120 mV to 450 mV | | | 120 | mVp-p | | | eUSB0, eUSE | 31 HS OUTPUT LEVELS | | | | ' | | | | V <sub>ETX_CM_AC</sub> Transmit CM AC (50MHz-480MHz) | | eUSB2 Specification Section 7.1.1, An ideal 80 $\Omega$ Rx differential termination and center tap cap of 15pF, with maximum DC common mode range | -30 | | 30 | mV | | | | | Measured p2p, R <sub>L</sub> = $80~\Omega$ , ideal $80~\Omega$ Rx differential termination load | 400 | | | mV | | | V <sub>E_TX_CM</sub> | Transmit DC common mode | eUSB2 Specification Section 7.1.1 | 170 | | 230 | mV | | ## **5.6 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | | |---------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------|------|--| | DPA, DN | A, DPB, DNB, FS Driver Switching Chara | cteristics | | | | | | 11FD RISE 11110 11170 - 90701 | | Rise Time (10% - 90%) USB 2.0 Specification Figure 7-8; Figure 7-9 | | 20 | ns | | | T <sub>FF</sub> | Fall Time (10% - 90%) | USB 2.0 Specification Figure 7-8; Figure 7-9 | 4 | 20 | ns | | | T <sub>FRFM</sub> | (T <sub>FR</sub> /T <sub>FM</sub> ) | USB 2.0 Specification 7.1.2, Excluding the first transition from the Idle state | 90 | 111.1 | % | | | DPA, DN | A, DPB , DNB, LS Driver Switching Chara | cteristics | | | | | | T <sub>LR</sub> | Rise Time (10% - 90%) | USB 2.0 Specification Figure 7-8 | 75 | 300 | ns | | | T <sub>LF</sub> | Fall Time (10% - 90%) | USB 2.0 Specification Figure 7-8 | 75 | 300 | ns | | | eDP0, eD | N0, eDP1, eDN1, HS Driver Switching Ch | aracteristics | | | | | | T <sub>EHSRF_M</sub><br>M | Transmit rise/fall mismatch | eUSB2 Specification Section 7.2.1,<br>Rise/fall mismatch = absolute delta of<br>(rise – fall time) / (average of rise and fall<br>time). | | 25 | % | | | eDP0, eD | N0, eDP1, eDN1, LS/FS Driver Switching | Characteristics | | | | | | T <sub>ERF</sub> Rise/Fall Time (10% - 90%) | | eUSB2 Specification Section 7.2.1 | JSB2 Specification Section 7.2.1 2 | | | | | T <sub>ERF_MM</sub> | Transmit rise/fall mismatch | eUSB2 Specification Section 7.2.1 | | | | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## **5.7 Timing Requirements** | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | RESET TIM | ING | | | ' | | | t_VDD1V8_RA | Ramp time for VDD1V8 to reach minimum 1.62 V | | | 2 | ms | | t_VDD3V3_RA<br>MP | Ramp time for VDD3V3 to reach minimum 3.0 V | | | 2 | ms | | t_su_CROSS | Setup time for CROSS sampled at the deassertion of RESETB | 0 | | | ms | | t_hd_CROSS | Hold time for CROSS sampled at the deassertion of RESETB | 3 | | | ms | | t_aRESETB | duration for RESETB to be asserted low to complete reset while powered | 10 | | | us | | t_RH_READY | Time for eUSB2 interface to be ready after RESETB is deasserted or (VDD1V8 and VDD3V3) reach minimum recommended voltages, whichever is later | | | 3 | ms | ## **6 Parametric Measurement Information** Figure 6-1. USB 2.0 TX Output (Egress) Jitter, Eye Mask Test Setup Figure 6-2. eUSB2 TX Output (Ingress) Jitter, Eye Mask Test Setup ### 7 Detailed Description #### 7.1 Overview The TUSB2E22 is a dual eUSB2 to USB 2.0 repeater that resides between SoC with one or two eUSB2 port and an external connector that supports USB 2.0. Each repeater is independently configurable as either a host or device repeater (DRD repeater). The USB 2.0 ports A and B can be swapped by an internal crossbar switch by configuring CROSS pin at reset. CROSS pin is ignored after power up reset. #### 7.2 Functional Block Diagram Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 USB 2.0 TUSB2E22 supports two USB 2.0 ports. Each port supports Low Speed, Full Speed and High Speed operations. #### 7.3.2 eUSB2 TUSB2E22 supports two eUSB2 ports with 1.2V single ended signaling. Each port support Low Speed, Full Speed and High Speed operations. #### 7.3.3 Cross MUX TUSB2E22 supports a cross mux functionality that can map either of the two eUSB2 ports to the two USB 2.0 ports providing design flexibility. #### 7.4 Device Functional Modes #### 7.4.1 Repeater Mode Upon deassertion of RESETB and after $t_{RH\_READY}$ , TUSB2E22 will enable and enter default state and be ready to accept eUSB2 packets. Table 7-1. Number of Hubs Supported with Host and/or Peripheral Repeater | Number of eUSB2<br>Repeaters | Number of Hubs<br>Operating at HS | Number of Hubs<br>Operating at FS | | |------------------------------|-----------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | 1 | 4 | 2 | Number of hubs operating at FS is reduced due to | | 2 | 3 | 1 | T <sub>e_to_U_DJ1</sub> and T <sub>RJR1</sub> . Number of hubs operating at HS is reduced due to SOP truncation and EOP dribble | | 0 | 5 | 5 | non-eUSB2 system for reference | #### 7.4.2 Power Down Mode RESETB could be used as a power down pin when asserted low. Power down mode will put TUSB2E22 in lowest power mode. #### 7.4.3 CROSS CROSS pin will control the orientation of the integrated cross bar mux. Upon deassertion of RESETB followed by internally generated reset signal and 1ms delay, CROSS pin is sampled and latched. The system needs to make sure that CROSS meets $t_{su\_CROSS}$ and $t_{hd\_CROSS}$ with respect to power supply ramp and RESETB deassertion per Section 8.3 . Changes to the state of the CROSS input while RESETB is high will be ignored. Table 7-2. eUSB2 to USB Mapping | | CROSS = 0 | CROSS = 1 | |--------------------|-----------------|-----------------| | eUSB0 (eDP0, eDN0) | USBA (DPA, DNA) | USBB (DPB, DNB) | | eUSB1 (eDP1, eDN1) | USBB (DPB, DNB) | USBA (DPA, DNA) | ### 8 Applications and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information TUSB2E22 can be used in either HOST or Peripheral implementation. The mode is configured by the eUSB2 SoC. ## 8.2 Typical Dual Port System Implementation Figure 8-1. Typical Dual Port System Implementation #### 8.2.1 Design Requirements TUSB2E22 supports the 1.2 V option of the eUSB2 specification. eUSB2 SoC must be compliant to the 1.2 V option of the eUSB2 specification. #### 8.2.2 Detailed Design Procedure TUSB2E22 has four loss compensation settings for high speed operation and proper setting should be selected to match the system loss profile to optimize jitter performance. USB 2.0 high speed eye diagram measurements could be used as a guide to confirm the loss compensation is optimum for a given system. #### 8.2.3 Application Curve Figure 8-2. Typical USB 2.0 High Speed Eye Diagram #### 8.3 Power Supply Recommendations #### 8.3.1 Power Up Reset RESETB pin is active low reset pin and can also be used as a power down pin. TUSB2E22 does not have power supply sequence requirements between VDD3V3 and VDD1V8. Maximum VDD3V3 and VDD1V8 ramp time to reach minimum supply voltages should be 2 ms. Internal power on reset circuit along with the external RESETB input pin allows for proper initialization when RESETB is deasserted high prior to the power rails being valid. If RESETB deassert high before the power supplies are stable, internal power on reset circuit will hold off internal reset until the supplies are stable. Upon deassertion of RESETB followed by internally generated reset signal and 1ms delay, CROSS pin is sampled and latched. Upon deassertion of RESETB and after t\_RH\_READY, TUSB2E22 will enable and enter default state and be ready to accept eUSB2 packets. Each repeater will either be in host repeater mode or device repeater mode depending on the receipt of either host mode enable or peripheral mode enable. #### 8.4 Layout #### 8.4.1 Layout Guidelines - Place supply bypass capacitors as close to VDD1V8 and VDD3V3 pins as possible and avoid placing the bypass caps near the eDP/eDN and DP/DN traces. - 2. Route the high-speed USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended. - 3. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities. - 4. Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals. - 5. Avoid stubs on the high-speed USB signals due to signal reflections. If a stub is unavoidable, then the stub must be less than 200 mil. - 6. Route all high-speed USB signal traces over continuous GND planes, with no interruptions. - 7. Avoid crossing over anti-etch, commonly found with plane splits. - 8. Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 8-3. Figure 8-3. Four-Layer Board Stack-Up ### 8.4.2 Example YCG Layout For Application With No Cross MUX Function. Figure 8-4. Example Layout of Application With No Cross MUX Function ## 8.4.3 Example RZA Layout For Application With No Cross MUX Function Figure 8-5. VQFN Example Layout ## 9 Device and Documentation Support #### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, USB 2.0 Board Design and Layout Guidelines - Texas Instruments, High-Speed Layout Guidelines Application Report - · Texas Instruments, High-Speed Interface Layout Guidelines #### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History Copyright © 2024 Texas Instruments Incorporated NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision B (October 2023) to Revision C (August 2024) | Page | |---|--------------------------------------------------------------------------|------| | • | Changed YCG (DSBGA, 25) package size from: 1.75mm × 1.75mm to: 2mm × 2mm | 1 | ## | Cł | hanges from Revision * (February 2019) to Revision A (December 2019) | Page | |----|----------------------------------------------------------------------|------| | • | First public release of the data sheet | 1 | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # YCG0025 ## **PACKAGE OUTLINE** ### DSBGA - 0.5 mm max height DIE SIZE BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. ## **EXAMPLE BOARD LAYOUT** ## YCG0025 ## DSBGA - 0.5 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). Submit Document Feedback Product Folder Links: TUSB2E22 #### **EXAMPLE STENCIL DESIGN** ## YCG0025 ## DSBGA - 0.5 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | | | Part marking | |-----------------------|--------|---------------|--------------------------|-----------------------|------|---------------|---------------------|-----------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TUSB2E22RZAR | Active | Production | VQFN-FCRLF<br>(RZA) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -20 to 85 | 2E22 | | TUSB2E22RZAR.A | Active | Production | VQFN-FCRLF<br>(RZA) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -20 to 85 | 2E22 | | TUSB2E22RZAT | Active | Production | VQFN-FCRLF<br>(RZA) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -20 to 85 | 2E22 | | TUSB2E22RZAT.A | Active | Production | VQFN-FCRLF<br>(RZA) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -20 to 85 | 2E22 | | TUSB2E22YCGR | Active | Production | DSBGA (YCG) 25 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -20 to 85 | T2E2 | | TUSB2E22YCGR.A | Active | Production | DSBGA (YCG) 25 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -20 to 85 | T2E2 | | TUSB2E22YCGT | Active | Production | DSBGA (YCG) 25 | 250 SMALL T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -20 to 85 | T2E2 | | TUSB2E22YCGT.A | Active | Production | DSBGA (YCG) 25 | 250 SMALL T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -20 to 85 | T2E2 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Feb-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB2E22RZAR | VQFN-<br>FCRLF | RZA | 20 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TUSB2E22RZAT | VQFN-<br>FCRLF | RZA | 20 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | TUSB2E22YCGR | DSBGA | YCG | 25 | 3000 | 180.0 | 8.4 | 2.14 | 2.14 | 0.7 | 4.0 | 8.0 | Q1 | | TUSB2E22YCGT | DSBGA | YCG | 25 | 250 | 180.0 | 8.4 | 2.14 | 2.14 | 0.7 | 4.0 | 8.0 | Q1 | www.ti.com 7-Feb-2025 #### \*All dimensions are nominal | 7 till dillitoriolorio di o riorriiridi | | | | | | | | |-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TUSB2E22RZAR | VQFN-FCRLF | RZA | 20 | 3000 | 367.0 | 367.0 | 35.0 | | TUSB2E22RZAT | VQFN-FCRLF | RZA | 20 | 250 | 210.0 | 185.0 | 35.0 | | TUSB2E22YCGR | DSBGA | YCG | 25 | 3000 | 182.0 | 182.0 | 20.0 | | TUSB2E22YCGT | DSBGA | YCG | 25 | 250 | 182.0 | 182.0 | 20.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated