

# TSM36A-Q1 Automotive Surge Protection Device in SOT-23 Package

### 1 Features

- ISO 10605 (330pF, 330Ω) ESD protection:
  - ±30kV contact discharge
  - ±30kV air gap discharge
- IEC61000-4-5 surge protection:
  - 41A (8/20µs)
  - Clamping voltage: 50V at 25A (8/20µs)
- Low leakage current: 1µA (maximum)
- Temperature range: -55°C to +150°C
- AEC-Q101 qualified
- Leaded package used for automatic optical inspection (AOI)

# 2 Applications

- I/O Protection
- Power Line Protection
- **Body Electronics & Lighting**
- Hybrid, Electric, & Powertrain Systems

# 3 Description

The TSM36A-Q1 is a 36V, unidirectional TVS protection diode designed for clamping harmful transients such as ESD and surge. The TSM36A-Q1 robustly shunts up to 41A of IEC 61000-4-5 fault current to protect systems from high power transients or lightning strikes.

Additionally, the TSM36A-Q1 is available in a small leaded SOT-23 (DBZ) package which is reduced in size by approximately 50 percent compared to the industry standard SMA package. The extremely low device leakage and capacitance ensures a minimal effect on the protected line.

### Package Information

| PART NUMBER | PACKAGE (1)     | PACKAGE SIZE (2) |
|-------------|-----------------|------------------|
| TSM36A-Q1   | DBZ (SOT-23, 3) | 2.92mm × 2.37mm  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Functional Block Diagram** 



# **Table of Contents**

| 1 Features1                           | 5.8 Typical Characteristics                         |
|---------------------------------------|-----------------------------------------------------|
| 2 Applications 1                      | 6 Application and Implementation                    |
| 3 Description1                        | 6.1 Application Information                         |
| 4 Pin Configuration and Functions3    | 7 Device and Documentation Support                  |
| 5 Specifications4                     | 7.1 Documentation Support                           |
| 5.1 Absolute Maximum Ratings4         | 7.2 Receiving Notification of Documentation Updates |
| 5.2 ESD Ratings—AEC Specification4    | 7.3 Support Resources                               |
| 5.3 ESD Ratings—IEC Specification4    | 7.4 Trademarks                                      |
| 5.4 ESD Ratings - ISO Specifications4 | 7.5 Electrostatic Discharge Caution                 |
| 5.5 Recommended Operating Conditions4 | 7.6 Glossary                                        |
| 5.6 Thermal Information5              | 8 Revision History                                  |
| 5.7 Electrical Characteristics5       | 9 Mechanical, Packaging, and Orderable Information  |



# 4 Pin Configuration and Functions



Figure 4-1. DBZ Package, 3-Pin SOT-23 (Top View)

**Table 4-1. Pin Functions** 

| PIN  |      | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                        |  |  |
|------|------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME | NO.  | I I I PE            | DESCRIPTION                                                                                                                                        |  |  |
| Ю    | 3    | I/O                 | Surge and ESD protected IO                                                                                                                         |  |  |
| GND  | 1, 2 | G                   | Connect to ground. To achieve the rated performance, it is required to connect pin 1 and 2 together on the PCB as close to the device as possible. |  |  |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power



## **5 Specifications**

# 5.1 Absolute Maximum Ratings

 $T_A = 25^{\circ}C$  (unless otherwise noted) (1)

|                  | Parameter                                        | MIN         | MAX  | UNIT |
|------------------|--------------------------------------------------|-------------|------|------|
| P <sub>PPM</sub> | IEC 61000-4-5 Power (t <sub>p</sub> - 8/20 μs)   |             | 2000 | W    |
| I <sub>PPM</sub> | IEC 61000-4-5 Current (t <sub>p</sub> - 8/20 μs) |             | 41   | Α    |
| T <sub>A</sub>   | Operating free-air temperature                   | <b>–</b> 55 | 150  | °C   |
| T <sub>stg</sub> | Storage temperature                              | -65         | 155  | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 5.2 ESD Ratings—AEC Specification

|                    | Paraemter               |                                                             | VALUE  | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------|--------|------|
|                    |                         | Human body model (HBM), per AEC Q101-002 <sup>(1)</sup>     | ± 2500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q101-011 <sup>(2)</sup> | ± 1000 | V    |

- (1) AEC Q101-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
- (2) AEC Q101-011 indicates that CDM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-002 specification.

# 5.3 ESD Ratings—IEC Specification

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                    | Parameter               |                                           | VALUE  | UNIT |
|--------------------|-------------------------|-------------------------------------------|--------|------|
| V                  | Electrostatic discharge | IEC 61000-4-2 Contact Discharge, all pins | ±30000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 Air-gap Discharge, all pins | ±30000 | v    |

## 5.4 ESD Ratings - ISO Specifications

|                    | Parameter                         |                | Test Conditions             |        | UNIT |
|--------------------|-----------------------------------|----------------|-----------------------------|--------|------|
|                    |                                   | C = 150pF; R = | Contact Discharge, all pins | ±30000 |      |
|                    | ISO 10605 Electrostatic Discharge | 330Ω           | Air-gap Discharge, all pins | ±30000 |      |
| V <sub>(ESD)</sub> | 130 10003 Electrostatic Discharge | C = 330pF; R = | Contact Discharge, all pins | ±30000 | V    |
|                    |                                   | 330Ω           | Air-gap Discharge, all pins | ±30000 |      |

## 5.5 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 | Parameter                      | MIN | NOM MAX | UNIT |
|-----------------|--------------------------------|-----|---------|------|
| V <sub>IN</sub> | Input voltage                  | 0   | 36      | V    |
| T <sub>A</sub>  | Operating free-air temperature | -55 | 150     | °C   |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



## 5.6 Thermal Information

|                       |                                              | TSM36A-Q1    |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC (1)                           | DBZ (SOT-23) | UNIT |
|                       |                                              | 3 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 203.5        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 105.7        | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 36.7         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 8.5          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 36.3         | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 5.7 Electrical Characteristics

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                    | PARAMETER                                | TEST CONDITIONS                         | MIN  | TYP | MAX  | UNIT |
|--------------------|------------------------------------------|-----------------------------------------|------|-----|------|------|
| $V_{RWM}$          | Reverse stand-off voltage                |                                         | 0    |     | 36   | V    |
| $V_{BRF}$          | Forward breakdown voltage <sup>(1)</sup> | I <sub>IO</sub> = -10mA                 |      | 8.0 |      | V    |
| V <sub>BRR</sub>   | Reverse breakdown voltage <sup>(1)</sup> | I <sub>IO</sub> = 10mA                  | 37.8 |     | 44.2 | V    |
| V                  | Surge clamping voltage, t <sub>p</sub> = | I <sub>PP</sub> = 25A, from IO to GND   | 50   |     | V    |      |
| V <sub>CLAMP</sub> | 8/20µs <sup>(2)</sup>                    | I <sub>PP</sub> = 40A, from IO to GND   |      | 57  |      | V    |
| I <sub>LEAK</sub>  | Leakage current                          | V <sub>IO</sub> = +36V                  |      |     | 1    | μA   |
| R <sub>DYN</sub>   | Dynamic resistance                       | $t_p$ = 8/20µs, from IO to GND          |      | 0.5 |      | Ω    |
| C <sub>LINE</sub>  | Line capacitance                         | $V_{IO} = 0V, f = 1MHz, V_{p-p} = 30mV$ |      | 50  | 80   | pF   |

 $V_{BRF}$  and  $V_{BRR}$  are defined as the voltage when  $\pm 10$ mA is applied in the positive-going direction. Device stressed with 8/20 $\mu$ s exponential decay waveform according to IEC 61000-4-5.



# 5.8 Typical Characteristics



# 6 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **6.1 Application Information**

The TSM36A-Q1 is a diode type TVS that provides a path to ground for dissipating transient voltage spikes, such as ESD or surge, on signal lines and power lines. Connect the device in parallel to the down stream circuitry for protection. As the current from the transient passes through the device, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low R<sub>DYN</sub> of the triggered TVS holds this voltage (V<sub>CLAMP</sub>) to a safe level for the protected IC. For more information on how to properly use this device, refer to the ESD Packaging and Layout Guide for details.

## 7 Device and Documentation Support

### 7.1 Documentation Support

#### 7.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, TI's IEC 61000-4-x Testing application note
- Texas Instruments, ESD Layout Guide user's guide
- · Texas Instruments, ESD Protection Diodes EVM user's guide
- Texas Instruments, Generic ESD Evaluation Module user's guide
- Texas Instruments, Reading and Understanding an ESD Protection data sheet

### 7.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 7.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 7.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 7.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 7.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## **8 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES           |  |  |
|--------------|----------|-----------------|--|--|
| January 2025 | *        | Initial Release |  |  |

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback



www.ti.com 12-May-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                  |                       |      | (4)                           | (5)                        |              |                  |
| TSM36ADBZRQ1          | Active | Production    | SOT-23 (DBZ)   3 | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -55 to 150   | (3LGG, 3LH8)     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TSM36A-Q1:

NOTE: Qualified Version Definitions:

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 12-May-2025

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TSM36ADBZRQ1 | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 2.9        | 3.35       | 1.35       | 4.0        | 8.0       | Q3               |
| TSM36ADBZRQ1 | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.2        | 2.85       | 1.3        | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2025



### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TSM36ADBZRQ1 | SOT-23       | DBZ             | 3    | 3000 | 210.0       | 185.0      | 35.0        |
| TSM36ADBZRQ1 | SOT-23       | DBZ             | 3    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC registration TO-236, except minimum foot length.

- 4. Support pin may differ or may not be present.
- 5. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated