# TS5A3157 10Ω SPDT Analog Switch ### 1 Features - Low ON-State Resistance (10 $\Omega$ ) - Control Inputs are 5V Tolerant - Low Charge Injection - **Excellent ON-State Resistance Matching** - Low Total Harmonic Distortion (THD) - 1.65V to 5.5V Single-Supply Operation - Latch-up Performance Exceeds 100mA Per JESD 78, Class II - ESD Performance Tested Per JESD 22: - 2000V Human-Body Model (A114-B, Class II) - 1000V Charged-Device Model (C101) ## 2 Applications - Sample-and-Hold Circuits - **Battery-Powered Equipment** - Audio and video signal routing - Communication Circuits ## 3 Description The TS5A3157 device is a single-pole double-throw (SPDT) analog switch that is designed to operate from 1.65V to 5.5V. This device handles both digital and analog signals. Signals up to V<sub>+</sub> can be transmitted in either direction. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |-------------|------------------------|-----------------------------| | | DBV (SOT-23, 6) | 2.9mm × 2.8mm | | TS5A3157 | DCK (SC70, 6) | 2mm × 1.5mm | | | YZP (DSBGA, 6) | 1.75mm × 1.25mm | - For all available packages, see the orderable addendum at the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. **Functional Block Diagram** # **Table of Contents** | 1 Features | 1 | 7.4 D | |------------------------------------------|----------------|---------| | 2 Applications | 1 | 8 Appli | | 3 Description | 1 | 8.1 A | | 4 Pin Configuration and Functions | | 8.2 T | | 5 Specifications | 4 | 8.3 P | | 5.1 Absolute Maximum Ratings | | 8.4 L | | 5.2 ESD Ratings | | 9 Devid | | 5.3 Thermal Information | | 9.1 D | | 5.4 Recommended Operating Conditions | 5 | 9.2 D | | 5.5 Electrical Characteristics | 6 | 9.3 R | | 5.6 Switching Characteristics | <mark>7</mark> | 9.4 S | | 5.7 (YZP Only )Switching Characteristics | | 9.5 T | | 5.8 Analog Channel Specifications | | 9.6 E | | 6 Parameter Measurement Information | | 9.7 G | | 7 Detailed Description | 14 | 10 Rev | | 7.1 Overview | | 11 Mec | | 7.2 Functional Block Diagram | | Infor | | 7.3 Feature Description | | | | | 7.4 Device Functional Modes | .14 | |---|-----------------------------------------------------|-----| | 3 | Application and Implementation | 15 | | | 8.1 Application Information | 15 | | | 8.2 Typical Application | 15 | | | 8.3 Power Supply Recommendations | .16 | | | 8.4 Layout | 16 | | ) | Device and Documentation Support | .18 | | | 9.1 Device Support | 18 | | | 9.2 Documentation Support | | | | 9.3 Receiving Notification of Documentation Updates | .19 | | | 9.4 Support Resources | 19 | | | 9.5 Trademarks | | | | 9.6 Electrostatic Discharge Caution | .19 | | | 9.7 Glossary | .19 | | 1 | 0 Revision History | 19 | | ŀ | 1 Mechanical, Packaging, and Orderable | | | | Information | 20 | | | | | # **4 Pin Configuration and Functions** Figure 4-1. DBV and DCK Packages, 6-Pin SOT-23 and SC-70 (Top View) Figure 4-2. YZP Package, 6-Pin DSBGA (Bottom View) **Table 4-1. Pin Functions** | PIN | | TYPE(1) | DESCRIPTION | |-----|------|---------|-----------------------------------------------------------------------| | NO. | NAME | 1176 | DESCRIPTION | | 1 | NO | I/O | Normally open switch port | | 2 | GND | _ | Ground | | 3 | NC | I/O | Normally closed switch port | | 4 | СОМ | I/O | Common switch port | | 5 | V+ | _ | Power supply | | 6 | IN | I | Switch select. High = COM connected to NO; Low = COM connected to NC. | (1) I = input, O = output ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(2) (1) | | | MIN | MAX | UNIT | |--------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>+</sub> | (YZP Only) Supply voltage <sup>(3)</sup> | -0.5 | 6.5 | V | | V <sub>+</sub> | Supply voltage <sup>(3)</sup> | -0.5 | 6 | V | | V <sub>NO</sub><br>V <sub>NC</sub><br>V <sub>COM</sub> | Analog voltage <sup>(3)</sup> (4) (5) | -0.5 | V <sub>+</sub> + 0.5V | V | | I <sub>K</sub> | Analog port diode current $V_{NO}$ , $V_{NC}$ , $V_{COM}$ < 0 or $V_{NO}$ , $V_{NC}$ , $V_{COM}$ > $V_{+}$ | -50 | 50 | mA | | I <sub>NO</sub><br>I <sub>NC</sub><br>I <sub>COM</sub> | On-state switch current $V_{NO}$ , $V_{NC}$ , $V_{COM} = 0$ to $V_{+}$ | -50 | 50 | mA | | VI | Digital input voltage <sup>(3) (4)</sup> | -0.5 | 6 | V | | I <sub>IK</sub> | Digital input clamp current V <sub>+</sub> < 0 | -50 | | mA | | I <sub>+</sub> | Continuous current through V <sub>+</sub> | -100 | 100 | mA | | I <sub>GND</sub> | Continuous current through GND | -100 | 100 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | С | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) All voltages are with respect to ground unless otherwise specified. - (4) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - (5) This value is limited to 5.5 V maximum. ### 5.2 ESD Ratings | | | | | VALUE | UNIT | |---|--------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------| | | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | | ľ | | Electrostatic discriarge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 5.3 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | DBV (SOT-23) | YZP (DSBGA) | UNIT | | |-------------------------------|----------------------------------------------|--------------|-------------|--------|------| | | | 6 PINS | 6 PINS | 6 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 258.2 | 286.4 | 132 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 182.8 | 224.6 | n/a | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 142.8 | 143.7 | n/a | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 118.4 | 124.5 | n/a | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 142.2 | 142.8 | n/a | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | NOM MAX | UNIT | |------------------|----------------------------------------------------------|------|----------------|------| | V <sub>I/O</sub> | Switch input or output voltage (Max of V <sub>CC</sub> ) | 0 | V <sub>+</sub> | V | | V <sub>+</sub> | Supply voltage | 1.65 | 5.5 | V | | VI | Control input voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating Temperature | -40 | 85 | °C | <sup>(1)</sup> All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004) ## **5.5 Electrical Characteristics** $T_{\Delta} = -40^{\circ}$ C to 85°C (unless otherwise noted)(1) | | PARAMETER | | TEST C | CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------------------------|----------------------------|--------------------------------------|--------------------------------------|-------------------------------|----------------------------|------|------|------|------| | TS5A31 | 57 | | | | | I | | | | | | | V <sub>+</sub> V | V <sub>I/o</sub> V | I <sub>C OM</sub> mA | T <sub>A</sub> | | | | | | | | 4.05.14 | | | 25°C | | 140 | 160 | | | | | 1.65 V | | $I_{C OM} = -4 \text{ mA}$ | Full | | | 160 | 1 | | | | 2.21/ | | | 25°C | | 35 | 45 | - | | ON (YZ | | 2.3 V | 0 ≤ (V <sub>NO</sub> or | $I_{C OM} = -8 \text{ mA}$ | Full | | | 50 | | | P Only) | ON-state switch resistance | 0.17 | V <sub>NC</sub> ) ≤ V <sub>+</sub> | I <sub>C OM</sub> = -24 | 25°C | | 12 | 20 | Ω | | | | 3 V | | mA | Full | | | 20 | | | | | 451/ | | I <sub>C OM</sub> = -30 | 25°C | | 5.5 | 10 | 1 | | | | 4.5 V | | Full | | | 12 | 1 | | | | | 4.05.1/ | | 1 4 4 | 25°C | | 140 | 180 | | | | | 1.65 V | | $I_{C OM} = -4 \text{ mA}$ | Full | | | 180 | | | | | 2.2.1/ | | 25°C | | 35 | 45 | | | | ON | ON state with a said a | 2.3 V | 0 ≤ (V <sub>NO</sub> or | $I_{C OM} = -8 \text{ mA}$ | Full | | | 50 | | | ON | ON-state switch resistance | 2.1/ | V <sub>NC</sub> ) ≤ V <sub>+</sub> | I <sub>C OM</sub> = -24 | 25°C | | 12 | 20 | Ω | | | | | mA | Full | | | 20 | | | | | | | | I <sub>C OM</sub> = -30 | 25°C | | 5.5 | 12 | - | | | | 4.5 V | | mA | Full | | | 15 | | | | | | V <sub>NO</sub> or V <sub>NC</sub> = | | 25°C | | 0.5 | 0.6 | | | | Maximum ON resistance | 1.65 V | 1.16 V | I <sub>C OM</sub> = -4 mA | Full | | | 0.75 | | | | | V <sub>NO</sub> or V <sub>NC</sub> = | | 25°C | | 0.3 | 0.5 | | | | | | Maximum ON resistance | 2.3 V | 1.6 V | $I_{C OM} = -8 \text{ mA}$ | Full | | | 0.7 | | ∆r <sub>ON</sub> | between any two channels | on any two channels | V <sub>NO</sub> or V <sub>NC</sub> = | I <sub>C OM</sub> = -24 mA | 25°C | | 0.2 | 0.4 | | | | | | 2.1 V | | Full | | | 0.4 | | | | | | V <sub>NO</sub> or V <sub>NC</sub> = | I <sub>C OM</sub> = -30 | 25°C | | 0.15 | 0.2 | | | | | 4.5 V | 3.15 V | mA | Full | | | 0.3 | | | | | | | | 25°C | | 125 | 130 | | | | | 1.65 V | | $I_{C OM} = -4 \text{ mA}$ | Full | | | 140 | 1 | | | | | | | 25°C | | 30 | 40 | 1 | | r <sub>on(flat)</sub> (<br>YZP | | 2.3 V | 0 ≤ (V <sub>NO</sub> or | $I_{C OM} = -8 \text{ mA}$ | Full | | | 40 | | | YZP<br>Only) | ON resistance flatness | | $V_{NC} \le V_{+}$ | I <sub>C OM</sub> = -24 | 25°C | | 9 | 11 | Ω | | J.11.y ) | | 3 V | | mA = 1 | Full | | | 12 | 1 | | | | | | I <sub>C OM</sub> = -30 | 25°C | | 4 | 5 | 1 | | | | 4.5 V | | mA | Full | | | 6 | 1 | | | | | | 1 | 25°C | | 125 | 160 | | | | | 1.65 V | | $I_{C OM} = -4 \text{ mA}$ | Full | | | 180 | _ | | | | | | | 25°C | | 30 | 50 | 1 | | | | 2.3 V | 0 ≤ (V <sub>NO</sub> or | $I_{C OM} = -8 \text{ mA}$ | Full | | | 60 | 1 | | on(flat) | ON resistance flatness | | $V_{NC} \le V_{+}$ | I <sub>C OM</sub> = -24 | 25°C | | 8 | 13 | Ω | | | | 3 V | | mA | Full | | | 14 | | | | | | | lo ov = -30 | 25°C | | 4 | 5 | 1 | | | | 4.5 V | | I <sub>C OM</sub> = -30<br>mA | Full | | 7 | 6 | 1 | # $T_A = -40$ °C to 85°C (unless otherwise noted)<sup>(1)</sup> | | PARAMETER | | TEST C | ONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------------------------------------|-------------------------------|---------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------|----------------------|-------|----------------------|------| | I <sub>NO(OFF)</sub> ,<br>I <sub>NC(OFF)</sub> | NO, NC<br>OFF leakage current | 1.65 to 5.5 V | $V_{NO} \ge 0$ $V_{NC} \ge 0$ $V_{COM} \le V_{+}$ | | 25°C<br>Full | | ±0.05 | ±0.1 | μΑ | | I <sub>NO(ON)</sub> ,<br>I <sub>NC(ON)</sub> | NO, NC<br>ON leakage current | 1.65 to 5.5 V | $V_{NO} = V_{+}$ or GND<br>$V_{NC} = V_{+}$ or GND<br>$V_{COM} = Open$ | | 25°C<br>Full | | ±0.05 | ±0.1 | μΑ | | I <sub>COM(ON)</sub> | COM ON leakage current | 5.5 V | V <sub>NO</sub> = Open<br>V <sub>NC</sub> = Open<br>V <sub>COM</sub> = Open | | 25°C<br>Full | | ±0.05 | ±0.1 | μА | | V <sub>IH</sub> | Input logic high | | | | Full | V <sub>+</sub> × 0.7 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | | | Full | 0 | | V <sub>+</sub> × 0.3 | V | | I <sub>IH</sub> | Input leakage current | 1.65 to 5.5 V | 5.5V or 0 | | 25°C<br>Full | | 0.05 | ±0.1 | μΑ | | I <sub>+</sub> | Supply current | 5.5 | V <sub>I</sub> = V <sub>+</sub> or GND<br>Switch ON or C | | 25°C<br>Full | | 2.5 | 5<br>10 | μА | | Cı | Digital input capacitance | 5 | V <sub>I</sub> = V <sub>+</sub> or GND | ) | 25°C | | 2.8 | | pF | | C <sub>NO(OFF</sub> ),<br>C <sub>NC(OFF</sub> ) | NO, NC<br>OFF capacitance | 5 | V <sub>NO</sub> or V <sub>NC</sub> = V <sub>+</sub> or GND<br>Switch OFF | V <sub>NO</sub> or V <sub>NC</sub> = V <sub>+</sub> or GND<br>Switch OFF | 25°C | | 5.5 | | pF | | C <sub>NO(ON)</sub> ,<br>C <sub>NC(ON)</sub> | NO, NC<br>ON capacitance | 5 | V <sub>NO</sub> or V <sub>NC</sub> = V <sub>+</sub> or GND<br>Switch ON | | 25°C | | 17.5 | | pF | | C <sub>COM</sub> (ON) | COM ON capacitance | 5 | V <sub>NO</sub> or V <sub>NC</sub> = V<br>Switch ON | ∕ <sub>+</sub> or GND | 25°C | | 17.5 | | pF | <sup>(1)</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. # **5.6 Switching Characteristics** $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | | Parameter | V <sub>cc</sub> | T <sub>A</sub> | MIN | NOM | MAX | UNIT | |------------------|-------------------------------------------------------------------------------|-----------------|----------------|-----|-----|------|------| | ton | | 1.8 V ± 0.15 V | 25°C | 5 | 11 | 24 | | | | | 1.6 V ± 0.15 V | Full | 5 | | 24 | | | | | 2.5 V ± 0.2 V | 25°C | 3.5 | 8 | 13.5 | | | | B = 2000 C = 50pE V = V | 2.5 V ± 0.2 V | Full | 3.5 | | 14 | no | | | $R_L = 300\Omega$ , $C_L = 50pF$ , $V_{load} = V_{CC}$ | 3.3 V ± 0.3 V | 25°C | 3.5 | 7 | 9.5 | ns | | | | 3.3 V ± 0.3 V | Full | 1.5 | | 10.5 | | | | | 5 V ± 0.5 V | 25°C | 1 | 6 | 8.5 | - 1 | | | | | Full | 1 | | 9.5 | | | | | 1.8 V ± 0.15 V | 25°C | 3 | 6 | 11 | | | | | 1.8 V ± 0.15 V | Full | 3 | | 13 | | | | | 2.5 V ± 0.2 V | 25°C | 1 | 3.5 | 7.5 | | | | B = 2000 C = 50pE V = V V = 0.2V | 2.5 V ± 0.2 V | Full | 1 | | 7.5 | ns | | t <sub>OFF</sub> | $R_L = 300\Omega$ , $C_L = 50$ pF, $V_{load} = V_{CC}$ , $V_{\Delta} = 0.3$ V | 3.3 V ± 0.3 V | 25°C | 1 | 3.5 | 6.5 | | | | | 3.3 V ± 0.3 V | Full | 1 | | 7.5 | | | | | 5 V ± 0.5 V | 25°C | 1 | 3.5 | 6.5 | | | | | 3 V ± 0.3 V | Full | 1 | | 7.5 | | $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | | Parameter | V <sub>CC</sub> | TA | MIN | NOM | MAX | UNIT | |------------------|------------------------|-----------------|------|-----|-----|-----|------| | _ | | 1.8 V ± 0.15 V | 25°C | 2 | 5.5 | 9 | | | | | 1.0 V ± 0.13 V | Full | 2 | | 12 | | | | Break before make time | 2.5 V ± 0.2 V | 25°C | 2 | 5 | 7 | | | | | 2.5 V ± 0.2 V | Full | 2 | | 7.5 | | | T <sub>B-M</sub> | | 3.3 V ± 0.3 V | 25°C | 1 | 3 | 6 | ns | | | | | Full | 1 | | 6 | | | | | 5 V ± 0.5 V | 25°C | 1 | 2 | 5 | | | | | 3 V ± 0.3 V | Full | 1 | | 5 | | # 5.7 (YZP Only )Switching Characteristics $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | | Parameter | V <sub>CC</sub> | T <sub>A</sub> | MIN | NOM | MAX | UNIT | |------------------|------------------------------------------------------------------------------|-----------------|-------------------|-----|-----|------|------| | | | 1.8 V ± 0.15 V | 25°C | 5 | 15 | 24 | | | t <sub>ON</sub> | | 1.0 V ± 0.15 V | Full | 7 | | 24 | - I | | | D = 2000 C = 50=5 V = V | 2.5 V ± 0.2 V | 25°C | 5 | 8 | 13.5 | | | | | 2.5 V ± 0.2 V | Full | 3.5 | | 14 | ne | | | $R_L = 300\Omega$ , $C_L = 50$ pF, $V_{load} = V_{CC}$ | 3.3 V ± 0.3 V | 25°C | 3.5 | | | | | | | 3.3 V ± 0.3 V | Full | 1.5 | | 10.5 | | | | | 5 V ± 0.5 V | 25°C | 1 | 6 | 8.5 | | | | | 3 V ± 0.3 V | Full | 1 | | 9.5 | | | | | 1.8 V ± 0.15 V | 25°C | 1 | 3.5 | 6.5 | - ns | | | $R_L = 300\Omega$ , $C_L = 50pF$ , $V_{load} = V_{CC}$ , $V_{\Delta} = 0.3V$ | | Full | 1 | | 7.5 | | | | | 2.5 V ± 0.2 V | 25°C | 1 | 3.5 | 6.5 | | | t | | | Full | 1 | | 7.5 | | | t <sub>OFF</sub> | | 3.3 V ± 0.3 V | 25°C | 1 | 3.5 | 6.5 | | | | | | Full | 1 | | 7.5 | | | | | 5 V ± 0.5 V | Full 1 25°C 1 3.5 | 3.5 | 6.5 | | | | | | 5 V ± 0.5 V | Full | 1 | | 7.5 | | | | | 1.8 V ± 0.15 V | 25°C | 5.5 | 7.5 | 9 | | | | | 1.0 V ± 0.13 V | Full | 5.2 | | 12 | | | | | 2.5 V ± 0.2 V | 25°C | 3.5 | 5 | 7 | | | _ | Break before make time | 2.5 V ± 0.2 V | Full | 3 | | 7.5 | ns l | | T <sub>B-M</sub> | Dieak Deloie Illake lille | 3.3 V ± 0.3 V | 25°C | 2.5 | 3 | 5 | | | | | 0.5 V ± 0.5 V | Full | 2 | | 5 | | | | | 5 \/ + 0 5 \/ | 25°C | 1.8 | 2 | 3 | | | | | 5 V ± 0.5 V | Full | 1.8 | | 3.5 | | # **5.8 Analog Channel Specifications** over operating free-air temperature range (unless otherwise noted) | Parameter | TEST CONDITIONS | V <sub>cc</sub> | MIN | NOM | MAX | UNIT | |-----------------------------------------------|------------------------|-----------------|-----|-----|-----|--------| | Frequency response (switch on) <sup>(1)</sup> | | 1.65 V | | 300 | | | | | D = 50 O f = sine ways | 2.3 V | | 300 | | MHz | | | | 3 V | | 300 | | IVITIZ | | | | 4.5 V | | 300 | | | over operating free-air temperature range (unless otherwise noted) | Parameter | TEST CONDITIONS | V <sub>cc</sub> | MIN NOM | MAX | UNIT | | | | |-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|----------|--|--|--| | | | 1.65 V | -66 | | | | | | | Crosstalk (between | $R_L$ = 50 Ω, $f_{in}$ = 10 MHz | 2.3 V | -66 | | ٩D | | | | | Crosstalk (between | (sine wave) | 3 V | -66 | | dB | | | | | | | 4.5 V | -66 | | <b>—</b> | | | | | Crosstalk (between | | 1.65 V | -60 | | | | | | | | $R_L = 50 \Omega$ , $f_{i,n} = 10 \text{ MHz}$ | 2.3 V | -60 | | ٩D | | | | | | (sine wave) | 3 V | -60 | | dB | | | | | | | 4.5 V | -60 | | | | | | | Feed through attenuation (switch off) (YZP Only) <sup>(2)</sup> | | 1.65 V | -65 | | | | | | | | $C_L = 5 \text{ pF}, R_L = 50 \Omega, f_{in} =$ | 2.3 V | -65 | | ٩D | | | | | | 10 MHz (sine wave) | 3 V | -65 | | dB | | | | | | | 4.5 V | -65 | | | | | | | | $C_L$ = 5 pF, $R_L$ = 50 $\Omega$ , $f_{in}$ = 10 MHz (sine wave) | 1.65 V | -57 | | | | | | | Feed through | | 2.3 V | -57 | | dB | | | | | attenuation (switch off) <sup>(2)</sup> | | 3 V | -57 | | | | | | | | | 4.5 V | -57 | | | | | | | | $C_L = 0.1 \text{ nF, } R_L = 1 \text{ M}\Omega$ | 1.65 V | 1 | | | | | | | Obana inia stian | | 2.3 V | 2 | | 0 | | | | | Charge injection | | 3.3 V | 3 | | рC | | | | | | | 5 V | 7 | | | | | | | Total harmonic<br>distortion (YZP<br>Only) | $\begin{aligned} &V_l = 1.4 \ V_{p\text{-}p}, \text{Vbias} = \text{Vcc/2}, \\ &R_L = 10 k\Omega, f_{in} = 600 \ \text{Hz to} \\ &20 \text{kHz (sine wave)} \end{aligned}$ | 1.65 V | 0.015 | | % | | | | | | $\begin{aligned} &V_I = 1.4 \ V_{p-p}, \ \text{Vbias} = Vcc/2, \\ &R_L = 10 k\Omega, \ f_{in} = 600 \ \text{Hz to} \\ &20 \text{kHz (sine wave)} \end{aligned}$ | 1.65 V | 0.5 | | | | | | | Total harmonic | $\begin{aligned} & V_l = 2.0 \ V_{p\text{-}p}, \text{Vbias} = \text{Vcc/2}, \\ & R_L = 10 k\Omega, \ f_{in} = 600 \ \text{Hz to} \\ & 20 \text{kHz (sine wave)} \end{aligned}$ | 2.3 V | 0.025 | | % | | | | | distortion | $\begin{aligned} & V_l = 2.5 \ V_{p-p}, \ \text{Vbias} = \text{Vcc/2}, \\ & R_L = 10 k\Omega, \ f_{in} = 600 \ \text{Hz to} \\ & 20 \text{kHz (sine wave)} \end{aligned}$ | 3 V | 0.015 | | 70 | | | | | | $\begin{array}{c} V_{l}=4.0\ V_{p\text{-}p},\ \text{Vbias}=\text{Vcc/2},\\ R_{L}=10\text{k}\Omega,\ f_{in}=600\ \text{Hz to}\\ 20\text{kHz (sine wave)} \end{array}$ | 4.5 V | 0.01 | | | | | | <sup>(1)</sup> Set fin to 0 dBm and provide a bias of 0.4 V. Increase fin frequency until the gain is 3 dB below the insertion loss. <sup>(2)</sup> Set fin to 0 dBm and provide a bias of 0.4 V. ## **6 Parameter Measurement Information** Figure 6-1. ON-State Resistance (ron) Figure 6-2. OFF-State Leakage Current ( $I_{NC(OFF)}$ , $I_{NO(OFF)}$ ) Figure 6-3. ON-State Leakage Current (I<sub>COM(ON)</sub>, I<sub>NC(ON)</sub>, I<sub>NO(ON)</sub>) Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TS5A3157* Figure 6-4. Capacitance (C<sub>I</sub>, C<sub>COM(ON)</sub>, C<sub>NC(OFF)</sub>, C<sub>NO(OFF)</sub>, C<sub>NC(ON)</sub>, C<sub>NO(ON)</sub>) - A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10MHz, $Z_O = 50\Omega$ , $t_f < 5$ ns, $t_f < 5$ ns. - B. C<sub>L</sub> includes probe and jig capacitance. - C. See Electrical Characteristics for V<sub>COM</sub>. Figure 6-5. Turnon (t<sub>ON</sub>) and Turnoff Time (t<sub>OFF</sub>) - A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f$ < 5 ns. $t_f$ < 5 ns. - B. C<sub>L</sub> includes probe and jig capacitance. Figure 6-6. Break-Before-Make Time (t<sub>BBM</sub>) Channel ON: NC to COM $V_I = V_+$ or GND **Network Analyzer Setup** Source Power = 0 dBm (632-mV P-P at $50-\Omega \log d$ ) DC Bias = 350 mV Figure 6-7. Bandwidth (BW) Channel OFF: NC to COM V<sub>I</sub> = V<sub>+</sub> or GND **Network Analyzer Setup** Source Power = 0 dBm (632-mV P-P at $50-\Omega$ load) DC Bias = 350 mV Figure 6-8. OFF Isolation (O<sub>ISO</sub>) Channel ON: NC to COM Channel OFF: NO to COM V<sub>I</sub> = V<sub>+</sub> or GND **Network Analyzer Setup** Source Power = 0 dBm (632-mV P-P at $50-\Omega \log d$ ) DC Bias = 350 mV Figure 6-9. Crosstalk (X<sub>TALK</sub>) - A. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f < 5$ ns. - B. C<sub>L</sub> includes probe and jig capacitance. Figure 6-10. Charge Injection (Q<sub>C</sub>) A. C<sub>L</sub> includes probe and jig capacitance. Figure 6-11. Total Harmonic Distortion (THD) Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 7 Detailed Description #### 7.1 Overview The TS5A3157 is a single-pole-double-throw (SPDT) solid-state analog switch. The TS5A3157, like all analog switches, is bidirectional. When powered on, each COM pin is connected to the NC pin. For this device, NC stands for *normally closed* and NO stands for *normally open*. If IN is low, COM is connected to NC. If IN is high, COM is connected to NO. The TS5A3157 is a break-before-make switch. This means that during switching, a connection is broken before a new connection is established. The NC and NO pins are never connected to each other. ## 7.2 Functional Block Diagram #### 7.3 Feature Description The low ON-state resistance, ON-state resistance matching, and charge injection in the TS5A3157 make this switch an excellent choice for analog signals that require minimal distortion. In addition, the low THD allows audio signals to be preserved more clearly as they pass through the device. The 1.65V to 5.5V operation allows compatibility with more logic levels, and the bidirectional I/Os can pass analog signals from 0V to $V_{+}$ with low distortion. The control inputs are 5V tolerant, allowing control signals to be present without $V_{CC}$ . #### 7.4 Device Functional Modes **Table 7-1. Function Table** | | | NO TO COM,<br>COM TO NO | | | |---|-----|-------------------------|--|--| | L | ON | OFF | | | | Н | OFF | ON | | | ## 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information The TS5A3157 can be used in a variety of customer systems. The TS5A3157 can be used anywhere multiple analog or digital signals must be selected to pass across a single line. ## 8.2 Typical Application Figure 8-1. System Schematic for TS5A3157 #### 8.2.1 Design Requirements In this particular application, $V_+$ was 1.8V, although $V_+$ is allowed to be any voltage specified in Section 5.4. A decoupling capacitor is recommended on the V+ pin. See Section 8.3 for more details. ### 8.2.2 Detailed Design Procedure Copyright © 2025 Texas Instruments Incorporated In this application, IN is, by default, pulled low to GND. Choose the resistor size based on the current driving strength of the GPIO, the desired power consumption, and the switching frequency (if applicable). If the GPIO is open-drain, use pullup resistors instead. #### 8.2.3 Application Curve Figure 8-2. Power-Supply Current vs Temperature ( $V_{+} = 5V$ ) ### 8.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the Section 5.4. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a $0.1\mu F$ bypass capacitor is recommended. If there are multiple pins labeled $V_{CC}$ , then a $0.01\mu F$ or $0.022\mu F$ capacitor is recommended for each $V_{CC}$ because the VCC pins will be tied together internally. For devices with dual supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a $0.1\mu F$ bypass capacitor is recommended for each supply pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. $0.1\mu F$ and $1\mu F$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ### 8.4 Layout ### 8.4.1 Layout Guidelines Reflections and matching are closely related to loop antenna theory, but different enough to warrant their own discussion. When a PCB trace turns a corner at a 90° angle, a reflection can occur. This is primarily due to the change of width of the trace. At the apex of the turn, the trace width is increased to 1.414 times its width. This upsets the transmission line characteristics, especially the distributed capacitance and self–inductance of the trace — resulting in the reflection. It is a given that not all PCB traces can be straight, and so they will have to turn corners. Below figure shows progressively better techniques of rounding corners. Only the last example maintains constant trace width and minimizes reflections. Unused switch I/Os, such as NO, NC, and COM, can be left floating or tied to GND. However, the IN pin must be driven high or low. Due to partial transistor turnon when control inputs are at threshold levels, floating control inputs can cause increased $I_{CC}$ or unknown switch selection states. ## 8.4.2 Layout Example Figure 8-3. Trace Example # 9 Device and Documentation Support # 9.1 Device Support ## 9.1.1 Device Nomenclature **Table 9-1. Parameter Description** | SYMBOL | DESCRIPTION | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>COM</sub> | Voltage at COM | | $V_{NC}$ | Voltage at NC | | V <sub>NO</sub> | Voltage at NO | | r <sub>on</sub> | Resistance between COM and NC or COM and NO ports when the channel is ON | | $\Delta r_{on}$ | Difference of r <sub>on</sub> between channels in a specific device | | r <sub>on(flat)</sub> | Difference between the maximum and minimum value of ron in a channel over the specified range of conditions | | I <sub>NC(OFF)</sub> | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the OFF state | | I <sub>NO(OFF)</sub> | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the OFF state | | I <sub>NC(ON)</sub> | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the ON state and the output (COM) open | | I <sub>NO(ON)</sub> | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the ON state and the output (COM) open | | I <sub>COM(ON)</sub> | Leakage current measured at the COM port, with the corresponding channel (COM to NO or COM to NC) in the ON state and the output (NC or NO) open | | V <sub>IH</sub> | Minimum input voltage for logic high for the control input (IN) | | $V_{IL}$ | Maximum input voltage for logic low for the control input (IN) | | $V_{I}$ | Voltage at the control input (IN) | | I <sub>IH</sub> , I <sub>IL</sub> | Leakage current measured at the control input (IN) | | t <sub>ON</sub> | Turn-on time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM, NC, or NO) signal when the switch is turning ON. | | t <sub>OFF</sub> | Turn-off time for the switch. This parameter is measured under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM, NC, or NO) signal when the switch is turning OFF. | | t <sub>BBM</sub> | Break-before-make time. This parameter is measured under the specified range of conditions and by the propagation delay between the output of two adjacent analog channels (NC and NO) when the control signal changes state. | | Q <sub>C</sub> | Charge injection is a measurement of unwanted signal coupling from the control (IN) input to the analog (NC, NO, or COM) output. This is measured in coulomb (C) and measured by the total charge induced due to switching of the control input. Charge injection, $Q_C = C_L \times \Delta V_{COM}$ , $C_L$ is the load capacitance and $\Delta V_{COM}$ is the change in analog output voltage. | | C <sub>NC(OFF)</sub> | Capacitance at the NC port when the corresponding channel (NC to COM) is OFF | | C <sub>NO(OFF)</sub> | Capacitance at the NO port when the corresponding channel (NO to COM) is OFF | | C <sub>NC(ON)</sub> | Capacitance at the NC port when the corresponding channel (NC to COM) is ON | | C <sub>NO(ON)</sub> | Capacitance at the NO port when the corresponding channel (NO to COM) is ON | | C <sub>COM(ON)</sub> | Capacitance at the COM port when the corresponding channel (COM to NC or COM to NO) is ON | | Cı | Capacitance of control input (IN) | | O <sub>ISO</sub> | OFF isolation of the switch is a measurement of OFF-state switch impedance. This is measured in dB in a specific frequency, with the corresponding channel (NC to COM or NO to COM) in the OFF state. | | X <sub>TALK</sub> | Crosstalk is a measurement of unwanted signal coupling from an ON channel to an OFF channel (NC to NO or NO to NC). This is measured in a specific frequency and in dB. | | BW | Bandwidth of the switch. This is the frequency where the gain of an ON channel is –3 dB below the DC gain. | | THD | Total harmonic distortion describes the signal distortion caused by the analog switch. This is defined as the ratio of root mean square (RMS) value of the second, third, and higher harmonic to the absolute magnitude of fundamental harmonic. | | I <sub>+</sub> | Static power-supply current with the control (IN) pin at V <sub>+</sub> or GND | ${\it Copyright @ 2025 Texas Instruments Incorporated}$ Product Folder Links: \$TS5A3157\$ ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation, see the following: · Texas Instruments, Implications of Slow or Floating CMOS Inputs ### 9.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision C (May 2025) to Revision D (July 2025) Page | C | nanges from Revision B (May 2015) to Revision C (May 2025) | Page | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Updated the Package Information table to include package lead size | 1 | | • | Updated Ron and flatness values | | | • | Included all voltage ranges into the same table and updated conditions accordingly | | | • | Updated enable timing for 1.8V, and 2.5V | | | • | Updated disable timing for 1.8V, and 2.5V | | | • | Updated bbm timing for 1.8V, 2.5V, 3.3V, and 5V | <del>7</del> | | С | hanges from Revision A (September 2004) to Revision B (May 2015) | Page | | <u>c</u> | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Definitional Modes, Application and Implementation section, Power Supply Recommendations section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable In | evice<br>on, Layout<br>formation | | <u>c</u> | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Defenctional Modes, Application and Implementation section, Power Supply Recommendations section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable In section | evice<br>on, Layout<br>formation | | <u>c</u> . | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Definitional Modes, Application and Implementation section, Power Supply Recommendations section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable In | evice<br>on, Layout<br>formation | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Defenctional Modes, Application and Implementation section, Power Supply Recommendations section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable In section | evice<br>on, Layout<br>formation | | • | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Defenctional Modes, Application and Implementation section, Power Supply Recommendations section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable In section Removed Ordering Information table. | evice<br>on, Layout<br>formation<br>1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 9-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|----------------------|--------------------|--------------|--------------------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow (5) | | (6) | | TS5A3157DBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | JC5R | | TS5A3157DBVR.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | JC5R | | TS5A3157DBVR.B | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | JC5R | | TS5A3157DCKR | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU SN NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (JC5, JCF, JCJ, JC<br>R) | | TS5A3157DCKR.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (JC5, JCF, JCJ, JC<br>R) | | TS5A3157DCKR.B | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (JC5, JCF, JCJ, JC<br>R) | | TS5A3157YZPR | Active | Production | DSBGA (YZP) 6 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | JCN | | TS5A3157YZPR.B | Active | Production | DSBGA (YZP) 6 | 3000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | JCN | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 9-Jun-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TS5A3157DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TS5A3157DCKR | SC70 | DCK | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TS5A3157YZPR | DSBGA | YZP | 6 | 3000 | 178.0 | 9.2 | 1.02 | 1.52 | 0.63 | 4.0 | 8.0 | Q1 | www.ti.com 9-Jun-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TS5A3157DBVR | SOT-23 | DBV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TS5A3157DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TS5A3157YZPR | DSBGA | YZP | 6 | 3000 | 220.0 | 220.0 | 35.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. DIE SIZE BALL GRID ARRAY #### NOTES: NanoFree Is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. 4. Falls within JEDEC MO-203 variation AB. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated