









TRF1305B2 SBOS971 - DECEMBER 2023

# TRF1305B2 Dual-Channel, DC to > 6.5-GHz, 3-dB-Bandwidth, Fully Differential Amp

#### 1 Features

- Three performance-optimized power gain variants:
  - 5 dB (TRF1305A2)
  - 10 dB (TRF1305B2)
  - 15 dB (TRF1305C2)
- Preset gain can be reduced with external resistors
- High large-signal bandwidth:
  - TRF1305B2: 7 GHz (3-dB), 6.5 GHz (1-dB)
- OP1dB (differential  $100-\Omega$  load):
  - 16 dBm (2 GHz), 12.5 dBm (4 GHz)
- OIP3: 34 dBm (2 GHz), 24 dBm (4 GHz)
- Noise Figure: 10.2 dB (2 GHz), 12 dB (4 GHz)
- Slew rate: 25 kV/µs
- Large input (±1 V) and output (±0.5 V) commonmode voltage ranges
- Flexible configurations and modes:
  - Single-ended input, differential output (S2D)
  - Differential input, differential output (D2D)
  - Single-ended output (limited performance)
  - AC- or DC-coupled input/output
  - Adjustable output common-mode voltage
  - Input common-mode range extension mode
- Supports 5-V, flexible single or split supplies
- Active power dissipation: 500 mW per channel
- Power-down for each channel

## 2 Applications

- RF sampling or GSPS ADC driver
- Test and measurement
- Wireless communications test
- High-speed data acquisition
- Oscilloscopes (DSOs)
- High speed digitizer
- Spectrum analyzer
- Vector signal transceiver (VST)
- Common-mode level shifting
- RF active balun
- I/Q mixer interface

### 3 Description

The TRF1305B2 is a very high performance, closed-loop, dual-channel RF amplifier that has an operational bandwidth from true-dc to > 6.5 GHz. The device has excellent performance to drive high-speed, high-performance ADCs, such as the ADC12DJ5200RF and ADC32RF5x with a dc- or accoupled interface. The amplifier is optimized for use in RF, zero and complex IF, and high-speed time-domain applications. The device is optimized for performance in the preset gain configuration. If a lower-than-preset gain is desired, use external resistors.

The TRF1305B2 features a VOCM pin that allows setting different output common-mode and input common-mode voltages (for example, for levelshifting or for most IQ down-converter ADC-interface applications that have differing dc common-mode voltages). The floating 2-rail split or single-supply option, and a MODE pin that allows extending the input common-mode range closer to the supplies. High channel-to-channel isolation allows the device to be used in a complex IQ transmit or receive signal chain without loss of signal integrity.

The TRF1305B2 has a feature to power down each channel individually. The device is fabricated in TI's proprietary advanced BiCMOS process and is available in a space-saving, 2.5-mm × 3.0-mm, 16-pin, WQFN-FCRLF package.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | D2D POWER GAIN | PACKAGE <sup>(2)</sup>                  |
|----------------------------|----------------|-----------------------------------------|
| TRF1305A2 (3)              | 5 dB           | D) (D                                   |
| TRF1305B2                  | 110 dB         | RYP<br>(WQFN-FCRLF, 16)                 |
| TRF1305C2 (3)              | 15 dB          | (************************************** |

- See the Device Comparison Table. (1)
- For more information, see Section 11. (2)
- Preview information (not Production Data).



TRF1305 Driving a High-Speed ADC



## **Table of Contents**

| 1 Features                                 | 1  | 7.4 Device Functional Modes                         | 16 |
|--------------------------------------------|----|-----------------------------------------------------|----|
| 2 Applications                             | 1  | 8 Application and Implementation                    | 18 |
| 3 Description                              | 1  | 8.1 Application Information                         | 18 |
| 4 Device Comparison                        | 2  | 8.2 Typical Application                             |    |
| 5 Pin Configuration and Functions          | 3  | 8.3 Power Supply Recommendations                    | 23 |
| 6 Specifications                           | 4  | 8.4 Layout                                          | 23 |
| 6.1 Absolute Maximum Ratings               |    | 9 Device and Documentation Support                  |    |
| 6.2 ESD Ratings                            | 4  | 9.1 Receiving Notification of Documentation Updates | 25 |
| 6.3 Recommended Operating Conditions       | 4  | 9.2 Support Resources                               | 25 |
| 6.4 Thermal Information                    | 4  | 9.3 Trademarks                                      | 25 |
| 6.5 Electrical Characteristics - TRF1305B2 | 5  | 9.4 Electrostatic Discharge Caution                 | 25 |
| 6.6 Typical Characteristics - TRF1305B2    | 8  | 9.5 Glossary                                        | 25 |
| 7 Detailed Description                     | 14 | 10 Revision History                                 | 25 |
| 7.1 Overview                               |    | 11 Mechanical, Packaging, and Orderable             |    |
| 7.2 Functional Block Diagram               | 14 | Information                                         | 25 |
| 7.3 Feature Description                    |    |                                                     |    |

# **4 Device Comparison**

| DEVICE    | CHANNEL COUNT | GAIN  | PACKAGE        |
|-----------|---------------|-------|----------------|
| TRF1305A1 | 1             | 15 dB | RPV (WQFN, 12) |
| TRF1305B1 | 1             | 10 dB | RPV (WQFN, 12) |
| TRF1305C1 | 1             | 5 dB  | RPV (WQFN, 12) |
| TRF1305A2 | 2             | 15 dB | RYP (WQFN, 16) |
| TRF1305B2 | 2             | 10 dB | RYP (WQFN, 16) |
| TRF1305C2 | 2             | 5 dB  | RYP (WQFN, 16) |



## **5 Pin Configuration and Functions**



Figure 5-1. RYP Package (Dual-Channel), 16-Pin WQFN-FCRLF (Top View)

Table 5-1. Pin Functions

|                | PIN            | TYPE(1)                                                 | DECODINE                                                                                                                                                        |
|----------------|----------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME           | NO.            | IYPE                                                    | DESCRIPTION                                                                                                                                                     |
| INM1           | 1              | I                                                       | Negative side of differential input signal for Channel 1 (Ch1).                                                                                                 |
| INM2           | 5              | I                                                       | Negative side of differential input signal for Channel 2 (Ch2).                                                                                                 |
| INP1           | 2              | I                                                       | Positive side of differential input signal for Channel 1 (Ch1).                                                                                                 |
| INP2           | 4              | I                                                       | Positive side of differential input signal for Channel 2 (Ch2).                                                                                                 |
| MODE           | 7              | I                                                       | Mode selection pin. For details, see Section 7.4.1.                                                                                                             |
| OUTM1          | 12             | 0                                                       | Negative side of differential output signals for Ch1.                                                                                                           |
| OUTM2          | 10             | 0                                                       | Negative side of differential output signals for Ch2.                                                                                                           |
| OUTP1          | 13             | O Positive side of differential output signals for Ch1. |                                                                                                                                                                 |
| OUTP2          | 9              | 0                                                       | Positive side of differential output signals for Ch2.                                                                                                           |
| PD1            | 16             | I                                                       | Power-down signal for Ch1, referenced to thermal pad. Supports both 1.8-V and 3.3-V logic. Logic 0 or open = channel enabled. Logic 1 = channel powered down.   |
| PD2            | 6              | I                                                       | Power-down signal for Ch2, referenced to thermal pad. Supports both 1.8-V and 3.3-V Logic. Logic 0 or open = channel enabled. Logic 1 = channel powered down.   |
| REF            | A1, A2, A3, A4 | _                                                       | Reference for RF signals and PD control voltage. Connect to same potential as the thermal pad.                                                                  |
| VOCM           | 15             | I                                                       | Output common-mode voltage input pin. Common for both channels. Floating the pin sets the output common-mode voltage to $V_{S-}$ + 2.5 V.                       |
| VS-            | 3, 11          | Р                                                       | Negative supply pin. Common for both channels.                                                                                                                  |
| VS1+           | 14             | Р                                                       | Positive supply pin for Ch1. V <sub>S1+</sub> must be equal to V <sub>S2+</sub> .                                                                               |
| VS2+           | 8              | Р                                                       | Positive supply pin for Ch2. V <sub>S1+</sub> must be equal to V <sub>S2+</sub> .                                                                               |
| Thermal<br>Pad | 17, 18, 19     | _                                                       | PAD. Reference for RF signals and PD control voltage. Also serves as thermal pads Connect to heat-dissipating $V_{S-}$ (recommended) or GND plane on the board. |

(1) I = input, P = power, O = output



### **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                     |                                                                    | MIN                  | MAX                   | UNIT |
|-------------------------------------|--------------------------------------------------------------------|----------------------|-----------------------|------|
| V <sub>S-</sub>                     | Negative supply voltage, referenced to thermal pad                 | -3                   | 3                     | V    |
| V <sub>S1+</sub> , V <sub>S2+</sub> | Positive supply voltage                                            | -0.3                 | V <sub>S-</sub> + 5.5 | V    |
| V <sub>S</sub>                      | Total supply voltage, $V_S = V_{S+} - V_{S-}$                      | -0.3                 | 5.5                   | V    |
| P <sub>IN</sub>                     | Input RF power                                                     |                      | 20                    | dBm  |
| V                                   | PD pin voltage, referenced to thermal pad, V <sub>S+</sub> ≥ 3.3 V | -0.3                 | 3.6                   | V    |
| V <sub>PD</sub>                     | PD pin voltage, referenced to thermal pad, V <sub>S+</sub> < 3.3 V | -0.3                 | V <sub>S+</sub> + 0.3 | V    |
| V <sub>OCM</sub>                    | VOCM pin voltage                                                   | V <sub>S-</sub> + 1  | V <sub>S-</sub> + 4   | V    |
| V <sub>MODE</sub>                   | MODE pin voltage                                                   | V <sub>S-</sub> -0.3 | V <sub>S-</sub> + 3.3 | V    |
| TJ                                  | Junction temperature                                               | -40                  | 150                   | °C   |
| T <sub>stg</sub>                    | Storage temperature                                                | -40                  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT     |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|----------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | ±1000 |          |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | <b>v</b> |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

| ·               | 3 1 3 ( )                                     | MIN  | NOM | MAX | UNIT |
|-----------------|-----------------------------------------------|------|-----|-----|------|
| V <sub>S+</sub> | Positive supply voltage                       | 2.5  |     | 5   | V    |
| V <sub>S-</sub> | Negative supply voltage                       | -2.5 |     | 0   | V    |
| Vs              | Total supply voltage, $V_S = V_{S+} - V_{S-}$ |      | 5   |     | V    |
| TJ              | Junction temperature                          | -40  |     | 125 | °C   |

### **6.4 Thermal Information**

|                      |                                              | TRF1305x2        |      |
|----------------------|----------------------------------------------|------------------|------|
|                      | THERMAL METRIC(1)                            | RYP (WQFN-FCRLF) | UNIT |
|                      |                                              | 16 PINS          |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 51.8             | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 24.5             | °C/W |
| R <sub>0JB</sub>     | Junction-to-board thermal resistance         | 14.5             | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 1.4              | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 14.3             | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 10.7             | °C/W |

(1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TRF1305B2



### 6.5 Electrical Characteristics - TRF1305B2

at  $T_A$  = 25°C,  $V_{S+}$  = 5 V,  $V_{S-}$  = 0 V, floating VOCM, PDx, and MODE pins,  $V_{ICM}$  = midsupply, D2D ac-coupled input/output with differential source impedance ( $Z_S$ ) = 100  $\Omega$ , differential output load ( $Z_L$ ) = 100  $\Omega$ , external input resistor network (see Figure 8-3), and resistor network included as part of DUT specifications (unless otherwise noted)

|                   | PARAMETER                             | TEST CONDITIONS                                                | MIN TYP | MAX | UNIT |
|-------------------|---------------------------------------|----------------------------------------------------------------|---------|-----|------|
| AC PER            | FORMANCE                              |                                                                |         | I.  |      |
|                   | Small-signal 3-dB bandwidth           |                                                                | 7.6     |     |      |
| SSBW              | Small-signal 1-dB bandwidth           | P <sub>IN</sub> = –20 dBm at each input                        | 6.5     |     | GHz  |
| 0014              | Large-signal 3-dB bandwidth           | 515 11 5 6 15                                                  | 7       |     | 011  |
| LSBW              | Large-signal 1-dB bandwidth           | Differential P <sub>IN</sub> = –3 dBm                          | 6.5     |     | GHz  |
| 004               | Power gain                            | f = 4 GHz                                                      | 9.8     |     | 4D   |
| S21               | Gain variation over temperature       | f = 4 GHz, T <sub>A</sub> = -40°C to +85°C                     | 0.7     |     | dB   |
| S11               | Input return loss                     | f = 10 MHz to 7.5 GHz                                          | -10     |     | dB   |
| S12               | Reverse isolation                     | f < 10 GHz (when enabled)                                      | -20     |     | dB   |
| G <sub>IMB</sub>  | Differential gain imbalance           | f < 5 GHz, S2D, P <sub>IN</sub> = –20 dBm with 50-Ω            | ±0.2    |     | dB   |
| PH <sub>IMB</sub> | Differential phase imbalance          | source impedance                                               | ±2      |     | ٥    |
|                   |                                       | f = 500 MHz                                                    | 15.7    |     |      |
|                   | Output 1-dB compression point         | f = 1 GHz                                                      | 16      |     | dBm  |
| 2D4.4D            |                                       | f = 2 GHz                                                      | 16      |     |      |
| OP1dB             |                                       | f = 3 GHz                                                      | 15      |     |      |
|                   |                                       | f = 4 GHz                                                      | 12.5    |     |      |
|                   |                                       | f = 5 GHz                                                      | 11.3    |     |      |
|                   | Second-order harmonic distortion      | f = 500 MHz, V <sub>O</sub> = 2 V <sub>PP</sub>                | -73     |     | dBc  |
|                   |                                       | f = 1 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -70     |     |      |
| HD2               |                                       | f = 2 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -60     |     |      |
|                   |                                       | f = 3 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -55     |     |      |
|                   |                                       | f = 4 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -46     |     |      |
|                   |                                       | f = 500 MHz, V <sub>O</sub> = 2 V <sub>PP</sub>                | -68     |     |      |
|                   |                                       | f = 1 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -60     |     |      |
| HD3               | Third-order harmonic distortion       | f = 2 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -55     |     | dBc  |
|                   |                                       | f = 3 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -53     |     |      |
|                   |                                       | f = 4 GHz, V <sub>O</sub> = 2 V <sub>PP</sub>                  | -47     |     |      |
|                   |                                       | f = 500 MHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing | 75      |     | dBm  |
|                   |                                       | f = 1 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing   | 72      |     |      |
| OIP2              | Output accord order intersect to just | f = 2 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing   | 60      |     |      |
| JIFZ              | Output second-order intercept point   | f = 3 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing   | 53      |     |      |
|                   |                                       | f = 4 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing   | 45      |     |      |
|                   |                                       | f = 5 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing   | 49      |     |      |



### 6.5 Electrical Characteristics - TRF1305B2 (continued)

at  $T_A$  = 25°C,  $V_{S+}$  = 5 V,  $V_{S-}$  = 0 V, floating VOCM, PDx, and MODE pins,  $V_{ICM}$  = midsupply, D2D ac-coupled input/output with differential source impedance ( $Z_S$ ) = 100  $\Omega$ , differential output load ( $Z_L$ ) = 100  $\Omega$ , external input resistor network (see Figure 8-3), and resistor network included as part of DUT specifications (unless otherwise noted)

|                     | PARAMETER                                                       | TEST CONDITIONS                                                                                    | MIN TYP               | MAX                   | UNIT     |  |
|---------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------|--|
|                     |                                                                 | f = 500 MHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing                                     | 43.5                  |                       |          |  |
|                     |                                                                 | f = 1 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing                                       | 39.2                  |                       |          |  |
| OIP3                | Output third-order intercept point                              | f = 2 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing                                       | 34                    |                       | dBm      |  |
| 011 3               |                                                                 | f = 3 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing                                       | 30.5                  |                       |          |  |
|                     |                                                                 | f = 4 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing                                       | 24                    |                       |          |  |
|                     |                                                                 | f = 5 GHz, P <sub>O</sub> = 1 dBm per tone,<br>2-MHz spacing                                       | 21                    |                       |          |  |
|                     |                                                                 | f = 500 MHz                                                                                        | 8.4                   |                       |          |  |
|                     |                                                                 | f = 1 GHz                                                                                          | 8.8                   |                       |          |  |
| NF                  | Noise figure                                                    | f = 2 GHz                                                                                          | 10.2                  |                       | dB       |  |
|                     |                                                                 | f = 4 GHz                                                                                          | 12                    |                       |          |  |
|                     |                                                                 | f = 5 GHz                                                                                          | 12.4                  |                       |          |  |
|                     |                                                                 | f = 500 MHz                                                                                        | -155.6                |                       |          |  |
|                     |                                                                 | f = 1 GHz                                                                                          | -155.2                |                       |          |  |
| NSD                 | Output noise spectral density                                   | f = 2 GHz                                                                                          | -153.8                |                       | dBm/Hz   |  |
|                     |                                                                 | f = 4 GHz                                                                                          | -152                  |                       |          |  |
|                     |                                                                 | f = 5 GHz                                                                                          | -151.6                |                       |          |  |
| DC PERF             | ORMANCE                                                         |                                                                                                    |                       |                       |          |  |
| V <sub>OD-MAX</sub> | Max differential output voltage                                 | f = 1 GHz                                                                                          | 4                     |                       | $V_{PP}$ |  |
|                     | Slew rate                                                       | 2-V V <sub>O</sub> step, S2D configuration,<br>V <sub>S+</sub> = 2.5 V, V <sub>S-</sub> = $-2.5$ V | 25                    |                       | kV/μs    |  |
|                     | Output differential offset voltage                              |                                                                                                    | ±3                    |                       | mV       |  |
|                     | Overdrive recovery time                                         | From 2 × overdrive of each SE output to each output voltage settling to < ±50 mV                   | 6                     |                       | ns       |  |
| соммо               | N-MODE                                                          |                                                                                                    |                       |                       |          |  |
| V <sub>ICM</sub>    | Input common-mode voltage                                       | Default range <sup>(1)</sup>                                                                       | V <sub>S-</sub> + 1.5 | V <sub>S-</sub> + 3.5 | V        |  |
| V <sub>OCM</sub>    | Output common-mode voltage                                      |                                                                                                    | V <sub>S-</sub> + 2   | V <sub>S-</sub> + 3   | V        |  |
|                     | Output common-mode offset voltage from V <sub>OCM</sub> voltage |                                                                                                    | ±10                   |                       | mV       |  |
| IMPEDAN             | NCE                                                             |                                                                                                    |                       |                       |          |  |
| Z <sub>in-SE</sub>  | Single ended input impedance                                    | At INPx pin with appropriate termination on INMx pin                                               | 47                    |                       | Ω        |  |
| Z <sub>O-DIFF</sub> | Differential output impedance                                   | f = near dc                                                                                        | 8                     |                       | Ω        |  |
|                     | II.                                                             | II.                                                                                                |                       |                       |          |  |

Product Folder Links: TRF1305B2

Submit Document Feedback



### 6.5 Electrical Characteristics - TRF1305B2 (continued)

at  $T_A$  = 25°C,  $V_{S+}$  = 5 V,  $V_{S-}$  = 0 V, floating VOCM, PDx, and MODE pins,  $V_{ICM}$  = midsupply, D2D ac-coupled input/output with differential source impedance ( $Z_S$ ) = 100  $\Omega$ , differential output load ( $Z_L$ ) = 100  $\Omega$ , external input resistor network (see Figure 8-3), and resistor network included as part of DUT specifications (unless otherwise noted)

| PARAMETER                             | TEST CONDITIONS                                                                                                                                                                                               | MIN TYP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MAX                                   | UNIT                                  |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|--|
| EL-TO-CHANNEL PERFORMANCE             |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                                     |                                       |  |
| Channel to channel amplitude matching | f < 2 GHz                                                                                                                                                                                                     | 0.05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       | dB                                    |  |
| Channel-to-channel amplitude matching | f < 5 GHz                                                                                                                                                                                                     | 0.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       | uБ                                    |  |
| Isolation                             | f < 2 GHz                                                                                                                                                                                                     | <b>–</b> 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                       | ٩D                                    |  |
| isolation                             | f < 5 GHz                                                                                                                                                                                                     | -50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       | dB                                    |  |
| SUPPLY                                |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |                                       |  |
|                                       | Both channels active                                                                                                                                                                                          | 180                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       |                                       |  |
| Active quiescent current              | One channel active, other is powered down                                                                                                                                                                     | 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       | mA                                    |  |
| Power-down quiescent current          | Both channels powered down                                                                                                                                                                                    | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | mA                                    |  |
| DOWN                                  |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |                                       |  |
| PD pin logic high                     | Referenced to PAD, see Section 6.1                                                                                                                                                                            | 1.35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       | V                                     |  |
| PD pin logic low                      | Referenced to PAD, see Section 6.1                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0.3                                   | V                                     |  |
| DD bigs current (current on DD pin)   | PD = high (1.8-V logic)                                                                                                                                                                                       | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                       |  |
| PD bias current (current on PD pin)   | PD = high (3.3-V logic)                                                                                                                                                                                       | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | μA                                    |  |
| Turn-on time                          | From 50% V <sub>PD</sub> transition to 90% RF out                                                                                                                                                             | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | ns                                    |  |
| Turn-off time                         | From 50% V <sub>PD</sub> transition to 10% RF out                                                                                                                                                             | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | ns                                    |  |
|                                       | Channel-to-channel amplitude matching Isolation  SUPPLY  Active quiescent current  Power-down quiescent current  DOWN  PD pin logic high  PD pin logic low  PD bias current (current on PD pin)  Turn-on time | Channel-to-channel amplitude matching  Channel-to-channel amplitude matching  Isolation  F < 2 GHz  f < 5 GHz  f < 5 GHz  SUPPLY  Both channels active One channel active, other is powered down  Power-down quiescent current  Both channels powered down  Pown  Po pin logic high  Referenced to PAD, see Section 6.1  PD pin logic low  Referenced to PAD, see Section 6.1  PD bias current (current on PD pin)  PD = high (1.8-V logic)  PD = high (3.3-V logic)  Turn-on time  From 50% V <sub>PD</sub> transition to 90% RF out | Channel-to-channel amplitude matching | Channel-to-channel amplitude matching |  |

<sup>(1)</sup>  $V_{ICM}$  range can be extended closer to  $V_{S+}$  or  $V_{S-}$  in D2D configuration. See Section 7.4.1 for more details.



### 6.6 Typical Characteristics - TRF1305B2























### 7 Detailed Description

### 7.1 Overview

The TRF1305A2 TRF1305B2 TRF1305C2 (TRF1305x2) devices are dual-channel, high-performance fully differential amplifiers optimized for very wideband signals from dc to > 6.5 GHz. This device family is primarily designed to interface with high-speed and RF data converters that often require differential input (ADCs) and output (DACs) signaling. The TRF1305x2 can be dc or ac coupled, and configured as single-ended input and differential output (S2D) or differential input and differential output (D2D). The devices feature an output common-mode pin (VOCM) that allows the flexibility to set a desired common-mode output voltage. The VOCM pin sets the same output common-mode voltage for both shared channels. The amplifier allows the data converters to interface with a dc-coupled IQ demodulator or modulator if used in a direct conversion system. The TRF1305x2 family comes in three preset power gain variants (15 dB, 10 dB, and 5 dB), and has a closed-loop feedback-amplifier architecture.

The devices are powered using two-rail supplies with a typical differential voltage of 5 V between the positive and negative supplies, and usable in split- or single-supply configurations. A power-down feature is also available that allows each amplifier channel to be powered down individually.

The output of the amplifiers is low impedance. Appropriate external series termination can be used to match to an arbitrary impedance.

### 7.2 Functional Block Diagram

This section shows the functional block diagram of the dual-channel TRF1305x2. The output common-mode control pin is common for both channels.

There are certain common internal circuits that are powered by both VS1+ and VS2+. Therefore, short both VS1+ and VS2+ on the board and supply both with a voltage even if only one channel is used. The negative supply,  $V_{S-}$ , is shared by both the channels.



Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



### 7.3 Feature Description

The TRF1305x2 includes the following key features:

- Two-rail floating supply with supply-independent thermal pads
  - Connect thermal pads to V<sub>S</sub> or GND
  - For best performance in the S2D configuration, connect the thermal pads to  $V_{S-}$
  - RF signals and PDx pins referenced to thermal pads
- Single-supply or split-supply operation
- Supports single-ended and differential input configurations
- · Performance-optimized preset fixed-gain variants
- Output common-mode control
- · Input common-mode range selection by pullup resistor
- MODE pin: V<sub>ICM</sub> range extension closer to V<sub>S+</sub> or V<sub>S-</sub> modes
- · Digital-logic-controllable power-down option

#### 7.3.1 Fully Differential Amplifier

The TRF1305x2 is a voltage-feedback fully differential amplifier (FDA) with wide bandwidth. The amplifier is designed for a differential power gain of 15 dB, 10 dB, or 5 dB depending on the device variant. This amplifier has excellent time-domain specifications with high slew rate, high input and output common-mode ranges, and fast transient settling time.

The output average voltage (common-mode) of the FDA device is controlled by a separate common-mode loop. The target output common-mode voltage is set by the VOCM input pin.

#### 7.3.2 Output Common-Mode Control

Figure 7-1 shows a functional diagram of the output common-mode control. Internally the VOCM pin sees an LDO output voltage that is equal to  $V_{S-}$  + 2.5 V connected through a 2.5-k $\Omega$  resistor.

Floating the VOCM pin is allowed. The output common-mode voltage at the output pins, OUTPx and OUTMx, defaults to the LDO output voltage of  $V_{S-}$  + 2.5 V when VOCM pin is floated. Floating the VOCM pin results in a  $V_{OCM}$  voltage equal to midsupply when  $V_S$  = 5 V. If the VOCM pin is driven, then drive the pin from a low-impedance source. Limit the value of  $R_{OCM}$  to less than 25  $\Omega$  for accurate reflection of the forced  $V_{OCM}$  voltage at the device outputs.



Figure 7-1. Output Common-Mode Control



4

#### 7.3.3 Internal Resistor Configuration

Figure 7-2 shows the internal resistor configurations of TRF1305x2. Table 7-1 provides the values of these resistors for different gain variants.



Figure 7-2. TRF1305x2 Internal Resistor Configuration

| DEVICE NAME | GAIN (dB) | R <sub>G</sub> (Ω) | R <sub>F</sub> (Ω) | R <sub>O</sub> (Ω) |  |  |  |  |
|-------------|-----------|--------------------|--------------------|--------------------|--|--|--|--|
| TRF1305A2   | 15        | 6.25               | 258                | 4                  |  |  |  |  |
| TRF1305B2   | 10        | 12.5               | 161                | 4                  |  |  |  |  |

17

97

Table 7-1. Resistor Values

#### 7.4 Device Functional Modes

5

#### **7.4.1 MODE Pin**

TRF1305C2

The TRF1305x2 have additional useful features that can be configured using the MODE pin. To select the device mode, either connect a ±2% maximum tolerance pullup resistor between the MODE pin and VS2+, or force a voltage on the MODE pin. Internally, the MODE pin is referenced to  $V_{S-}$  through a 3-k $\Omega$  resistor (see Section 7.2). The selected mode applies to both channels.

Table 7-2 provides the value of the pullup resistor for each mode, the expected voltage, V<sub>MODE</sub>, at the MODE pin when the pullup resistor is used or the necessary V<sub>MODE</sub> voltage to set the device mode, and the mode configurations. The V<sub>MODE</sub> voltage thresholds are approximately midway between the adjacent modes typical V<sub>MODE</sub> voltage. If the mode functionality is used, use a decoupling capacitor on the MODE pin.

Table 7-2. MODE Pin Configuration

| MODE NUMBER | TRF1305x2:<br>PULLUP RESISTOR TO VS2+<br>(±2% MAXIMUM TOLERANCE)           | PULLUP RESISTOR TO VS2+ MODE PIN VOLTAGE, |                                                                     |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--|
| 0           | OPEN                                                                       | V <sub>S-</sub>                           | Default V <sub>ICM</sub> range                                      |  |  |  |  |  |
| 1           | 25.6 kΩ                                                                    | V <sub>S-</sub> + 0.5 V                   | Low side, extends V <sub>ICM</sub> range closer to V <sub>S</sub> _ |  |  |  |  |  |
| 2           | 12.8 kΩ                                                                    | V <sub>S-</sub> + 0.95 V                  | High side, extends V <sub>ICM</sub> range closer to V <sub>S+</sub> |  |  |  |  |  |
| N/A         | N/A Do not use pullup resistor < 10 kΩ or set $V_{MODE} > V_{S-} + 1.15 V$ |                                           |                                                                     |  |  |  |  |  |

To switch the mode without turning the supplies off, use a switch or MUX connected between the pullup resistor options and VS2+, or force a mode-appropriate V<sub>MODE</sub> voltage. However, powering down the device using the power-down feature between mode changes is preferred. The low-side and high-side V<sub>ICM</sub> range extension modes source and sink currents, respectively (see also Section 7.4.1.1). Ensure that the external circuitry is ready to sink or source these currents before the device is put in the active mode from the powered-down state.

Product Folder Links: TRF1305B2



### 7.4.1.1 Input Common-Mode Extension

The TRF1305x2 supports a  $V_{ICM}$  voltage closer to either  $V_{S+}$  or  $V_{S-}$  voltage than the default specified input common-mode range in Section 6.5, when configured in one of the  $V_{ICM}$  extension modes. The  $V_{ICM}$  extension mode can only be used in D2D configuration.

When configured in the low-side  $V_{ICM}$  extension mode, TRF1305B2 supports a 450 mV lower input common-mode voltage than the default option. For example, the lower limit of  $V_{ICM}$  voltage range extends from a default value of  $V_{S-}$  + 1.5 V to  $V_{S-}$  + 1.05 V for the TRF1305B2 variant, and the higher limit also shifts lower from a default value of  $V_{S-}$  + 3.5 V to  $V_{S-}$  + 3.05 V. At the lowest  $V_{ICM}$  voltage, approximately 15 mA current must be sunk by the external circuitry connected to the INPx and INMx pins.

When configured in the high-side  $V_{ICM}$  extension mode, TRF1305B2 supports a 450 mV higher input common-mode voltage than the default option. For example, the higher limit of  $V_{ICM}$  voltage range extends from a default value of  $V_{S-} + 3.5$  V to  $V_{S-} + 3.95$  V for the TRF1305B2 variant, and the lower limit also shifts up from a default of  $V_{S-} + 1.5$  V to  $V_{S-} + 1.95$  V. At the highest  $V_{ICM}$  voltage, approximately 15 mA current must be sourced by the external circuitry connected to the INPx and INMx pins.

Either resistors connected to supplies or external current sources can be used to sink or source the currents flowing out or into to the INPx and INMx pins during the low-side or high-side  $V_{ICM}$  extension modes, respectively.

#### 7.4.2 Power-Down Mode

The TRF1305x2 have two bias modes, active and power-down, that are controlled by the voltage on the PD pin. The PD pin is referenced to thermal pad through a 200-k $\Omega$  resistor; see also Section 7.2. If the V<sub>S+</sub>  $\geq$  3.3 V configuration is used, ensure that the PD voltage does not exceed the *Absolute Maximum Ratings* in case the high PD voltage is derived from V<sub>S+</sub>.

With PD1 and PD2, control each channel independently, and individually power down each channel. Both 1.8-V and 3.3-V digital logic is supported for power down control.



## 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

### 8.1.1 Input and Output Interface Considerations

### 8.1.1.1 Single-Ended Input

In the single-ended input configuration, one of the amplifier input pins is driven from a source while the other input is terminated with an external resistor. Figure 8-1 shows an ac-coupled, single-ended input configuration driven from and matched to a  $50-\Omega$  source. Figure 8-1 shows how the non-driven INM pin is terminated with a  $50-\Omega$  external resistor to match to a source with the same  $50-\Omega$  impedance at the INP pin. The shown configuration works for all gain versions of TRF1305x2.

To configure the design in Figure 8-1 for single-ended, dc-coupled input, replace the ac-coupling capacitors with shorts, and externally bias both INP and INM pins to a voltage close to the mid-supply or within the common-mode limits of the amplifier.



Figure 8-1. AC-Coupled, Single-Ended Input Matched to a 50  $\Omega$  Source

#### 8.1.1.2 Differential Input

Figure 8-2 shows how a simple network consisting of three resistors is used to match the differential input to a  $100-\Omega$  differential source. Though the  $1-k\Omega$  shunt resistor,  $R_{IN\_SH}$ , does not have any impact at dc to low frequencies, the resistor is necessary to get the full wideband performance from TRF1305x2. Figure 8-3 shows the configuration for ac-coupled differential input designs. The resistors values shown in Figure 8-2 and Figure 8-3 work for all gain versions of the TRF1305x2 for an  $100-\Omega$  input match to a  $100-\Omega$  differential source.

Use small foot-print resistors (0201 preferred), and RF quality for high frequency matching.





Figure 8-2. DC-Coupled Differential Input Matched to a 100-Ω Differential Source



Figure 8-3. AC-Coupled Differential Input Matched to a 100-Ω Differential Source

### 8.1.1.3 DC Coupling Considerations

The TRF1305x2 accepts a wide range of input dc common-mode (CM) voltages. Take into consideration the dc current loading of the source when the TRF1305x2 is dc-coupled at the input. Figure 8-4 shows that when the input CM voltage,  $V_{ICM}$ , is different than the output CM voltage,  $V_{OCM}$ , a net dc current flow from or to the source occurs. Equation 1 shows the relationship that the source or sink current,  $I_{CM}$ , has with the input and output CM voltages:



Figure 8-4. Net DC Current Flow When Input and Output Common-Mode Voltages are not Equal



### 8.1.2 Gain Adjustment With External Resistors in a Differential Input Configuration

The TRF1305x2 allow minor gain adjustments by configuring the input external resistive network that is part of the differential input configuration. Figure 8-5 shows the external input network that comprises of a shunt resistor,  $R_{\text{IN\_SH}}$ , and two series input resistors,  $R_{\text{IN\_SER}}$ , connected to the input pins of the amplifier.



Figure 8-5. Gain Adjustment With External Resistor Network

Table 8-1 provides resistor configurations for a  $100-\Omega$  differential source impedance.

| TRF1305B2                                                                |      |    |  |  |  |  |  |  |  |
|--------------------------------------------------------------------------|------|----|--|--|--|--|--|--|--|
| POWER GAIN (dB) $R_{\text{IN\_SH}}(\Omega)$ $R_{\text{IN\_SER}}(\Omega)$ |      |    |  |  |  |  |  |  |  |
| 10                                                                       | 1000 | 25 |  |  |  |  |  |  |  |
| 9                                                                        | 408  | 30 |  |  |  |  |  |  |  |
| 8                                                                        | 267  | 35 |  |  |  |  |  |  |  |
| 7                                                                        | 204  | 41 |  |  |  |  |  |  |  |
| 6                                                                        | 169  | 47 |  |  |  |  |  |  |  |
| 5                                                                        | 146  | 54 |  |  |  |  |  |  |  |

Table 8-1. Resistor Table for  $R_s = 100 \Omega$ 

Use external resistive attenuation network only for small gain adjustments because there is a dB-to-dB noise figure degradation with the resistive attenuators. Use an amplifier version that requires minimal attenuation for achieving the overall gain.

For example, to realize 10-dB overall gain with  $R_S = 100-\Omega$  differential, the two options are:

- 1. TRF1305B2 with R<sub>IN SH</sub> = 1000  $\Omega$  and R<sub>IN SER</sub> = 25- $\Omega$  resistors
- 2. TRF1305A2 with R<sub>IN SH</sub> = 125  $\Omega$  and R<sub>IN SER</sub> = 49- $\Omega$  resistors

Option 1 is recommended because the NF is better by approximately 3 dB compared to option 2.



### 8.2 Typical Application

#### 8.2.1 TRF1305x2 as ADC Driver in a Zero-IF Receiver



Figure 8-6. TRF1305x2 as ADC Driver in a Zero-IF Receiver

Consider a zero-IF (direct down conversion) application in which an IQ demodulator is interfaced to a pair of ADCs. The TRF1305x2 is used here as an interface amplifier between the demodulator and the ADCs. The dc common-mode of the demodulator output and ADC input are different. The TRF1305x2 dc couples the demodulator to ADC without degrading the signal integrity of the signal chain.

#### 8.2.1.1 Design Requirements

The primary design requirement for an IQ demodulator application is to interface a pair of passive mixers with an RF ADC. The mixers have a 0-V common-mode voltage. The ADC requires an input common-mode voltage of 1.2 V with full-scale swing of  $1.35 \text{ V}_{PP}$ . Choose the power supplies, and design the input/output network for the TRF1305x2 as the ADC driver amplifier, to perform the dc level shifting and amplification function.

#### 8.2.1.2 Detailed Design Procedure

The first step is to choose the TRF1305x2 supplies. Ensure that the midsupply voltage,  $V_{\text{MIDSUPPLY}}$ , is between the ADC common-mode (CM) voltage and the mixer CM voltage.  $V_{\text{MIDSUPPLY}}$  is typically positioned closer to the ADC CM because the output CM range of the amplifier is less than the input CM range. Ensure that the dc of the signal at the input and output of the amplifier are within the valid operating common-mode voltage range. Use the MODE pin for cases where an extended range of the input CM is required.



Figure 8-7. Choosing Supply Voltages with Given Common-Mode Voltages



Figure 8-7 shows how  $V_{\text{MIDSUPPLY}}$  is chosen to be 0.8 V, so that the amplifier input has a CM offset from  $V_{\text{MIDSUPPLY}}$  of 0.8 V and output has a CM offset from  $V_{\text{MIDSUPPLY}}$  of 0.4 V (1.2 V - 0.8 V). The CM offsets are within the valid common-mode range of the amplifier, so the supplies of the TRF1305B2 are chosen to be  $V_{\text{S+}}$  = 3.3 V (0.8 V + 2.5 V) and  $V_{\text{S-}}$  = -1.7 V (0.8 V - 2.5 V). Further optimization in the choice of supply is possible by selecting the input and output CM voltages for the best OIP3 performance. Section 8.2.1.3 has contour graphs that show OIP3 across input and output common-mode voltages.

The output CM is greater than the input CM; therefore, a net 6.9-mA ((1.2 V - 0 V) / (161  $\Omega$  + 12.5  $\Omega$ )) do current flows from the output to input through the internal feedback resistors. Depending on the choice of the passive mixer, this current can required to be sunk outside the mixer so that the bias conditions of the mixer are not disturbed. A 250- $\Omega$  pulldown resistor connected to the INP pin to -1.7 V supply is adequate. If the 6.9-mA dc current is sourced entirely from the amplifier, then the output headroom can be affected. Therefore, source the current externally from the supply using a pair of pullup resistors connected to the amplifier outputs. 300- $\Omega$  pullup resistors from OUTP and OUTM to 3.3 V are adequate.

The I-channel mixer output has a  $50-\Omega$  port and is connected to the amplifier INP pin through a small  $(4.7~\Omega)$  series resistor. The INM pin is terminated to ground through a  $55-\Omega$  resistor and to -1.7~V through a  $250-\Omega$  resistor. This configuration makes sure that the impedance the amplifier sees at the input pins is the same at both INP and INM pins. The impedance of the mixer is close to  $43~\Omega$  and provides better than a -20-dB return loss (theoretically). Be aware that there is some drop in the gain due to these resistor networks. Also, the values of the resistors chosen in Figure 8-6 are a good starting point; in practice, some adjustment is often needed to simultaneously meet the dc conditions and the RF performance.

At the amplifier output,  $50-\Omega$  series resistors are used to match to the antialiasing filter with  $100-\Omega$  differential input impedance. The filter output is connected to ADC with appropriate matching. Figure 8-6 only shows the I-channel; the Q-channel has an identical configuration.

#### 8.2.1.3 Application Curves



Figure 8-8. OIP3 Across Input and Output Common-Mode Voltage



Figure 8-9. OIP3 Across Input and Output Common-Mode Voltage



### 8.3 Power Supply Recommendations

#### 8.3.1 Supply Voltages

For the TRF1305x2, short both the VS1+ and VS2+ supply pins together to the same voltage for proper device operation. The typical differential supply between VS+ and VS- is 5 V. The VS+ and VS- supply pins can be floated with respect to the thermal pad within the specified range listed in Section 6.1 and Section 6.3.

#### 8.3.2 Single-Supply Operation

The VS- pin is connected to GND in the single-supply configuration. Single-supply operation is most convenient in ac-coupled configurations because the dc common-mode voltages of the source at the inputs and the driven circuit at the outputs are inherently decoupled.

#### 8.3.3 Split-Supply Operation

In split-supply configuration, choose the  $V_{S+}$  and  $V_{S-}$  voltages to be within the ranges specified in Section 6.1 and Section 6.3. The TRF1305x2 allows choosing negative voltages for the  $V_{S-}$  supply, thereby allowing the flexibility to choose input and output common-mode voltages according to the input network and output network requirements.

### 8.3.4 Supply Decoupling

The VS+ and VS- supply pins are decoupled individually to GND using external capacitors. For the TRF1305x2, VS+ decoupling can be split between VS1+ to GND and VS2+ to GND separately for ease of board layout. Place the decoupling capacitors close to the device supply pins.

#### 8.4 Layout

### 8.4.1 Layout Guidelines

The TRF1305x2 devices are wideband closed-loop feedback amplifiers. When designing with wideband RF amplifiers that have high gain, take certain board layout precautions to maintain stability and optimized performance. Use a multilayer board to maintain signal integrity, power integrity, and thermal performance.

Route the RF input and output lines as grounded coplanar waveguide (GCPW) lines. Ground pins are the reference for the RF signals. Ensure that the second layer of the PCB has a continuous ground layer without any ground cutouts in the vicinity of the amplifier. To minimize phase imbalance, match the length of the output differential lines of both channels. Length matching the input traces is also important, especially if the input configuration is differential. Use small-footprint, passive components wherever possible.

For good heat dissipation, connect the device thermal pad to the board ground planes using thermal vias under the device. For improved heat dissipation, connect the device thermal pad to the top layer ground plane of the board.

#### 8.4.1.1 Thermal Considerations

The TRF1305x2 are packaged in a WQFN-FCRLF package that has excellent thermal properties. Connect the thermal pads underneath the devices to the thermally dissipative ground plane on the board. For good thermal design, use thermal vias to connect the thermal pad plane on the top layer of the PCB to the ground planes in the inner layers.

Limit the total power dissipation to keep the device junction temperature less than 150°C for instantaneous power, and less than 125°C for continuous power.



### 8.4.2 Layout Example

Figure 8-10 shows an example layout for TRF1305x2 with a differential input configuration. Key area are highlighted in the figure.



Figure 8-10. Layout Example: TRF1305x2 With Differential Input

The TRF1305x2 can be evaluated using EVM boards that can be ordered from the TRF1305B2 product folder. For more information about the evaluation board construction and test setup, see the *TRF1305 EVM User's Guide*.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



### 9 Device and Documentation Support

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

| DATE          | REVISION | NOTES           |  |  |  |  |
|---------------|----------|-----------------|--|--|--|--|
| December 2023 | *        | Initial Release |  |  |  |  |

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins           | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                          |                       |      | (4)                           | (5)                        |              |                  |
| TRF1305B2RYPR         | Active | Production    | VQFN-FCRLF<br>(RYP)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | 1305B2           |
| TRF1305B2RYPR.A       | Active | Production    | VQFN-FCRLF<br>(RYP)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 105   | 1305B2           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Jan-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TRF1305B2RYPR | VQFN-<br>FCRLF  | RYP                | 16 | 2000 | 330.0                    | 12.4                     | 2.8        | 3.3        | 1.2        | 4.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Jan-2024



### \*All dimensions are nominal

| Ì | Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | TRF1305B2RYPR | VQFN-FCRLF   | RYP             | 16   | 2000 | 338.0       | 355.0      | 50.0        |

## VQFN-FCRLF - 1.05 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025