# TPSI3050M Extended Temperature Reinforced Isolated Switch Driver With 10V Gate **Drive and Integrated Bias Supply** #### 1 Features - No isolated secondary supply required - Drives external power transistors or SCRs - 5kV<sub>RMS</sub> reinforced isolation - 10V gate drive; 1.5A/2.5A peak source/sink current - Up to 50mW supply for external auxiliary circuitry - Supports AC or DC switching - Supports two-wire or three-wire modes - Seven levels of power transfer, resistor selectable - Functional Safety-Capable - Documentation available to aid functional safety system design - Temperature range -55°C to 125°C ambient - Safety-related certifications - Planned: 7071V<sub>PK</sub> reinforced isolation per DIN EN IEC 60747-17 (VDE 0884-17) - Planned: 5kV<sub>RMS</sub> isolation for 1 minute per UL 1577 # 2 Applications - Solid state relay (SSR) - **Avionics** - Battery management system - Hybrid, electric, and powertrain system - **Building automation** - Factory automation and control ## 3 Description The TPSI3050M is a fully integrated, isolated switch driver, which when combined with an external power switch, forms a complete isolated solid state relay (SSR). With a nominal gate drive voltage of 10V with 1.5A and 3.0A peak source and sink current, a large variety of external power switches can be chosen to meet a wide range of applications. The TPSI3050M generates its own secondary bias supply from the power received from its primary side, so no isolated secondary supply bias is required. Additionally, the TPSI3050M can optionally supply power to external supporting circuitry for various application needs. The TPSI3050M supports two modes of operation based on the number of input pins required. In two-wire mode, typically found in driving mechanical relays, controlling the switch requires only two pins and supports a wide voltage range of operation of 6.5V to 48V. In three-wire mode, the primary supply of 3V to 5.5V is supplied externally, and the switch is controlled through a separate enable. The secondary side provides a regulated, floating supply rail of 10V for driving a large variety of power switches with no need for a secondary bias supply. The application can drive single power switches for DC applications or dual back-to-back power switches for AC applications, as well as various types of SCR. The TPSI3050M integrated isolation protection is extremely robust with much higher reliability, lower power consumption, and increased temperature ranges than traditional mechanical relays and optocouplers. The power transfer of the TPSI3050M can be adjusted by selecting one of seven power level settings using an external resistor from the PXFR pin to VSSP. This action allows for tradeoffs in power dissipation versus power provided on the secondary depending on the needs of the application. **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | | | |-------------|------------------------|-----------------------------|--|--| | TPSI3050M | DWZ (SOIC, 8) | 11.50mm × 5.85mm | | | - For all available packages, see the orderable addendum at the end of the data sheet. - The package size (length × width) is a nominal value and (2)includes pins, where applicable. **TPSI3050M Simplified Schematic** # **Table of Contents** | 1 Features | 7.1 Overview | |-----------------------------------------|-------------------------------------------------------| | 2 Applications1 | 7.2 Functional Block Diagram16 | | 3 Description | | | 4 Pin Configuration and Functions3 | | | 5 Specifications4 | 8 Application and Implementation24 | | 5.1 Absolute Maximum Ratings4 | | | 5.2 ESD Ratings4 | | | 5.3 Recommended Operating Conditions4 | 8.3 Power Supply Recommendations32 | | 5.4 Thermal Information5 | 8.4 Layout32 | | 5.5 Power Ratings5 | 9 Device and Documentation Support35 | | 5.6 Insulation Specifications5 | 9.1 Receiving Notification of Documentation Updates35 | | 5.7 Safety-Related Certifications6 | 9.2 Support Resources35 | | 5.8 Safety Limiting Values6 | 9.3 Trademarks35 | | 5.9 Electrical Characteristics7 | 9.4 Electrostatic Discharge Caution35 | | 5.10 Switching Characteristics9 | 9.5 Glossary35 | | 5.11 Insulation Characteristic Curves11 | 10 Revision History35 | | 5.12 Typical Characteristics12 | 11 Mechanical, Packaging, and Orderable | | 6 Parameter Measurement Information15 | | | 7 Detailed Description16 | | # 4 Pin Configuration and Functions Figure 4-1. TPSI3050M DWZ Package, 8-Pin SOIC (Top View) **Table 4-1. Pin Functions** | | PIN I/O | | TYPE <sup>(1)</sup> | DESCRIPTION | | |-----|---------|-------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | 1 1/0 | ITPE | DESCRIPTION | | | 1 | EN | I | _ | Active high driver enable | | | 2 | PXFR | I | _ | Power transfer can be adjusted by selecting one of seven power level settings using an external resistor from the PXFR pin to VSSP. In three-wire mode, a given resistor setting sets the duty cycle of the power converter (see Table 7-and hence the amount of power transferred. In two-wire mode, a given resistor setting adjusts the current limit of the EN pin (see Table 7-2) and hence the amount of power transferred. | | | 3 | VDDP | _ | Р | Power supply for primary side | | | 4 | VSSP | _ | GND | Ground supply for primary side | | | 5 | VSSS | _ | GND | Ground supply for secondary side | | | 6 | VDDM | _ | Р | Generated mid supply | | | 7 | VDDH | _ | Р | Generated high supply | | | 8 | VDRV | 0 | _ | Active high driver output | | <sup>(1)</sup> P = power, GND = ground, NC = no connect # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | PARAMETER <sup>(1)</sup> | | MIN | MAX | UNIT | |---------------------------------------|-------------|-------------|-----|------| | | VDDP | -0.3 | 6 | V | | Primary side supply <sup>(2)</sup> | EN | -0.3 | 60 | V | | | PXFR | -0.3 | 60 | V | | | VDRV | -0.3 | 12 | V | | Secondary side supply <sup>(3)</sup> | VDDH | -0.3 | 12 | V | | Secondary side supply(** | VDDM | -0.3 | 6 | V | | | VDDH – VDDM | -0.3 | 6 | V | | Junction temperature, T <sub>J</sub> | | <b>–</b> 55 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|----------------------------------|--------------------------------------------|-------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESD | A/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | onarged device meder (GBIII), per 7 i teli | Corner pins (1, 4, 5, and 8) | ±750 | V | | | ESDA/JEDEC JS-002 <sup>(2)</sup> | Other pins | ±500 | | | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500V HBM is possible if necessary precautions are taken. #### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------|-------------------------------------------------------------------------|-------|---------|------| | VDDP | Primary side supply voltage three-wire mode <sup>(1)</sup> | 3.0 | 5.5 | V | | EN | Enable in two-wire mode <sup>(1)</sup> | 0 | 48.0 | V | | EIN | Enable in three-wire mode <sup>(1)</sup> | 0 | 5.5 | V | | PXFR | Power transfer control <sup>(1)</sup> | 0 | 5.5 | V | | C <sub>VDDP</sub> | Decoupling capacitance on VDDP and VSSP, two-wire mode <sup>(3)</sup> | 220 | 330 | nF | | | Decoupling capacitance on VDDP and VSSP, three-wire mode <sup>(3)</sup> | 0.22 | 20 | μF | | C <sub>DIV1</sub> (2) | Decoupling capacitance across VDDH and VDDM <sup>(3)</sup> | 0.003 | 40 | μF | | C <sub>DIV2</sub> (2) | Decoupling capacitance across VDDM and VSSS <sup>(3)</sup> | 0.003 | 40 | μF | | T <sub>A</sub> | Ambient operating temperature | -55 | 125 | °C | | TJ | Operating junction temperature | -55 | 150 | °C | | ΔV <sub>EN</sub> /Δt | EN rise and fall rates, two-wire mode. | 65 | | V/ms | <sup>(1)</sup> All voltage values are with respect to VSSP. Submit Document Feedback Product Folder Links: TPS/3050M <sup>(2)</sup> All voltage values are with respect to VSSP. <sup>(3)</sup> All voltage values are with respect to VSSS. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250V CDM is possible if necessary precautions are taken. <sup>(2)</sup> $C_{DIV2} \ge C_{DIV1}$ . $C_{DIV1}$ and $C_{DIV2}$ should be of same type and tolerance. <sup>(3)</sup> All capacitance values are absolute. Derating should be applied where necessary. # **5.4 Thermal Information** | | | TPSI3050M | | | |-------------------------------|----------------------------------------------|------------|------|--| | THERMAL METRIC <sup>(1)</sup> | | DWZ (SOIC) | UNIT | | | | | 8 PINS | | | | R <sub>OJA</sub> | Junction-to-ambient thermal resistance | 89.3 | °C/W | | | R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance | 40.3 | °C/W | | | R <sub>⊝JB</sub> | Junction-to-board thermal resistance | 45.2 | °C/W | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 10.3 | °C/W | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 44.4 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.5 Power Ratings | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | P <sub>D</sub> | Maximum power dissipation, VDDP. | $\begin{split} &V_{VDDP}=5V,\\ &R_{PXFR}=20k\Omega, \text{ three-wire mode,}\\ &C_{VDRV}=100pF,\\ &C_{DIV1}=C_{DIV2}=100nF,\\ &f_{EN}=1\text{kHz square wave,}\ V_{EN}=5V \text{ peak}\\ &\text{to peak.} \end{split}$ | | | 250 | mW | | | Maximum power dissipation, EN. | $\begin{split} R_{PXFR} &= 20 k \Omega, \text{ two-wire mode,} \\ C_{VDRV} &= 100 p F, \\ C_{DIV1} &= C_{DIV2} = 100 n F, \\ f_{EN} &= 1 k Hz \text{ square wave, } V_{EN} = 48 \text{V peak} \\ \text{to peak.} \end{split}$ | | | 350 | mW | # 5.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | SPECIFICATION | UNIT | |-------------------|------------------------------------------------|-----------------------------------------------------------------------------|---------------|------------------| | GENERA | L | | | • | | CLR | External clearance <sup>(1)</sup> | Shortest terminal-to-terminal distance through air | ≥ 8.5 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface | ≥ 8.5 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | ≥ 120 | μm | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | ≥ 600 | V | | | Material group | According to IEC 60664-1 | I | | | | Overvoltage category per IEC | Rated mains voltage ≤ 600V <sub>RMS</sub> | I-IV | | | | 60664-1 | Rated mains voltage ≤ 1000V <sub>RMS</sub> | 1-111 | | | DIN EN IE | C 60747-17 (VDE 0884-17) | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1414 | V <sub>PK</sub> | | V | Maximum is alatian working valtage | AC voltage (sine wave) | 1000 | V <sub>RMS</sub> | | V <sub>IOWM</sub> | Maximum isolation working voltage | DC voltage | 1414 | V <sub>DC</sub> | | | | V <sub>TEST</sub> = V <sub>IOTM</sub> ; t = 60s (qualification test) | 7070 | V <sub>PK</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> ; t = 1s (100% production test) | 8484 | V <sub>PK</sub> | | V <sub>IMP</sub> | Maximum impulse voltage <sup>(2)</sup> | Tested in air;<br>1.2/50µs waveform per IEC 62638-1 | 9230 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Tested in oil (qualification test);<br>1.2/50µs waveform per IEC 62638-1 | 12000 | V <sub>PK</sub> | Product Folder Links: TPSI3050M Copyright © 2025 Texas Instruments Incorporated # 5.6 Insulation Specifications (continued) | | PARAMETER | TEST CONDITIONS | SPECIFICATION | UNIT | | |------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--| | | | Method a: After input-output safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$ . | ≤ 5 | | | | q <sub>pd</sub> | Apparent charge <sup>(4)</sup> | | ≤ 5 | pC | | | | | Method b1: At routine test (100% production test) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1s$ ; $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1s$ . | ≤ 5 | | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO} = 0.4 \times \sin(2\pi ft)$ , f = 1MHz | 3 | pF | | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | | R <sub>IO</sub> | Insulation resistance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | Cutput | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | 1 | | | | Pollution degree | | 2 | | | | | Climatic category | | 40/125/21 | | | | UL 1577 | • | | | - | | | V <sub>ISO</sub> | Withstand isolation voltage | $\begin{aligned} & V_{TEST} = V_{ISO} = 5000 V_{RMS}, t = 60s \; \text{(qualification test)}, V_{TEST} = 1.2 \times V_{ISO} = 6000 V_{RMS}, t = 1s \\ & (100\% \; \text{production test)} \end{aligned}$ | 5000 | V <sub>RMS</sub> | | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed-circuit board are used to help increase these specifications. - (2) Testing is carried out in air to determine the intrinsic surge immunity of the package. - 3) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. # 5.7 Safety-Related Certifications | VDE | UL | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | Certified according to DIN EN IEC 60747-17 (VDE 0884-17) | Recognized under UL 1577 Component Recognition Program | | Reinforced insulation; Maximum transient isolation voltage, 7071V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 1414V <sub>PK</sub> ; Maximum surge isolation voltage, 12000V <sub>PK</sub> | Single protection, 5000V <sub>RMS</sub> | | Certificate number: planned | File number: planned | # 5.8 Safety Limiting Values Submit Document Feedback | | PARAMETER <sup>(1)</sup> (2) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>S</sub> | Safety input, output, or supply current | $R_{\theta JA}$ = 89.3°C/W, $V_{VDDP}$ = 5.5V,<br>$T_J$ = 150°C, $T_A$ = 25°C,<br>three-wire mode. | | | 254 | | | | | $R_{\theta JA} = 89.3^{\circ} C/W, V_{EN} = 24V,$<br>$T_{J} = 150^{\circ} C, T_{A} = 25^{\circ} C,$<br>two-wire mode. | | | 58 | mA | | | | $R_{\theta JA} = 89.3 ^{\circ}\text{C/W}, V_{EN} = 48\text{V}, \ T_{J} = 150 ^{\circ}\text{C}, T_{A} = 25 ^{\circ}\text{C}, \ \text{two-wire mode}.$ | | | 29 | | | Ps | Safety input, output, or total power | R <sub>θJA</sub> = 89.3°C/W,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C. | | | 1.4 | W | Product Folder Links: TPSI3050M # 5.8 Safety Limiting Values (continued) | | PARAMETER <sup>(1)</sup> (2) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|------------------------------|-----------------|-----|-----|-----|------| | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | - Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures. - The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junctionto-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance. #### **5.9 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted). Typicals at T<sub>A</sub> = 25°C. C<sub>VDDP</sub> = 220nF, C<sub>DIV1</sub> = C<sub>DIV2</sub> = 3.3nF, $C_{VDRV} = 100pF$ , $R_{PXFR} = 7.32k\Omega \pm 1\%$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|------|------|------| | COMMON | | | | | | | | $V_{VDDP\_UV\_R}$ | VDDP undervoltage threshold rising | VDDP rising | 2.50 | 2.70 | 2.90 | V | | V <sub>VDDP_UV_F</sub> | VDDP undervoltage threshold falling | VDDP falling | 2.35 | 2.55 | 2.75 | V | | V <sub>VDDP_UV_HYS</sub> | VDDP undervoltage threshold hysterisis | | | 75 | | mV | | TSD | Temperature shutdown | | | 173 | | °C | | TSDH | Temperature shutdown hysteresis | | | 32 | | °C | | V <sub>VDDH_UV_R</sub> | VDDH undervoltage threshold rising | VDDH rising. | 8.3 | 8.6 | 9.0 | V | | V <sub>VDDH_UV_F</sub> | VDDH undervoltage threshold falling | VDDH falling. | 6.3 | 6.6 | 6.9 | V | | V <sub>VDDH_UV_HYS</sub> | VDDH undervoltage threshold hysterisis | | | 2 | | V | | I <sub>Q_VDDH</sub> | Internal quiescent current of VDDH supply. | | | 36 | | μA | | P | Driver on resistance in low state | Force V <sub>VDDH</sub> = 10V,<br>sink I <sub>VDRV</sub> = 50mA. | | 1.7 | | | | R <sub>DSON_VDRV</sub> | Driver on resistance in high state | Force V <sub>VDDH</sub> = 10V,<br>source I <sub>VDRV</sub> = 50mA. | | 2.5 | | Ω | | 1 | VDRV peak output current during rise | V <sub>VDDH</sub> in steady state,<br>transition EN from low to high,<br>measure peak current. | | 1.5 | | Α | | I <sub>VDRV_PEAK</sub> | VDRV peak output current during fall | V <sub>VDDH</sub> in steady state,<br>transition EN from high to low,<br>measure peak current. | | 3 | | А | | CMTI | Common-mode transient immunity | V <sub>CM</sub> = 1000V | 100 | | | V/ns | | TWO-WIRE MODE | | • | • | | ' | | | V <sub>IH_EN</sub> | Minimum voltage on EN to be detected as a valid logic high | | 6.5 | | | V | | V <sub>IL_EN</sub> | Maximum voltage on EN to be detected as a valid logic low | | | | 2.0 | V | | I <sub>EN_START</sub> | Enable current at startup | EN = 0V → 6.5V | | 27 | | mA | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback # **5.9 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 220nF, $C_{DIV1}$ = $C_{DIV2}$ = 3.3nF, $C_{VDRV}$ = 100pF, $R_{PXFR}$ = 7.32k $\Omega$ ±1% | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>EN</sub> | Enable current steady state | EN = 6.5V,<br>$R_{PXFR}$ = 7.32kΩ,<br>$R_{PXFR} \ge 100k\Omega$ or $R_{PXFR} \le 1k\Omega$ ,<br>$V_{VDDH}$ in steady state. | | 1.9 | | mA | | | | EN = 6.5V,<br>$R_{PXFR}$ = 20k $\Omega$ ,<br>$V_{VDDH}$ in steady state. | | 6.8 | | mA | | $V_{VDDP\_RIPPLE}$ | VDDP output voltage ripple | EN = $6.5V$ , $V_{VDDH}$ in steady state. | | 600 | | mV | | $V_{VDDH}$ | VDDH output voltage | EN = 6.5V,<br>V <sub>VDDH</sub> in steady state. | 9.4 | 10.2 | 11 | V | | V <sub>VDRV_</sub> H | VDRV output voltage driven high | EN = 6.5V, $V_{VDDH}$ in steady state, no DC loading. | 9.4 | 10.2 | 11 | V | | $V_{VDRV\_L}$ | VDRV output voltage driven low | EN = $6.5V \rightarrow 0V$ ,<br>V <sub>VDDH</sub> in steady state,<br>sink 10mA load. | | | 0.1 | V | | Vvddm_iaux | Average VDDM voltage when | EN = 6.5V, steady state.<br>$R_{PXFR}$ = 7.32kΩ,<br>$R_{PXFR}$ ≥ 100kΩ or $R_{PXFR}$ ≤ 1kΩ,<br>$C_{DIV1}$ = $C_{DIV2}$ = 220nF,<br>source 0.4mA from VDDM,<br>measure VDDM voltage. | 4.6 | | 5.5 | V | | | sourcing external current | EN = 6.5V, steady state.<br>$R_{PXFR}$ = 20kΩ,<br>$C_{DIV1}$ = $C_{DIV2}$ = 220nF,<br>source 1.7mA from VDDM,<br>measure VDDM voltage. | 4.6 | | 5.5 | V | | THREE-WIRE MOD | E | | , | | | | | V <sub>IH_EN</sub> | Minimum voltage on EN to be detected as a valid logic | V <sub>VDDP</sub> = 3V | 2.1 | | | V | | | high. $V_{IH(min)} = 0.7 \times V_{VDDP}$ | V <sub>VDDP</sub> = 5.5V | 3.85 | | | V | | V | Maximum voltage on EN to be | V <sub>VDDP</sub> = 3V | | | 0.9 | V | | $V_{IL}EN$ | detected as a valid logic low | V <sub>VDDP</sub> = 5.5V | | | 1.65 | V | | | | EN = 3.3V,<br>$V_{VDDP}$ = 3.3V,<br>$R_{PXFR}$ = 7.32kΩ,<br>$R_{PXFR}$ ≥ 100kΩ or $R_{PXFR}$ ≤ 1kΩ,<br>$V_{VDDH}$ in steady state,<br>measure $I_{VDDP}$ . | | 3.1 | | mA | | L | VDDP average current in steady | $EN = 3.3V, \\ V_{VDDP} = 3.3V, \\ R_{PXFR} = 20k\Omega \\ V_{VDDH} \text{ in steady state,} \\ \text{measure } I_{VDDP}.$ | | 26 | | | | IVDDP | state | EN = 5V,<br>$V_{VDDP}$ = 5V,<br>$R_{PXFR}$ = 7.32kΩ,<br>$R_{PXFR}$ ≥ 100kΩ or $R_{PXFR}$ ≤ 1kΩ,<br>$V_{VDDH}$ in steady state,<br>measure $I_{VDDP}$ . | | 4.8 | | mA | | | | $EN = 5V,$ $V_{VDDP} = 5V,$ $R_{PXFR} = 20k\Omega,$ $V_{VDDH} \text{ in steady state,}$ $measure I_{VDDP}.$ | | 37 | | mA | # **5.9 Electrical Characteristics (continued)** over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 220nF, $C_{DIV1}$ = $C_{DIV2}$ = 3.3nF, $C_{VDRV}$ = 100pF, $R_{PXFR}$ = 7.32k $\Omega$ ±1% | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | | | $\begin{split} &V_{VDDP}=3.3\text{V, EN}=0\text{V, steady}\\ &\text{state,}\\ &R_{PXFR}=7.32\text{k}\Omega,\\ &C_{DIV1}=C_{DIV2}=220\text{nF,}\\ &\text{source 0.4mA from VDDM,}\\ &\text{measure }V_{VDDM}. \end{split}$ | 4.6 | | 5.5 | V | | V | Average VDDM voltage when | $\begin{split} &V_{VDDP}=5.0\text{V, EN}=0\text{V, steady}\\ &\text{state,}\\ &R_{PXFR}=7.32\text{k}\Omega,\\ &C_{DIV1}=C_{DIV2}=220\text{nF,}\\ &\text{source 1.0mA from VDDM,}\\ &\text{measure }V_{VDDM}. \end{split}$ | 4.6 | | 5.5 | V | | VVDDM_IAUX | sourcing external current | $\begin{split} &V_{VDDP}=3.3\text{V, EN}=0\text{V, steady}\\ &\text{state,}\\ &R_{PXFR}=20\text{k}\Omega,\\ &C_{DIV1}=C_{DIV2}=220\text{nF,}\\ &\text{source 5.5mA from VDDM,}\\ &\text{measure }V_{VDDM}. \end{split}$ | 4.6 | | 5.5 | V | | | | $\begin{split} &V_{VDDP}=5.0\text{V, EN}=0\text{V, steady}\\ &\text{state,}\\ &R_{PXFR}=20\text{k}\Omega,\\ &C_{DIV1}=C_{DIV2}=220\text{nF,}\\ &\text{source 10mA from VDDM,}\\ &\text{measure }V_{VDDM}. \end{split}$ | 4.6 | | 5.5 | V | | V <sub>VDDH</sub> | VDDH output voltage | V <sub>VDDP</sub> = 3.0V,<br>EN = 3.0V,<br>V <sub>VDDH</sub> in steady state. | 9.4 | 10.2 | 11 | V | | V <sub>VDRV_H</sub> | VDRV output voltage driven high | V <sub>VDDP</sub> = 3.0V,<br>EN = 3.0V,<br>V <sub>VDDH</sub> in steady state, no DC loading. | | 10.2 | 11 | V | | V <sub>VDRV_L</sub> | VDRV output voltage driven low | V <sub>VDDP</sub> = 3.0V,<br>EN = 0V,<br>V <sub>VDDH</sub> in steady state,<br>VDRV sinking 10mA. | | | 0.1 | V | # **5.10 Switching Characteristics** over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 220nF, $C_{DIV1}$ = $C_{DIV2}$ = 3.3nF, $C_{VDRV}$ = 100pF, $R_{PXFR}$ = 7.32k $\Omega$ ±1% | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | | |----------------------|--------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|--| | TWO-WIRE MODE | | | | | | | | | | | | | t <sub>LO_EN</sub> | Low time of EN | | 5 | | | μs | | | | | | | t <sub>LH_VDDH</sub> | Propagation delay time from EN rising to VDDH at 50% level | $EN = 0V \rightarrow 6.5V,$ $V_{VDDH} = 5.0V.$ | | 90 | | μs | | | | | | | t <sub>LH_VDRV</sub> | Propagation delay time from EN rising to VDRV at 90% level | $EN = 0V \rightarrow 6.5V,$ $V_{VDRV} = 9.0V.$ | | 260 | | μs | | | | | | | t <sub>HL_VDRV</sub> | Propagation delay time from EN falling to VDRV at 10% level | $EN = 6.5V \rightarrow 0V,$ $V_{VDRV} = 1.0V.$ | | 2.4 | 3 | μs | | | | | | | t <sub>R_VDRV</sub> | VDRV rise time from EN rising to VDRV from 15% to 85% level | EN = $0V \rightarrow 6.5V$ ,<br>$V_{VDRV} = 1.5V$ to 8.5V. | | 6 | | ns | | | | | | | t <sub>F_VDRV</sub> | VDRV fall time from EN falling to VDRV from 85% to 15% level | EN = $6.5V \rightarrow 0V$ ,<br>V <sub>VDRV</sub> = $8.5V$ to $1.5V$ . | | 5 | | ns | | | | | | | THREE-WIRE MO | DDE | , | 1 | | | | | | | | | # **5.10 Switching Characteristics (continued)** over operating free-air temperature range (unless otherwise noted). Typicals at $T_A$ = 25°C. $C_{VDDP}$ = 220nF, $C_{DIV1}$ = $C_{DIV2}$ = 3.3nF, $C_{VDRV}$ = 100pF, $R_{PXFR}$ = 7.32k $\Omega$ ±1% | | PARAMETER | TEST CONDITIONS | MIN TYP MA | | | UNIT | |-------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|----|------| | t <sub>LO_EN</sub> | Low time of EN | V <sub>VDDP</sub> = 3.3V, steady state. | 5 | 5 | | | | t <sub>HI_EN</sub> | High time of EN | V <sub>VDDP</sub> = 3.3V, steady state. | 5 | | | μs | | t <sub>LH_VDDH</sub> | Propagation delay time from VDDP rising to VDDH at 50% level | EN = 0V,<br>$V_{VDDP}$ = 0V $\rightarrow$ 3.3V at 1V/ $\mu$ s,<br>$V_{VDDH}$ = 5.0V. | | 74 | | μs | | t <sub>LH_VDRV</sub> | Propagation delay time from EN rising to VDRV at 90% level | $\begin{aligned} & V_{VDDP} = 3.3V, \\ & V_{VDDH} \text{ steady state,} \\ & EN = 0V \rightarrow 3.3V, \\ & V_{VDRV} = 9.0V. \end{aligned}$ | | 4.5 | μs | | | t <sub>HL_VDRV</sub> | Propagation delay time from EN falling to VDRV at 10% level | $V_{VDDP} = 3.3V,$<br>$V_{VDDH}$ steady state,<br>$EN = 3.3V \rightarrow 0V,$<br>$V_{VDRV} = 1.0V.$ | H steady state, $3.3V \rightarrow 0V$ , 2.5 | | | μs | | t <sub>HL_VDRV_PD</sub> | Propagation delay time from VDDP falling to VDRV at 10% level. Timeout mechanism due to loss of power on primary supply. | EN = 3.3V,<br>$V_{VDDH}$ steady state,<br>$V_{VDDP}$ = 3.3V $\rightarrow$ 0V at -1V/ $\mu$ s,<br>$V_{VDRV}$ = 1.0V. | | 100 | | μs | | t <sub>R_VDRV</sub> | VDRV rise time from EN rising to VDRV from 15% to 85% level | $V_{VDDP} = 3.3V,$<br>$V_{VDDH}$ steady state,<br>$EN = 0V \rightarrow 3.3V,$<br>$V_{VDRV} = 1.5V$ to 8.5V. | 6 | | | ns | | t <sub>F_VDRV</sub> | VDRV fall time from EN falling to<br>VDRV from 85% to 15% level | $V_{VDDP} = 3.3V,$<br>$V_{VDDH}$ steady state,<br>$EN = 3.3V \rightarrow 0V,$<br>$V_{VDRV} = 8.5V$ to 1.5V. | | 5 | | ns | Product Folder Links: TPSI3050M # **5.11 Insulation Characteristic Curves** # 5.12 Typical Characteristics # **5.12 Typical Characteristics (continued)** # **5.12 Typical Characteristics (continued)** # **6 Parameter Measurement Information** Figure 6-1. Two-Wire Mode Timing Figure 6-2. Three-Wire Mode Timing Figure 6-3. Common-Mode Transient Immunity Test Circuit # 7 Detailed Description ### 7.1 Overview The TPSI3050M is a fully integrated, reinforced isolated power switch driver, which when combined with an external power switch, forms a complete isolated Solid State Relay (SSR). With a nominal gate drive voltage of 10V and 1.5A and 3.0A peak source and sink current, a large variety of external power switches can be chosen to meet a wide range of applications. The TPSI3050M generates its own secondary supply from the power received from its primary side, so no isolated secondary bias supply is required. The *Functional Block Diagram* shows the primary side that includes a transmitter that drives an alternating current into the primary winding of an integrated transformer at a rate determined by the setting of the PXFR pin and the logic state of the EN pin. The transmitter operates at high frequency to optimally drive the transformer to its peak efficiency. In addition, the transmitter uses spread spectrum techniques to greatly improve EMI performance, allowing many applications to achieve CISPR 25 - Class 5. During transmission, data information transfers to the secondary side alongside with the power. On the secondary side, the voltage induced on the secondary winding of the transformer is rectified, and the shunt regulator regulates the output voltage level of VDDH. Lastly, the demodulator decodes the received data information and drives VDRV high or low based on the logic state of the EN pin. #### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Transmission of the Enable State The TPSI3050M uses a modulation scheme to transmit the switch enable state information across the isolation barrier. The transmitter modulates the EN signal with an internally generated, high frequency carrier (89MHz typical), and differentially drives the primary winding of the isolation transformer. The receiver on the secondary side demodulates the received signal and asserts VDRV high or low based on the data received. #### 7.3.2 Power Transmission The TPSI3050M does not use an isolated supply for its power. The secondary side power is obtained by the transferring of the primary side input power across the isolation transformer. The modulation scheme uses spread spectrum of the high frequency carrier (89MHz typical) to improve EMI performance assisting applications in meeting the CISPR 25 Class 5 standards. #### 7.3.3 Gate Driver The TPSI3050M has an integrated gate driver that provides a nominal 10V gate voltage with 1.5A and 3.0A peak source and sink current sufficient for driving many power transistors or Silicon-Controlled Rectifiers (SCR). When driving external power transistors, TI recommends bypass capacitors ( $C_{DIV} = C_{DIV1} = C_{DIV2}$ ) from VDDH to VDDM and VDDM to VSSS of 20 times the equivalent gate capacitance. The gate driver also includes an active clamp keep off circuit. This feature helps to keep the driver output, VDRV, low should power be lost on the secondary supply rails e.g. power loss on the VDDP supply prevents power transfer. Should power be lost, the active clamp keep off circuit will attempt to clamp the voltage of VDRV to under 2V relative to VSSS. Product Folder Links: TPSI3050M #### 7.3.4 Modes Overview The TPSI3050M has two modes of operation: two-wire mode and three-wire mode. In two-wire mode, the power on the primary side is provided directly by the EN pin. Setting EN high causes power transfer to the secondary side. As power transfers, the secondary rails, VDDM and VDDH, begin to rise. After sufficient power is available on the secondary side, VDRV is asserted high. Setting EN low causes VDRV to assert low and halts power transfer to the secondary side. In three-wire mode, the power on the primary side is provided by a dedicated, low output impedance supply connected to VDDP. In this case, power transfer is independent from the enable state. If VDDP power is present, power is transferred from the primary side to the secondary side regardless of the EN state. In steady state conditions, when sufficient power is available on the secondary side, setting EN high causes VDRV to assert high. Setting EN low causes VDRV to assert low. #### 7.3.5 Three-Wire Mode Three-wire mode is used for applications that require higher levels of power transfer or the shortest propagation delay TPSI3050M can offer. VDDP is supplied independently from the EN pin by a low output impedance external supply that can deliver the required power. In this mode, power from the primary side to the secondary side always occurs regardless of the state of the EN pin. Setting the EN pin logic high or low asserts or de-asserts VDRV, thereby enabling or disabling the external switch, respectively. Figure 7-1 shows the basic setup required for three-wire mode operation which requires EN, VDDP, and VSSP signals. EN can be driven up to 5.5V which is normally driven from the circuitry residing on the same rail as VDDP. In this example, the TPSI3050M is being used to drive back-to-back MOSFETs in a common-source configuration. C<sub>VDDP</sub> provides the required decoupling capacitance for the VDDP supply rail of the device. C<sub>DIV1</sub> and C<sub>DIV2</sub> provide the required decoupling capacitances of the VDDH and VDDM supply rails that provide the peak current to drive the external MOSFETs. Figure 7-2 shows the basic operation from start-up to steady-state conditions. Figure 7-2 shows operation using the TPSI3050M. After power up, the TPSI3050M begins to transfer power from VDDP to the secondary side for a fixed time period (25µs typical) at a duty cycle rate determined by R<sub>PXFR</sub>, which begins to charge up the VDDH (and VDDM) secondary side rails. Power transfer continues as long as VDDP is present. The time required to fully charge VDDH depends on several factors including the values of VDDP, C<sub>DIV1</sub>, C<sub>DIV2</sub>, R<sub>PXFR</sub>, and the overall power transfer efficiency. When the application drives the EN pin to a logic high, the TPSI3050M signals information from the primary side to the secondary side to assert VDRV and drive it high. Similarly, setting EN pin to a logic low causes VDRV to be driven low. Figure 7-1. Three-Wire Mode Simplified Schematic Figure 7-2. Three-Wire Mode With TPSI3050M To reduce average power, the TPSI3050M transfers power from the primary side to the secondary side in a burst fashion. The period of the burst is fixed while the burst on time is programmable by selecting one of seven appropriate resistor values, R<sub>PXFR</sub>, from the PXFR to VSSP pins, thereby changing the duty cycle of the power converter. This action provides flexibility in the application, allowing tradeoffs in power consumed versus power delivered. Higher power converter settings increase the burst on time which, in turn, increases average power consumed from the VDDP supply and increases the amount of power transferred to the secondary side VDDH and VDDM supplies. Similarly, lower power converter settings decrease the burst on time which, in turn, decreases average power consumed from the VDDP supply and decreases the amount of power transferred to the secondary side. Table 7-1 summarizes the three-wire mode power transfer selection. | Table 1 III To Time III and Town II allow to Town | | | | | | | | | | |---------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | R <sub>PXFR</sub> (1) (2) | POWER CONVERTER DUTY CYCLE (THREE-WIRE MODE, NOMINAL) | DESCRIPTION | | | | | | | | | 7.32kΩ | 13.3% | | | | | | | | | | 9.09kΩ | 26.7% | The device supports seven, fixed power transfer settings, by selection of a | | | | | | | | | 11kΩ | 40.0% | corresponding R <sub>PXFR</sub> value . Selecting a given power transfer setting adjusts the duty cycle of the power converter and hence the amount of power transferred. | | | | | | | | | 12.7kΩ | 53.3% | Higher power transfer settings leads to an increased duty cycle of the power | | | | | | | | | 14.7kΩ | 66.7% | converter leading to increased power transfer and consumption. During power up, the power transfer setting is determined and remains fixed at that setting until | | | | | | | | | 16.5kΩ | 80.0% | VDDP power cycles. | | | | | | | | | 20kΩ | 93.3% | | | | | | | | | Table 7-1. Three-Wire Mode Power Transfer Selection - Standard resistor (EIA E96), 1% tolerance, nominal value. - $R_{PXFR} \ge 100 k\Omega$ or $R_{PXFR} \le 1 k\Omega$ sets the duty cycle of the power converter to 13.3%. #### 7.3.6 Two-Wire Mode Figure 7-3 shows the basic setup required for two-wire mode operation, which requires the EN signal and VSSP ground signal. EN can be driven up to 48V. No current limiting resistor is required on EN because the TPSI3050M limits the input current based on the values set by the R<sub>PXFR</sub> resistor (see Table 7-2). In this example, the TPSI3050M is being used to drive back-to-back MOSFETs in a common-source configuration. C<sub>VDDP</sub> provides the required decoupling capacitance for the VDDP supply rail of the device. C<sub>DIV1</sub> and C<sub>DIV2</sub> provide the required decoupling capacitance of the VDDH and VDDM supply rails that provide the peak current to drive the external MOSFETs. Product Folder Links: TPSI3050M Figure 7-4 shows the typical operation in two-wire mode. The application drives EN to a logic high and the TPSI3050M begins its power-up sequence. During power up, the current provided by the EN pin, $I_{EN}$ , begins to charge up the external capacitance, $C_{VDDP}$ , and the voltage on VDDP begins to rise until it reaches $V_{VDDP\_H}$ . After VDDP reaches its peak, $V_{VDDP\_H}$ , the TPSI3050M transfers stored energy on $C_{VDDP}$ to the secondary side for a fixed time (3.3 $\mu$ s typical) which begins to charge up the VDDH (and VDDM) secondary side rails thereby discharging the voltage on VDDP. In steady state, this results in an average voltage on VDDP, $V_{VDDP\_AVG}$ . This cycle repeats until the VDDH (and VDDM) secondary side rails are fully charged. The time required to fully charge VDDH depends on several factors including the values of $C_{VDDP}$ , $C_{DIV1}$ , $C_{DIV2}$ , $R_{PXFR}$ , and the overall power transfer efficiency. After VDDH is fully charged, VDRV is asserted high and remains high while the EN pin remains at a logic high. When the application drives the EN pin to a logic low, the charge on VDDP begins to discharge. Prior to VDDP reaching its UVLO falling threshold, TPSI3050M signals information from the primary side to the secondary side to deassert VDRV and drive it low. Because power is no longer being transferred, all rails begin to fully discharge. Figure 7-3. Two-Wire Mode Simplified Schematic Figure 7-4. Two-Wire Mode In two-wire mode, power is supplied directly by the EN pin. When EN is asserted high, the TPSI3050M transfers power to the secondary side for a fixed time (3.3 $\mu$ s nominal) while the time period varies. The period varies due to the hysteretic control of the power transfer that ensures the average current supplied through the EN pin is maintained. The amount of average current, and hence the amount of power transferred, is programmable by selecting one of seven appropriate resistor values, $R_{PXFR}$ , from the PXFR to VSSP pins. Higher settings of $R_{PXFR}$ increase $I_{EN}$ which increases the average power consumed from the EN pin and increases the amount of power transferred to the secondary side VDDH supply. Similarly, lower settings of $R_{PXFR}$ decrease $I_{EN}$ , which decreases the average power consumed from the EN pin and decreases the amount of power transferred to the secondary side. Table 7-2 summarizes the two-wire mode power selection. Table 7-2. Two-Wire Mode Power Selection | R <sub>PXFR</sub> (1) (2) | I <sub>EN</sub> (TWO-WIRE MODE, NOMINAL) | DESCRIPTION | | | | | | | |---------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7.32kΩ | 1.9mA | | | | | | | | | 9.09kΩ | 2.8mA | | | | | | | | | 11kΩ | 3.7mA | The device supports seven, fixed EN input current limit options selected by | | | | | | | | 12.7kΩ | 4.5mA | the corresponding R <sub>PXFR</sub> specified value. Higher current limit selections lead to increased power transfer and consumption. During power up, the EN input current | | | | | | | | 14.7kΩ | 5.2mA | limit is determined and remains fixed at that setting until VDDP power cycles. | | | | | | | | 16.5kΩ | 6.0mA | | | | | | | | | 20kΩ | 6.7mA | | | | | | | | - (1) Standard resistor (EIA E96), 1% tolerance, nominal value. - (2) $R_{PXFR} \ge 100 k\Omega$ or $R_{PXFR} \le 1 k\Omega$ sets the $I_{EN}$ to 1.9mA. #### 7.3.7 VDDP, VDDH, and VDDM Undervoltage Lockout (UVLO) TPSI3050M implements an internal UVLO protection feature for both input and output power supplies, VDDP, VDDH, and VDDM. When VDDP is lower than the UVLO threshold voltage, power ceases to be transferred to the VDDM and VDDH rails. Over time the VDDH and VDDM rails will begin to discharge. If enough charge is available on VDDP, the device will attempt to signal VDRV to assert low. If not enough charge is available on VDDP, a timeout mechanism will ensure VDRV asserts low after the timeout has been reached. When either VDDH or VDDM are lower than their respective UVLO thresholds, VDRV will be asserted low regardless of the EN state. The UVLO protection blocks feature hysteresis, which helps to improve the noise immunity of the power supply. During turn-on and turn-off, the driver sources and sinks a peak transient current, which can result in voltage drop of the VDDH, VDDM power supplies. The internal UVLO protection block ignores the associated noise during these normal switching transients. ## 7.3.8 Keep-Off Circuitry The TPSI3050M contains keep-off circuitry on the output driver. The purpose of the keep-off circuitry is to clamp the gate voltage below an acceptable level to prevent the external power switch from turning on when no power is present on the secondary rails. The keep-off circuitry can be used to replace or greatly reduce the requirements of an external bleed-off resistor on the external power switch. Figure 7-5 shows a simplified schematic of the keep-off circuitry. Transistors MP1 and MN1 form the driver that provides the gate current to drive the external power switch (M1). When no power is available on the secondary, the $1M\Omega$ resistor, is connected from the drain to gate of MN1, forming an NMOS diode configuration. Any external coupling into the VDRV signal, via the M1 parasitic gate-to-drain and gate-to-source capacitances, can cause the VDRV signal to rise. The diode configuration of MN1 sinks this current to keep VDRV from rising too high, clamping VDRV to $V_{ACT\_CLAMP}$ . This is sufficient to keep most power switches off. If desired, an additional resistance can also be placed (on the order of $250k\Omega$ or higher) across the gate-to-source of M1. Note that any resistance applied requires power from the secondary supply in normal operation and must be accounted for in the overall power budget. In addition to the MN1 diode clamp, the body diode of MP1 can also help absorb any coupling into VDRV. The equivalent capacitance, $C_{eq}$ , which is the series combination of $C_{DIV1}$ and $C_{DIV2}$ is typically on the order of hundreds of nanofarads for most applications. If power transfer has ceased for some time, this capacitance is fully discharged to VSSS and clamps VDRV a diode above VSSS via the body diode of MP1 connected to VDDH. Any external coupling into the VDRV signal, via the M1 parasitic gate-to-drain and gate-to-source capacitances, is absorbed by $C_{eq}$ , minimizing the voltage rise on VDRV. Product Folder Links: TPS/3050M Figure 7-5. Keep-Off Circuitry ## 7.3.9 Power Supply and EN Sequencing During power up, the device will automatically determine if two-wire or three-wire mode is to be entered. Once two-wire or three-wire mode is determined, the mode is maintained until another power cycle is performed. Therefore, it is important to understand different scenarios that may affect the device operation. In two-wire mode, the device is supplied power from a single external voltage source via EN, which charges the C<sub>VDDP</sub> capacitance on VDDP. The voltage supply is required to meet the power supply needs at the selected PXFR setting, as well as, meet the recommended minimum ramp time, $|\Delta V_{EN}/\Delta t|$ . To ensure two-wire mode is entered properly, V<sub>EN</sub> must reach V<sub>IH</sub> EN prior to V<sub>VDDP</sub> reaching V<sub>VDDP</sub> UV R. This is summarized in Figure 7-6. Similarly, it is recommend that V<sub>EN</sub> meet the minimum recommended ramp down time to V<sub>IL</sub> EN. Too slow a ramp down time may cause insufficient power to be transferred while slowly transitioning between V<sub>IH</sub> and V<sub>IL</sub> EN leading to intermittent de-assertions and assertions of VDRV. This may continue until the power transfer reduces sufficiently to maintain VDRV low. Figure 7-6. Two-wire Mode Entry In most three-wire mode applications, EN and VDDP are supplied by the same voltage rail and source. It is recommended that V<sub>EN</sub> remain below V<sub>IL EN</sub> until V<sub>VDDP</sub> reaches V<sub>VDDP UV R</sub>. It is also possible in some applications to connect EN directly to the VDDP supply. These two scenarios are shown in Figure 7-7. Figure 7-7. Three-wire Mode Power Sequences In three-wire mode applications with separate voltage sources supplying EN and VDDP, it is recommended that $V_{EN}$ remain below $V_{IL\_EN}$ until $V_{VDDP}$ reaches $V_{VDDP\_UV\_R}$ . If $V_{EN}$ reaches $V_{IH\_EN}$ prior to $V_{VDDP}$ reaching $V_{VDDP\_UV\_R}$ , current from the supply that sources EN will attempt to power VDDP. Depending on the other supply's impedance residing on VDDP and the amount of power available from the EN pin, $V_{VDDP}$ may begin to rise and eventually exceed $V_{VDDP\_UV\_R}$ . At that point, the device will begin to transfer power to the secondary and start charging the VDDM and VDDH rails. If VDDP remains above $V_{VDDP\_UV\_R}$ , the device will continue to transfer power to the secondary eventually charging the VDDM and VDDH rails and VDRV may assert high. #### 7.3.10 Thermal Shutdown The device contains an integrated temperature sensor to monitor its local temperature. When the sensor reaches its threshold, it automatically ceases power transfer from the primary side to the secondary side. In addition, if power is still present on VDDP, the driver is automatically asserted low. The power transfer is disabled until the local temperature reduces enough to re-engage. Submit Document Feedback ### 7.4 Device Functional Modes Table 7-3 summarizes the functional modes for the TPSI3050M. Table 7-3. TPSI3050M Device Functional Modes | VDDP <sup>(6)</sup> | VDDH | EN <sup>(6)</sup> | VDRV | COMMENTS | |-----------------------------|-----------------------------|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------| | _ (2) | - (4) | L | L | TPSI3050M normal operation: | | Powered up <sup>(2)</sup> | Powered up <sup>(4)</sup> | Н | Н | VDRV output state assumes logic state of EN logic state. | | Powered down <sup>(3)</sup> | Powered down <sup>(5)</sup> | X <sup>(1)</sup> | L | Disabled operation:<br>VDRV output disabled, keep off circuitry applied. | | Powered up <sup>(2)</sup> | Powered down <sup>(5)</sup> | X <sup>(1)</sup> | L | Disabled operation:<br>VDRV output disabled, keep off circuitry applied. | | Powered down <sup>(3)</sup> | Powered up <sup>(4)</sup> | X <sup>(1)</sup> | L | Disabled operation: when VDDP is powered down, output driver is disabled automatically after timeout, keep off circuitry applied. | - X: do not care. - (2) - (3) - (4) - (5) - V<sub>VDDP</sub> ≥ VDDP undervoltage lockout rising threshold, V<sub>VDDP\_UV\_R</sub>. V<sub>VDDP</sub> < VDDP undervoltage lockout falling threshold, V<sub>VDDP\_UV\_F</sub>. V<sub>VDDH</sub> ≥ VDDH undervoltage lockout rising threshold, V<sub>VDDH\_UV\_R</sub>. V<sub>VDDH</sub> < VDDH undervoltage lockout falling threshold, V<sub>VDDH\_UV\_F</sub>. Refer to Power Supply and EN Sequencing for additional information. # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 8.1 Application Information The TPSI3050M is a fully integrated, isolated switch driver with integrated bias, which when combined with an external power switch, forms a complete isolated solid state relay solution. With a nominal gate drive voltage of 10V with 1.5A and 3.0A peak source and sink current, a large variety of external power switches such as MOSFETs, IGBTs, or SCRs can be chosen to meet a wide range of applications. The TPSI3050M generates its own secondary bias supply from the power received from its primary side, so no isolated secondary supply bias is required. The TPSI3050M supports two modes of operation based on the number of input pins required. In two-wire mode, typically found in driving mechanical relays, controlling the switch requires only two pins and supports a wide voltage range of operation of 6.5V to 48V. In three-wire mode, the primary supply of 3V to 5.5V is supplied externally, and the switch is controlled through a separate enable. The secondary side provides a regulated, floating supply rail of 10V for driving a large variety of power switches with no need for a secondary bias supply. The TPSI3050M can support driving single power switch, dual back-to-back, parallel power switches for a variety of AC or DC applications. The TPSI3050M integrated isolation protection is extremely robust with much higher reliability, lower power consumption, and increased temperature ranges than those found using traditional mechanical relays and optocouplers. The power dissipation of the TPSI3050M can be adjusted by an external resistor from the PXFR pin to VSSP. This feature allows for tradeoffs in power dissipation versus power provided on the secondary depending on the needs of the application. ### 8.2 Typical Application The circuits in Figure 8-1 and Figure 8-2 show a typical application for driving silicon based MOSFETs in three-wire mode and two-wire mode, respectively. Figure 8-1. TPSI3050M Three-Wire Mode Driving MOSFETs Product Folder Links: TPS/3050M Figure 8-2. TPSI3050M Two-Wire Mode Driving MOSFETs # 8.2.1 Design Requirements Table 8-1 lists the design requirements of the TPSI3050M gate driver. DESIGN PARAMETERS Total gate capacitance 100nC FET turn-on time 1μs Propagation delay < 4μs</td> Switching frequency 10kHz Supply voltage (VDDP) 5V ± 5% Table 8-1. TPSI3050M Design Requirements ## 8.2.2 Detailed Design Procedure #### 8.2.2.1 Two-Wire or Three-Wire Mode Selection The first design decision is to determine if two-wire or three-wire mode can be used in the application. For this design, note that the overall propagation delay is less than 4µs and only three-wire mode is able to meet this requirement. In this case, two-wire mode is not applicable. Two-wire mode, due to its limited power transfer, is typically limited to very low frequency applications of less than a few kHz or when enable times are not critical. ## 8.2.2.2 CDIV1, CDIV2 Capacitance The $C_{DIV1}$ and $C_{DIV2}$ capacitances required depends on the amount of drop that can be tolerated on the VDDH rail during switching of the external load. The charge stored on the CDIV1 and CDIV2 capacitances is used to provide the current to the load during switching. During switching, charge sharing occurs and the voltage on VDDH drops. At a minimum, TI recommends that the total capacitance formed by the series combination of $C_{DIV1}$ and $C_{DIV2}$ be sized to be at least 20 times the total gate capacitance to be switched. This sizing results in an approximate 0.5V drop of the VDDH supply rail that is used to supply power to the VDRV signal. Equation 1 and Equation 2 can be to used to calculate the amount of capacitance required for a specified voltage drop. $C_{DIV1}$ and $C_{DIV2}$ must be of the same type and tolerance. $$C_{DIV1} = \left(\frac{n+1}{n}\right) \times \frac{Q_{LOAD}}{\Delta V}, \ n \ge 1.0 \tag{1}$$ $$C_{DIV2} = n \times C_{DIV1}, n \ge 1.0 \tag{2}$$ #### where - n is a real number greater than or equal to 1.0. - C<sub>DIV1</sub> is the external capacitance from VDDH to VDDM. - C<sub>DIV2</sub> is the external capacitance from VDDM to VSSS. - Q<sub>LOAD</sub> is the total charge of the load from VDRV to VSSS. - ΔV is the voltage drop on VDDH when switching the load. #### Note C<sub>DIV1</sub> and C<sub>DIV2</sub> represent absolute capacitances and components selected must be adjusted for tolerances and any derating necessary to achieve the required capacitances. Larger values of $\Delta V$ can be used in the application, but excessive droop can cause the VDDH undervoltage lockout falling threshold ( $V_{VDDH\_UVLO\_F}$ ) to be reached and cause VDRV to be asserted low. Note that as the series combination of $C_{DIV1}$ and $C_{DIV2}$ capacitances increases relative to $Q_{LOAD}$ , the VDDH supply voltage drop decreases, but the initial charging of the VDDH supply voltage during power up increases. For this design, assuming n = 1 and $\Delta V \cong 0.5V$ , then $$C_{\text{DIV1}} = \left(\frac{1+1}{1}\right) \times \frac{100nC}{0.5V} = 400nF$$ (3) $$C_{DIV2} = 1 \times 400 \text{nF} = 400 \text{nF}$$ (4) For this design, $C_{DIV1} = C_{DIV2} = 470$ nF standard capacitor values were selected. #### 8.2.2.3 R<sub>PXFR</sub> Selection The selection of $R_{PXFR}$ allows for a tradeoff between power consumed and power delivered, as described in the *Three-wire Mode* section. For this design, one must choose an appropriate $R_{PXFR}$ selection that makes sure enough power is transferred to support the amount of load being driven at the specified switching frequency. During switching of the load, $Q_{LOAD}$ of charge on VDDH is transferred to the load and VDDH supply voltage droops. After each switching cycle, this charge must be replenished before the next switching cycle occurs. This action makes sure that the charge residing on VDDH does not deplete over time due to subsequent switching cycles of the load. The time needed to recover this charge, $t_{RECOVER}$ , can be estimated as follows: $$t_{RECOVER} = \frac{1}{f_{MAX}} \cong \frac{Q_{LOAD}}{I_{OUT}} \tag{5}$$ where - Q<sub>LOAD</sub> is the load charge in Coulombs. - I<sub>OUT</sub> is the average current available from VDDH supply in Amperes (A). - f<sub>MAX</sub> is maximum switching frequency in Hertz (Hz). For this design, $Q_{LOAD} = 100nC$ and $f_{MAX} = 10kHz$ are known, so $I_{OUT}$ required can be estimated as: $$I_{OUT} \cong 100nC \times 10kHz = 1.0mA \tag{6}$$ $I_{OUT}$ represents the minimum average current required to meet the design requirements. Using the TPSI3050M calculator tool, one can easily find the $R_{PXFR}$ necessary by referring to the $I_{OUT}$ or $f_{MAX}$ columns directly. Table 8-2 shows the results from the tool, assuming VDDP = 4.75V, to account for the supply tolerance specified in the design requirements. The TPSI3050M Calculator tool can be found at *Design Calculator*. ### Note The results shown were captured at the time of publication and can differ from the latest version of the calculator tool. Refer to the latest version of the design calculator. Table 8-2. Results From the TPSI3050M Calculator Tool, $T_A = 25^{\circ}$ C, Three-Wire Mode | $R_{PXFR}$ , $k\Omega$ | Power<br>Converter<br>Duty Cycle, % | I <sub>VDDP</sub> , mA | P <sub>IN</sub> , mW | P <sub>OUT</sub> , mW | I <sub>OUT</sub> , mA | t <sub>START</sub> , μs | t <sub>RECOVER</sub> , μs | f <sub>EN_MAX</sub> ,<br>kHz | I <sub>AUX_MAX</sub> ,<br>mA | |------------------------|-------------------------------------|------------------------|----------------------|-----------------------|-----------------------|-------------------------|---------------------------|------------------------------|------------------------------| | 7.32 | 13.3 | 5.7 | 27.2 | 7.6 | 0.46 | N/A | N/A | N/A | N/A | | 9.09 | 21.1 | 9.1 | 43.1 | 12.7 | 0.80 | N/A | N/A | N/A | N/A | | 11 | 40.0 | 17.2 | 81.8 | 30.8 | 2.00 | 1828 | 49.0 | 20.4 | 3.08 | | 12.7 | 53.3 | 22.9 | 109.0 | 41.5 | 2.71 | 1397 | 36.4 | 27.5 | 5.18 | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated | Table 8-2. Results From the | PENSI3050M | Calculator T | Tool. T <sub>4</sub> = | = 25°C. | Three-Wire Mode | (continued) | |--------------------------------|----------------|--------------|------------------------|---------|---------------------|---------------| | iable e z. itecate i ioili tii | J 11 010000111 | Oulouluto: I | ОО:, : Д | , | 111100 11110 111040 | ,001161114047 | | R <sub>PXFR</sub> , kΩ | Power<br>Converter<br>Duty Cycle, % | I <sub>VDDP</sub> , mA | P <sub>IN</sub> , mW | P <sub>OUT</sub> , mW | I <sub>OUT</sub> , mA | t <sub>START</sub> , μs | t <sub>RECOVER</sub> , μs | f <sub>EN_MAX</sub> ,<br>kHz | I <sub>AUX_MAX</sub> ,<br>mA | |------------------------|-------------------------------------|------------------------|----------------------|-----------------------|-----------------------|-------------------------|---------------------------|------------------------------|------------------------------| | 14.7 | 66.7 | 28.7 | 136.4 | 52.3 | 3.42 | 1141 | 28.9 | 34.6 | 7.29 | | 16.5 | 80.0 | 34.4 | 163.6 | 66.1 | 4.34 | 935 | 22.8 | 43.8 | 10.00 | | 20 | 93.3 | 40.2 | 190.8 | 77.4 | 5.08 | 822 | 19.5 | 51.2 | 10.00 | Table 8-3 summarizes the various output parameters of the calculator tool. **Table 8-3. TPSI3050M Calculator Tool Parameter Descriptions** | Parameter | Description | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PXFR</sub> | External resistor setting that controls the amount of power transferred to the load by adjusting the duty cycle. Higher R <sub>PXFR</sub> settings lead to increased power transfer and power consumption. | | Power Converter Duty Cycle | Nominal duty cycle of the power converter. Higher R <sub>PXFR</sub> settings leads to higher duty cycles of the power converter and higher power transfer. | | I <sub>VDDP</sub> | Average current consumed from the VDDP supply | | P <sub>IN</sub> | Average power consumed from the VDDP supply | | P <sub>OUT</sub> | Average power delivered to the VDDH supply | | I <sub>OUT</sub> | Average current delivered to the VDDH supply | | t <sub>START</sub> | Start-up time from VDDP rising until VDDH supply rail is fully charged. This parameter assumes VDDH and VDDM supply rails are fully discharged initially. | | t <sub>RECOVER</sub> | Represents the time for the VDDH rail to recover after switching the load present on VDRV | | f <sub>MAX</sub> | Maximum switching frequency possible for a given R <sub>PXFR</sub> setting for the applied loading conditions | | I <sub>AUX_MAX</sub> | Maximum auxiliary current available at current user input settings. There is an inverse relationship between $f_{MAX}$ and $I_{AUX\_MAX}$ . | For this design example, $R_{PXFR}$ must be configured to the $11k\Omega$ setting or higher to transfer enough power to support switching the specified load at the required 10kHz frequency. #### 8.2.2.4 C<sub>VDDP</sub> Capacitance For two-wire mode, the recommended capacitance C<sub>VDDP</sub> from VDDP to VSSP is 220nF. For this design, three-wire mode is required to meet the design requirements. For three-wire mode, increasing the amount of capacitance, $C_{VDDP}$ , improves the ripple on the VDDP supply. For this design, $1\mu F$ in parallel with 100nF is used. #### 8.2.2.5 Gate Driver Output Resistor The optional external gate driver resistors, R<sub>GSRC</sub> and R<sub>GSNK</sub>, along with the diode are used to: - 1. Limit ringing caused by parasitic inductances and capacitances - 2. Limit ringing caused by high voltage switching dv/dt, high current switching di/dt, and body-diode reverse recovery - 3. Fine-tune gate drive strength for sourcing and sinking - 4. Reduce electromagnetic interference (EMI) The TPSI3050M has a pullup structure with a P-channel MOSFET with a peak source current of 1.5A. Therefore, the peak source current can be predicted with: $$I_{O+} \cong min\left(1.5A, \frac{V_{VDDH}}{R_{DSON\_VDRV} + R_{GSRC} + R_{GFET\_INT}}\right)$$ (7) ## where - R<sub>GSRC</sub>: external turn-on resistance. - R<sub>DSON VDRV</sub>: TPSI3050M driver on resistance in high state. See *Electrical Characteristics*. - V<sub>VDDH</sub>: VDDH voltage. Assumed 10.2V in this example. - R<sub>GFET\_INT</sub>: external power transistor internal gate resistance, found in the power transistor data sheet. Assume $0\Omega$ for this example. - I<sub>0+</sub>: peak source current. The minimum value between 1.5A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance. For this example, $R_{DSON\ VDRV}$ = 2.5 $\Omega$ , $R_{GSRC}$ = 8 $\Omega$ , and $R_{GFET\ INT}$ = 0 $\Omega$ results in: $$I_{O+} \cong min(1.5A, \frac{10.2V}{2.50 + 80 + 00}) = 0.97A$$ (8) Similarly, the TPSI3050M has a pulldown structure with an N-channel MOSFET with a peak sink current of 3.0A. Therefore, assuming $R_{GFET\ INT} = 0\Omega$ , the peak sink current can be predicted with: $$I_{O-} \cong min \left[ 3.0A, (V_{VDDH} \times (R_{GSRC} + R_{GSNK}) - R_{GSRC} \times V_F) \times \frac{1}{R_{GSRC} \times R_{GSNK} + R_{DSON\_VDRV} \times (R_{GSRC} + R_{GSNK})} \right]$$ (9) where - R<sub>GSRC</sub>: external turn-on resistance. - R<sub>GSNK</sub>: external turn-off resistance. - R<sub>DSON VDRV</sub>: TPSI3050M driver on resistance in low state. See *Electrical Characteristics*. - V<sub>VDDH</sub>: VDDH voltage. Assumed 10.2V in this example. - V<sub>F</sub>: diode forward voltage drop. Assumed 0.7V in this example. - I<sub>Q</sub>: peak sink current. The minimum value between 3.0A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance. For this example, assuming $R_{DSON\ VDRV}$ = 1.7 $\Omega$ , $R_{GSRC}$ = 8 $\Omega$ , $R_{GSNK}$ = 4.5 $\Omega$ , and $R_{GFET\ INT}$ = 0 $\Omega$ , results in: $$I_{0-} \cong min \Big[ 3.0A, (10.2V \times (8\Omega + 4.5\Omega) - 3.5\Omega \times 0.7V) \times \frac{1}{8\Omega \times 4.5\Omega + 1.7\Omega \times (8\Omega + 4.5\Omega)} \Big] = 2.18A$$ (10) Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, TI strongly recommends to minimize the gate driver loop. #### 8.2.2.6 Start-up Time and Recovery Time As described in the $C_{DIV1}$ , $C_{DIV2}$ Capacitance section, the start-up time of the fully discharged VDDH rail depends on the amount of capacitance present on the VDDH supply. The rate at which this capacitance is charged depends on the amount of power transferred from the primary side to the secondary side. The amount of power transferred can be adjusted by choosing RPXFR. Increasing the resistor settings for RPXFR transfers more power from the primary supply (VDDP) to the secondary supply (VDDH), thereby reducing the overall start-up and recovery times. ### 8.2.2.7 Supplying Auxiliary Current, IAUX From VDDM The TPSI3050M is capable of providing power from VDDM to support external auxiliary circuitry as shown in Figure 8-3. In this case, the required transfer power must include the additional power consumed by the auxiliary circuitry on the VDDM rail. The R<sub>PXFR</sub> value must be set to meet the overall power requirements. Figure 8-3. Supplying Auxiliary Power From VDDM Product Folder Links: TPSI3050M As an example, assume that the auxiliary circuitry requires an average current of 4mA. Table 8-4 summarizes the results from the TPSI3050M calculator tool. The Calculator tool can be found at *Design Calculator*. #### Note The results shown were captured at the time of publication and can differ from the latest version of the calculator tool. Refer to the latest version of the design calculator. Table 8-4. Results From the TPSI3050M Calculator Tool, $T_A = 25^{\circ}$ C, Three-Wire Mode With $I_{AUX} = 4$ mA | R <sub>PXFR</sub> , kΩ | Power<br>Converter<br>Duty Cycle, % | I <sub>VDDP</sub> , mA | P <sub>IN</sub> , mW | P <sub>OUT</sub> , mW | I <sub>OUT</sub> , mA | t <sub>START</sub> , μs | t <sub>RECOVER</sub> , µs | f <sub>EN_MAX</sub> ,<br>kHz | I <sub>AUX_MAX</sub> ,<br>mA | |------------------------|-------------------------------------|------------------------|----------------------|-----------------------|-----------------------|-------------------------|---------------------------|------------------------------|------------------------------| | 7.32 | 13.3 | 5.7 | 27.2 | 7.6 | 0.46 | N/A | N/A | N/A | N/A | | 9.09 | 21.1 | 9.1 | 43.1 | 12.7 | 0.80 | N/A | N/A | N/A | N/A | | 11 | 40.0 | 17.2 | 81.8 | 30.8 | 2.00 | N/A | N/A | N/A | N/A | | 12.7 | 53.3 | 22.9 | 109.0 | 41.5 | 2.71 | 2691 | 36.4 | 27.5 | 5.18 | | 14.7 | 66.7 | 28.7 | 136.4 | 52.3 | 3.42 | 1834 | 28.9 | 34.6 | 7.29 | | 16.5 | 80.0 | 34.4 | 163.6 | 66.1 | 4.34 | 1327 | 22.8 | 43.8 | 10.00 | | 20 | 93.3 | 40.2 | 190.8 | 77.4 | 5.08 | 1096 | 19.5 | 51.2 | 10.00 | Based on the results in Table 8-4, several observations can be made: - With R<sub>PXFR</sub> = 7.32kΩ, R<sub>PXFR</sub> = 9.09kΩ, and R<sub>PXFR</sub> = 11kΩ, insufficient power is available to meet the application power needs specified in the design requirements in Table 8-1. - With R<sub>PXFR</sub> = 12.7kΩ and higher, sufficient power is transferred to meet the specified design requirements. - For a given R<sub>PXFR</sub>, because a significant amount of the transferred power is being provided to the auxiliary circuitry, t<sub>START</sub> is longer, and f<sub>MAX</sub> reduced when compared to the results shown in Table 8-4 with I<sub>AUX</sub> = 0mA. #### 8.2.2.8 VDDM Ripple Voltage Note that when supplying power from VDDM, that is when $I_{AUX} > 0mA$ , additional voltage ripple is present on the VDDM rail. For a given $R_{PXFR}$ setting, this ripple can be reduced by applying additional capacitance from VDDM to VSSS. For this design example, the ripple on VDDM, VDDM<sub>ripple</sub>, computed in the calculator tool is 190mV. It is possible to reduce the VDDM<sub>ripple</sub> with the addition of capacitance while still maintaining the original VDDH<sub>droop</sub> = 0.5V. For example, applying $C_{DIV1}$ = 330nF and $C_{DIV2}$ = 680nF in the calculator tool, reduces VDDM<sub>ripple</sub> to 131mV, while still maintaining VDDH<sub>droop</sub> < 0.5V. Of course, this additional capacitance leads to increased $t_{START}$ times. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 8.2.3 Application Curves # 8.2.3 Application Curves (continued) #### 8.2.4 Insulation Lifetime Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides. The insulation breakdown data is collected at various high voltages switching at 60Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of 20% for working voltage and 50% for lifetime which translates into minimum required insulation lifetime of 30 years at a working voltage that's 20% higher than the specified value. Figure 8-12 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is 1000V<sub>RMS</sub> with a lifetime of 1480 years. Figure 8-12. Insulation Lifetime Projection Data #### 8.3 Power Supply Recommendations In three-wire mode, to help ensure a reliable supply voltage, TI recommends that the $C_{VDDP}$ capacitance from VDDP to VSSP consists of a $0.1\mu F$ bypass capacitor for high frequency decoupling in parallel with a $10\mu F$ for low frequency decoupling. In two-wire mode, TI recommends that the $C_{VDDP}$ capacitance placed from VDDP to VSSP consists of a 220nF capacitor connected close to the device between the VDDP and VSSP pins. The recommended absolute capacitance must be 220nF, so if derating is required, a higher component value can be needed. Low-ESR and low-ESL capacitors must be connected close to the device between the VDDP and VSSP pins. #### 8.4 Layout #### 8.4.1 Layout Guidelines Designers must pay close attention to PCB layout to achieve optimum performance for the TPSI3050M. Some key guidelines are: - Component placement: - Place the driver as close as possible to the power semiconductor to reduce the parasitic inductance of the gate loop on the PCB traces. - Connect low-ESR and low-ESL capacitors close to the device between the VDDH and VDDM pins and the VDDM and VSSS pins to bypass noise and to support high peak currents when turning on the external power transistor. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated - Connect low-ESR and low-ESL capacitors close to the device between the VDDP and VSSP pins. - Minimize parasitic capacitances on the R<sub>PXFR</sub> pin. - Grounding considerations: - Limit the high peak currents that charge and discharge the transistor gates to a minimal physical area. This limitation decreases the loop inductance and minimizes noise on the gate terminals of the transistors. Place the gate driver as close as possible to the transistors. - Connect the driver VSSS to the Kelvin connection of MOSFET source or IGBT emitter. If the power device does not have a split Kelvin source or emitter, connect the VSSS pin as close as possible to the source or emitter terminal of the power device package to separate the gate loop from the high power switching loop. - High-voltage considerations: - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. TI recommends a PCB cutout or groove to prevent contamination that can compromise the isolation performance. - Thermal considerations: - Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction-to-board thermal impedance (θ<sub>JB</sub>). - If the system has multiple layers, TI also recommends connecting the VDDH and VSSS pins to internal ground or power planes through multiple vias of adequate size. These vias must be located close to the IC pins to maximize thermal conductivity. However, keep in mind that no traces or coppers from different high voltage planes are overlapping. ## 8.4.2 Layout Example Figure 8-13 shows a PCB layout example with the signals and key components labeled. Figure 8-13. 3-D PCB View Figure 8-14 and Figure 8-15 show the top and bottom layer traces and copper. Copyright © 2025 Texas Instruments Incorporated Figure 8-14. Top Layer Figure 8-15. Bottom Layer # 9 Device and Documentation Support # 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. # 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |------------|----------|-----------------| | March 2025 | * | Initial Release | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | TPSI3050MDWZR | Active | Production | SO-MOD (DWZ) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | I3050M | | TPSI3050MDWZR.A | Active | Production | SO-MOD (DWZ) 8 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | I3050M | | TPSI3050MDWZR.B | Active | Production | SO-MOD (DWZ) 8 | 1000 LARGE T&R | - | Call TI | Call TI | -55 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Apr-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ĺ | TPSI3050MDWZR | SO-MOD | DWZ | 8 | 1000 | 330.0 | 16.4 | 12.05 | 6.15 | 3.3 | 16.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 22-Apr-2025 # \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | TPSI3050MDWZR | SO-MOD | DWZ | 8 | 1000 | 350.0 | 350.0 | 43.0 | | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Ref. JEDEC registration MS-013 SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated