









TPS92629-Q1 SLVSGP5 - MAY 2023

# TPS92629-Q1 Single-Channel, Automotive High Side LED Driver With Thermal Sharing Control

#### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1: –40°C to 125°C, T<sub>A</sub>
- Wide input voltage range: 4.5 V to 40 V
- Thermal sharing by external shunt resistor
- Low quiescent current
  - 10 uA with EN low in shutdown mode
  - Low supply current in fault mode
- Single-channel high-precision current regulation:
  - Up to 250-mA output channel current
  - Integrated analog dimming and PWM dimming control
  - ±5% accuracy under PWM dimming mode over full temperature range
  - ±5% accuracy under analog dimming mode for 20%~100% maximum current over full temperature range
  - ±10% accuracy under analog dimming mode for 10%~20% maximum current over full temperature range
- Low dropout voltage:
  - Maximum dropout: 350 mV for 150 mA
  - Maximum dropout: 500 mV for 250 mA
- Diagnostics and protection
  - LED open-circuit with auto-recovery
  - LED short-to-GND with auto-recovery
  - LED short-to-battery with auto-recovery
  - Diagnostic enable with adjustable threshold for low-dropout operation
  - More safe system with multiple fault report capability
  - Thermal shutdown
- Operation junction temperature range: -40°C to 150°C



Typical Application Diagram

# 2 Applications

- Automotive exterior small light: blind spot detection indicator, door handle, charging inlet
- Automotive interior light: overhead console, reading lamp
- Automotive exterior rear light: rear lamp, center high mounted stop lamp, side marker
- General-purpose LED driver applications

# 3 Description

TPS92629-Q1 single-channel LED includes a unique thermal management design to reduce temperature rising on the device. The TPS92629-Q1 is a linear driver directly powered by automotive batteries with large voltage variations to output full current loads up to 250 mA. External shunt resistors are leveraged to share output current and dissipate power out of the driver. The device's full-diagnostic capabilities include LED open, LED short-to-GND, LED short-to-battery circuit and device overtemperature protection. The high accuracy and optimized slew rate of analog dimming control supports off board long wire driving with enhanced EMC performance and eliminates the flick and afterimage issue. The multiple fault could be reported out by different voltage levels through fault pins for safety critical applications.

**Table 3-1. Device Information** 

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) |
|-------------|------------------------|-----------------|
| TPS92629-Q1 | HVSSOP (8)             | 3 mm × 3 mm     |

For all available packages, see the orderable addendum at the end of the data sheet.



**Power Dissipation on Device** 



# **Table of Contents**

| 1 Features                           | 1              | 7.3 Feature Description                            | 13  |
|--------------------------------------|----------------|----------------------------------------------------|-----|
| 2 Applications                       |                | 7.4 Device Functional Modes                        |     |
| 3 Description                        | 1              | 8 Application and Implementation                   | 23  |
| 4 Revision History                   |                | 8.1 Application Information                        | 23  |
| 5 Pin Configuration and Functions    | 3              | 8.2 Typical Applications                           |     |
| 6 Specifications                     |                | 8.3 Power Supply Recommendations                   |     |
| 6.1 Absolute Maximum Ratings         |                | 8.4 Layout                                         |     |
| 6.2 ESD Ratings                      |                | 9 Device and Documentation Support                 |     |
| 6.3 Recommended Operating Conditions | 4              | 9.1 Receiving Notification of Documentation Update | s27 |
| 6.4 Thermal Information              | 4              | 9.2 Support Resources                              | 27  |
| 6.5 Electrical Characteristics       | 5              | 9.3 Trademarks                                     |     |
| 6.6 Typical Characteristics          | <mark>7</mark> | 9.4 Electrostatic Discharge Caution                | 27  |
| 7 Detailed Description               |                | 9.5 Glossary                                       |     |
| 7.1 Overview                         |                | 10 Mechanical, Packaging, and Orderable            |     |
| 7.2 Functional Block Diagram         | 12             | Information                                        | 28  |
| •                                    |                |                                                    |     |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE     | REVISION | NOTES            |
|----------|----------|------------------|
| May 2023 | *        | Initial release. |



# **5 Pin Configuration and Functions**



Figure 5-1. DGN Package 8-Pin HVSSOP With PowerPAD™ Top View

**Table 5-1. Pin Functions** 

| P      | IN  | 1/0 | DECODINE                                                                                                |
|--------|-----|-----|---------------------------------------------------------------------------------------------------------|
| NAME   | NO. | I/O | DESCRIPTION                                                                                             |
| EN/PWM | 1   | I   | Device enable input and PWM input for OUT and RES current output ON and OFF control.                    |
| DIAGEN | 2   | I   | Enable pin for LED open-circuit detection to avoid false open diagnostics during low-dropout operation. |
| ADIM   | 3   | I   | PWM input for analog dimming control.                                                                   |
| FAULT  | 4   | 0   | Fault output.                                                                                           |
| RES    | 5   | 0   | Channel current output with external thermal resistor.                                                  |
| OUT    | 6   | 0   | Current output.                                                                                         |
| IN     | 7   | I   | Channel current input.                                                                                  |
| SUPPLY | 8   | I   | Device power supply.                                                                                    |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                     |                                | MIN  | MAX                        | UNIT |
|---------------------|--------------------------------|------|----------------------------|------|
| Supply              | SUPPLY                         | -0.3 | 45                         | V    |
| High-voltage input  | DIAGEN, IN, EN/PWM, ADIM       | -0.3 | V <sub>(SUPPLY)</sub> +0.3 | V    |
| High-voltage output | OUT, RES                       | -0.3 | V <sub>(SUPPLY)</sub> +0.3 | V    |
| Low-voltage output  | FAULT                          | -0.3 | 5.5                        | V    |
| IN to OUT           | V(IN) – V(OUT)                 | -0.3 | 45                         | V    |
| SUPPLY to IN        | V(SUPPLY) – V(IN)              | -0.3 | 5                          | V    |
| TJ                  | Operating junction temperature | -40  | 150                        | °C   |
| T <sub>stg</sub>    | Storage temperature            | -65  | 150                        | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                                            |                                     |                                                                                            |                                          | VALUE | UNIT |  |
|--------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------|-------|------|--|
|                                            |                                     | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 1C |                                          | ±2000 |      |  |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per AEC | All pins                                                                                   | ±500                                     | V     |      |  |
|                                            |                                     |                                                                                            | Corner pins (SUPPLY, RES, FAULT, EN/PWM) | ±750  | 1    |  |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                          |                                                       | MIN                 | NOM MAX               | UNIT |
|--------------------------|-------------------------------------------------------|---------------------|-----------------------|------|
| SUPPLY                   | Device supply voltage                                 | 4.5                 | 40                    | V    |
| IN                       | Sense voltage                                         | V <sub>(SUPPI</sub> | V                     |      |
| EN/PWM, ADIM             | PWM and ADIM inputs                                   | 0                   | V <sub>(SUPPLY)</sub> | V    |
| DIAGEN                   | Diagnostics enable pin                                | 0                   | V <sub>(SUPPLY)</sub> | V    |
| OUT, RES                 | Driver output                                         | 0                   | V <sub>(SUPPLY)</sub> | V    |
| FAULT                    | Multi-fault output                                    | 0                   | 5                     | V    |
| Operating ambient temper | Operating ambient temperature, T <sub>A</sub> -40 125 |                     | °C                    |      |

# **6.4 Thermal Information**

|                       |                                              | TPS92629-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGN         | UNIT |
|                       |                                              | 8 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 50.7        | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 70.4        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 23.8        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 2.5         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 23.8        | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 7.2         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.



# **6.5 Electrical Characteristics**

 $V_{(SUPPLY)}$  = 4.5 V to 40 V,  $V_{(EN)}$  = 3 V,  $T_J$  = -40°C to +150°C unless otherwise noted

|                                | PARAMETER                                                                           | TEST CONDITIONS                                                                                                              | MIN    | TYP   | MAX    | UNIT  |
|--------------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|
| BIAS                           |                                                                                     |                                                                                                                              |        |       |        |       |
| V <sub>(POR_rising)</sub>      | Supply voltage POR rising threshold                                                 |                                                                                                                              |        | 3.6   | 4.0    | V     |
| V <sub>(POR_falling)</sub>     | Supply voltage POR falling threshold                                                |                                                                                                                              | 3.0    | 3.4   |        | V     |
| I <sub>(shutdown)</sub>        | Device shutdown current, keep EN/PWM = 0 for more than 20 ms to shutdown the device | Vsupply = 12V                                                                                                                |        | 7     | 10     | uA    |
| I <sub>(Quiescent)</sub>       | Device standby ground current                                                       | PWM = HIGH                                                                                                                   | 0.5    | 1.1   | 1.3    | mA    |
| I <sub>(FAULT)</sub>           | Device supply current in fault mode                                                 | PWM = HIGH, fault mode                                                                                                       | 600    | 720   | 850    | uA    |
|                                | EN/PWM, DIAGEN, ADIM)                                                               |                                                                                                                              |        |       | l      |       |
| V <sub>IL(EN)</sub>            | Disable input logic-low voltage, EN/PWM                                             |                                                                                                                              |        |       | 0.7    | V     |
| V <sub>IH(EN)</sub>            | Enable input logic-high voltage, EN/PWM                                             |                                                                                                                              | 2.0    |       |        | V     |
| V <sub>IL(PWM)</sub>           | PWM input logic-low voltage, EN/PWM                                                 |                                                                                                                              | 2.037  | 2.1   | 2.183  | V     |
| V <sub>IH(PWM)</sub>           | PWM input logic-high voltage, EN/PWM                                                |                                                                                                                              | 2.134  | 2.2   | 2.296  | V     |
| I <sub>(EN/PWM)</sub>          | Pull down current, EN/PWM                                                           |                                                                                                                              | 0.5    | 1.4   | 2.2    | uA    |
| V <sub>IL(ADIM)</sub>          | Input logic-low voltage, ADIM                                                       |                                                                                                                              | 1.065  | 1.12  | 1.17   | V     |
| V <sub>IH(ADIM)</sub>          | Input logic-high voltage, ADIM                                                      |                                                                                                                              | 1.20   | 1.26  | 1.32   | V     |
|                                | Pull down current, ADIM                                                             |                                                                                                                              | 1.6    | 2.2   | 2.9    | uA    |
| V <sub>IL(DIAGEN)</sub>        | Input logic-low voltage, DIAGEN                                                     |                                                                                                                              | 1.045  | 1.10  | 1.155  | V     |
| V <sub>IH(DIAGEN)</sub>        | Input logic-low voltage, DIAGEN                                                     |                                                                                                                              | 1.17   | 1.10  | 1.133  | V     |
| VIH(DIAGEN)  CONSTANT-CUR      | 1 0 0                                                                               |                                                                                                                              | 1.17   | 1.25  | 1.55   | V     |
|                                |                                                                                     | 1000/ duty avala                                                                                                             | 5      |       | 250    | Λ     |
| I <sub>(OUTx_Tot)</sub>        | Device output-current                                                               | 100% duty cycle                                                                                                              | 5      |       | 250    | mA    |
| V <sub>(CS_REG)</sub>          | Sense-resistor regulation voltage                                                   | T <sub>A</sub> = -40°C to +125°C, 100% duty cycle, 20kHz frequency input for ADIM, V <sub>(SUPPLY)</sub> = 4.5 V             | 436    | 463.5 | 491    | mV    |
| V <sub>(CS_REG)</sub>          | Sense-resistor regulation voltage                                                   | $T_A = -40^{\circ}\text{C}$ to +125°C, 100% duty cycle, 20kHz frequency input for ADIM, $V_{(SUPPLY)} = 5 \text{ V}$ to 40 V | 441.75 | 465.0 | 488.25 | mV    |
| V <sub>(CS_REG)</sub>          | Sense-resistor regulation voltage                                                   | $T_A = -40$ °C to +125°C, 20% duty cycle, 20kHz frequency input for ADIM                                                     | 88.35  | 93.0  | 97.65  | mV    |
| V <sub>(CS_REG)</sub>          | Sense-resistor regulation voltage                                                   | T <sub>A</sub> = -40°C to +125°C, 10% duty cycle, 20kHz frequency input for ADIM                                             | 41.85  | 46.5  | 51.15  | mV    |
| R <sub>(CS_REG)</sub>          | Sense-resistor range                                                                |                                                                                                                              | 1.74   |       | 98.2   | Ω     |
|                                | Voltage dropout from INx to OUTx, RESx open                                         | current setting of 150 mA                                                                                                    |        | 200   | 350    | mV    |
| V                              | Voltage dropout from the to OOTE, RESE open                                         | current setting of 250 mA                                                                                                    |        | 300   | 500    | IIIV  |
| $V_{(DROPOUT)}$                | Valtage drangut from INV to DESV. OUTV onen                                         | current setting of 150 mA                                                                                                    |        | 350   | 600    | ma\ / |
|                                | Voltage dropout from INx to RESx, OUTx open                                         | current setting of 250 mA                                                                                                    |        | 600   | 1000   | mV    |
| I <sub>(RESx)</sub>            | Ratio of RESx current to total current                                              | $I_{(RESx)}/I_{(OUTx\_Tot)}$ , $V_{(INx)} - V_{(RESx)} > 1$ V, $I_{(total)} = 150$ mA                                        | 95     |       |        | %     |
| I <sub>(channel_leakage)</sub> | Leakage current when channel is off                                                 | V <sub>(SUPPLY)</sub> – V <sub>(OUT)</sub> = 40 V, PWM off                                                                   |        |       | 10     | uA    |
| DIAGNOSTICS                    |                                                                                     |                                                                                                                              |        |       |        |       |
| V <sub>(OPEN_th_rising)</sub>  | LED open rising threshold, V <sub>(IN)</sub> – V <sub>(OUT)</sub>                   |                                                                                                                              | 180    | 300   | 420    | mV    |
| V <sub>(OPEN_th_falling)</sub> | LED open falling threshold, V <sub>(IN)</sub> – V <sub>(OUT)</sub>                  |                                                                                                                              |        | 450   |        | mV    |
| V <sub>(SG_th_rising)</sub>    | Channel output short-to-ground rising threshold                                     |                                                                                                                              | 1.425  | 1.5   | 1.575  | V     |
| V <sub>(SG th falling)</sub>   | Channel output short-to-ground falling threshold                                    |                                                                                                                              | 1.20   | 1.24  | 1.32   | V     |
| I <sub>(Retry_OUT)</sub>       | Channel output V <sub>(OUT)</sub> short-to-ground retry current                     |                                                                                                                              | 3.622  | 4.96  | 6.232  | mA    |
| I <sub>(Retry_RES)</sub>       | Channel output V <sub>(RES)</sub> short-to-ground retry current                     |                                                                                                                              | 0.82   | 1.08  | 1.4    | mA    |
| I <sub>(Discharge_OUT)</sub>   | Channel output V <sub>(OUT)</sub> short-to-battery discharge current                | OUT short to SUPPLY                                                                                                          | 3.431  | 4.952 | 5.069  | mA    |
| FAULT                          | 1                                                                                   | 1                                                                                                                            |        |       |        |       |
| V <sub>(FAULT_STG)</sub>       | Output voltage level under STG fault                                                |                                                                                                                              | 0.56   | 0.60  | 0.619  | V     |
| V <sub>(FAULT_STB)</sub>       | Output voltage level under STB fault                                                |                                                                                                                              | 1.072  | 1.105 | 1.134  | V     |
|                                |                                                                                     | I .                                                                                                                          |        |       |        |       |



 $V_{(SUPPLY)}$  = 4.5 V to 40 V,  $V_{(EN)}$  = 3 V,  $T_J$  = -40°C to +150°C unless otherwise noted

|                                     | PARAMETER                                                                                         | TEST CONDITIONS                                                                                                                                                                                    | MIN                                          | TYP                  | MAX                  | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------|----------------------|------|
| V <sub>(FAULT_TSD)</sub>            | Output voltage level under TSD fault                                                              |                                                                                                                                                                                                    | 2.725 <sup>(1)</sup>                         | 2.798 <sup>(1)</sup> | 2.862 <sup>(1)</sup> | V    |
| V <sub>(Normal)</sub>               | Output voltage level under normal mode                                                            | V <sub>(SUPPLY)</sub> = 4.5 V                                                                                                                                                                      | 3.8                                          | 4.2                  | 4.6                  | V    |
| V <sub>(Normal)</sub>               | Output voltage level under normal mode                                                            | V <sub>(SUPPLY)</sub> = 5 V to 40 V                                                                                                                                                                | 4.55                                         | 4.8                  | 5.1                  | V    |
| I <sub>(FAULT pull up)</sub>        | FAULT ouput current capability                                                                    | open, stb, stg or tsd fault                                                                                                                                                                        |                                              |                      | 250                  | uA   |
| I <sub>(FAULT_pull_up_limit)</sub>  | FAULT ouput current limit                                                                         | open, stb, stg or tsd fault                                                                                                                                                                        | 300                                          |                      |                      | uA   |
| I <sub>(FAULT_pulldown)</sub>       | FAULT internal pull down current in stage 1, as shown in Figure 7-5                               | open, stb, stg or tsd fault, V <sub>(FAULT)</sub> = 0.4 V                                                                                                                                          | 1                                            | 1.2                  | 1.5                  | mA   |
| t <sub>(discharge)</sub>            | Discharge time for open and short to battery detection, as shown in Figure 7-5                    | open or stb fault                                                                                                                                                                                  | 500                                          | 730                  | 1000                 | us   |
| TIMING                              |                                                                                                   |                                                                                                                                                                                                    |                                              |                      |                      |      |
| t <sub>(Device_enable)</sub>        | Device enable time, t <sub>5</sub> as shown in Figure 7-1                                         |                                                                                                                                                                                                    |                                              | 86                   |                      | μs   |
| t <sub>(Device_disable)</sub>       | Device disable time, t <sub>8</sub> as shown in Figure 7-1                                        |                                                                                                                                                                                                    |                                              | 20                   |                      | ms   |
| t <sub>(STARTUP)</sub>              | SUPPLY rising edge to 10% output current, t <sub>6</sub> as shown in Figure 7-1                   | $V_{(SUPPLY)}$ = 12 V, $V_{(OUT)}$ = 3 V, $V_{(CS\_REG)}$ = 450 mV, $R_{(SNSx)}$ = 3.0 Ω and $R_{(RESx)}$ = 91 Ω                                                                                   |                                              | 135                  |                      | μs   |
| t <sub>(ADIM_delay_rising)</sub>    | ADIM rising edge delay to 10% of output current, t <sub>9</sub> as shown in Figure 7-1            | $V_{(SUPPLY)} = 12 \text{ V}, V_{(OUT)} = 3 \text{ V}, V_{(CS\_REG)} = 450$ mV, $R_{(SNSx)} = 3.0 \Omega$ and $R_{(RESx)} = 91 \Omega$                                                             |                                              | 55                   |                      | μs   |
| t <sub>(ADIM_delay_falling)</sub>   | ADIM falling edge delay to 90% of output current, t <sub>10</sub> as shown in Figure 7-1          | $V_{(SUPPLY)}$ = 12 V, $V_{(OUT)}$ = 3 V, $V_{(CS\_REG)}$ = 450 mV, $R_{(SNSx)}$ = 3.0 $\Omega$ and $R_{(RESx)}$ = 91 $\Omega$                                                                     |                                              | 60                   |                      | μs   |
| t <sub>(ADIM_current_rising)</sub>  | output current rising time, t <sub>7</sub> as shown in Figure 7-1                                 | 5% current to 98% target current under analog dimming mode                                                                                                                                         |                                              | 1                    |                      | ms   |
| t <sub>(ADIM_current_falling)</sub> | output current rising time, t <sub>11</sub> as shown in Figure 7-1                                | 98% current to 5% target current under analog dimming mode                                                                                                                                         | 1                                            |                      |                      | ms   |
|                                     | PWM rising edge delay to 10% of output                                                            | $V_{(SUPPLY)}$ = 12 V, $V_{(OUT)}$ = 3 V, $V_{(CS\_REG)}$ = 450 mV, $R_{(SNSX)}$ = 3.0 $\Omega$ and $R_{(RESX)}$ = 91 $\Omega$                                                                     |                                              | 3                    |                      | μs   |
| t(PWM_delay_rising)                 | current, t <sub>1</sub> as shown in Figure 7-1                                                    | $ \begin{vmatrix} V_{(SUPPLY)} = 12 \text{ V, } V_{(OUT)} = 3 \text{ V, } V_{(CS\_REG)} = 450 \\ \text{mV, } R_{(SNSx)} = 82 \Omega \text{ and } R_{(RESx)} = 9\overline{1} \Omega \end{vmatrix} $ | 2.4                                          |                      |                      | μs   |
| town                                | PWM falling edge delay to 90% of output                                                           | $V_{(SUPPLY)}$ = 12 V, $V_{(OUT)}$ = 3 V, $V_{(CS\_REG)}$ = 450 mV, $R_{(SNSx)}$ = 3.0 $\Omega$ and $R_{(RESx)}$ = 91 $\Omega$                                                                     |                                              | 2.8                  |                      | μs   |
| t(PWM_delay_falling)                | current, t <sub>3</sub> as shown in Figure 7-1                                                    | $V_{(SUPPLY)} = 12 \text{ V}, V_{(OUT)} = 3 \text{ V}, V_{(CS\_REG)} = 450$ mV, $R_{(SNSx)} = 82 \Omega$ and $R_{(RESx)} = 91 \Omega$                                                              | 2.8                                          |                      |                      | μs   |
| to                                  | Output current rising from 10% to 90%, t <sub>2</sub> as                                          | $V_{(SUPPLY)}$ = 12 V, $V_{(OUT)}$ = 3 V, $V_{(CS\_REG)}$ = 450 mV, $R_{(SNSx)}$ = 3.0 $\Omega$ and $R_{(RESx)}$ = 91 $\Omega$                                                                     |                                              |                      |                      | μs   |
| <sup>ፒ</sup> (Current_rising)       | shown in Figure 7-1                                                                               | $V_{(SUPPLY)}$ = 12 V, $V_{(OUT)}$ = 3 V, $V_{(CS\_REG)}$ = 450 mV, $R_{(SNSx)}$ = 82 $\Omega$ and $R_{(RESx)}$ = 91 $\Omega$                                                                      | 1.3                                          |                      |                      | μs   |
| to com                              | Output current falling from 90% to 10%, t <sub>4</sub> as                                         | $ \begin{vmatrix} V_{(SUPPLY)} = 12 \text{ V}, \ V_{(OUT)} = 3 \text{ V}, \ V_{(CS\_REG)} = 450 \\ \text{mV}, \ R_{(SNSx)} = 3.0 \ \Omega \ \text{and} \ R_{(RESx)} = 91 \ \Omega \end{vmatrix} $  | 5.7                                          |                      |                      | μs   |
| <sup>ፒ</sup> (Current_falling)      | shown in Figure 7-1                                                                               | $V_{(SUPPLY)}$ = 12 V, $V_{(OUT)}$ = 3 V, $V_{(CS\_REG)}$ = 450 mV, $R_{(SNSx)}$ = 82 $\Omega$ and $R_{(RESx)}$ = 91 $\Omega$                                                                      |                                              | 0.27                 |                      | μs   |
| t <sub>(OPEN_deg)</sub>             | LED-open fault detection deglitch time, t <sub>6</sub> as shown in Figure 7-3                     |                                                                                                                                                                                                    |                                              | 125                  |                      | μs   |
| $t_{(SG\_deg)}$                     | Output short-to-ground detection deglitch time, $\ensuremath{t_7}$ as shown in Figure 7-2         |                                                                                                                                                                                                    |                                              | 125                  |                      | μs   |
| t <sub>(Recover_deg)</sub>          | Open and Short fault recovery deglitch time, t <sub>8</sub> as shown in Figure 7-2 and Figure 7-3 |                                                                                                                                                                                                    |                                              | 125                  |                      | μs   |
| t <sub>(FAULT_recovery)</sub>       | Fault recovery delay time, $t_{9}$ as shown in Figure 7-2 and Figure 7-3                          |                                                                                                                                                                                                    |                                              | 50                   |                      | μs   |
| t <sub>(TSD_deg)</sub>              | Thermal over temperature deglitch time                                                            |                                                                                                                                                                                                    |                                              | 50                   |                      | μs   |
| THERMAL PROTE                       | ECTION                                                                                            |                                                                                                                                                                                                    |                                              |                      |                      |      |
| T <sub>(TSD)</sub>                  | Thermal shutdown junction temperature threshold                                                   |                                                                                                                                                                                                    | 157                                          | 172                  | 187                  | °C   |
| T <sub>(TSD_HYS)</sub>              | Thermal shutdown junction temperature hysteresis                                                  |                                                                                                                                                                                                    |                                              | 15                   |                      | °C   |
|                                     | 1                                                                                                 | I .                                                                                                                                                                                                | <u>i                                    </u> |                      |                      |      |

# (1) Ensured by design.



### 6.6 Typical Characteristics











Copyright © 2023 Texas Instruments Incorporated

Figure 6-29. Power off Sequence



# 7 Detailed Description

#### 7.1 Overview

The TPS92629-Q1 is a single-channel, high-side linear LED driver supporting external thermal sharing resistor to achieve the controllable junction temperature rising. The device can be directly powered by automotive battery and output full load up to 250 mA current to LED with limited power dissipation on the device. The channel current output can be set by external  $R_{(SNSx)}$  resistors. Current flows from the supply through the  $R_{(SNSx)}$  resistor into the integrated current regulation circuit and to the LEDs through OUTx pin and RESx pin. TPS92629-Q1 device supports both supply control and PWM control to turn LED ON and OFF. The LED brightness is also adjustable by input PWM duty cycle applied on ADIM pin to achieve analog dimming control. The output current slew rate is optimized for improved EMC performance in analog dimming mode. The TPS92629-Q1 provides full diagnostics to keep the system operating reliably including LED open/short-to-ground/short-to-battery circuit detection, supply POR and thermal shutdown protection. The LED fault detection is optimized to support big output capacitor in analog dimming mode within wide current range for better stability and noise immunity in the off board long wire driving applicaton. TPS92629-Q1 device is in a HVSSOP package with total 8 leads.

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Power Supply (SUPPLY)

### 7.3.1.1 Power-On Reset (POR)

The TPS92629-Q1 device has an internal power-on-reset (POR) function. When power is applied to the SUPPLY pin, the internal POR circuit holds the device in reset state until  $V_{(SUPPLY)}$  is above  $V_{(POR\ rising)}$ .

# 7.3.1.2 Supply Current in Fault Mode

The TPS92629-Q1 device consumes minimal quiescent current, I(FAULT), into SUPPLY in fault mode.

If device detects an internal fault, it pulls down the FAULT pin firstly to generate a falling edge by an internal typical 1.2-mA constant current as a fault interrupt trigger signal.

#### 7.3.2 Enable and Shutdown

The TPS92629-Q1 is enabled when the voltage applied on PWM/EN pin is higher than  $V_{IH(EN)}$ . Once the PWM/EN pin voltage is higher than  $V_{IH(PWM)}$ , the device can only be shutdown by keeping the EN/PWM voltage lower than  $V_{IL(EN)}$  for more than  $t_{(Device\_disable)}$ . The typical value of  $t_{(Device\_disable)}$  is 20 ms. The TPS92629-Q1 turns on channel current output when the voltage applied on PWM/EN pin is higher than  $V_{IH(PWM)}$  and turns off current output when the voltage applied on PWM/EN pin is lower than  $V_{IL(PWM)}$ .



Figure 7-1. Power On Sequence and PWM Dimming Timing

### 7.3.3 Constant-Current Output and Setting (IN)

The TPS92629-Q1 device is a high-side current driver for driving LEDs. The device controls each output current through regulating the voltage drop on an external high-side current-sense resistor,  $R_{(SNS)}$ . An integrated error amplifier drives an internal power transistor to maintain the voltage drop on the current-sense resistor  $R_{(SNS)}$  to  $V_{(CS\_REG)}$  and therefore regulates the current output to target value. When the output current is in regulation, the current value for each channel can be calculated by using Equation 1.

$$I_{(OUT\_Tot)} = \frac{V_{(CS\_REG)}}{R_{(SNS)}}$$
(1)

where

- The duty cycle on ADIM pin controls the V<sub>(CS\_REG)</sub> proportionally when the ADIM pin frequency is higher than 10kHz
- $V_{(CS\ REG)}$  = 463.5 mV for the typical value when the ADIM pin duty cycle is 100%

When the supply voltage drops below total LED string forward voltage plus required headroom voltage, the sum of  $V_{(DROPOUT)}$  and  $V_{(CS\_REG)}$ , the TPS92629-Q1 is not able to deliver enough current output as set by the value of  $R_{(SNS)}$ , and the voltage across the current-sense resistor  $R_{(SNS)}$  is less than  $V_{(CS\_REG)}$ .

### 7.3.4 Thermal Sharing Resistor (OUT and RES)

The TPS92629-Q1 device provides two current output paths for each channel. Current flows from the supply through the  $R_{(SNS)}$  resistor into the integrated current regulation circuit and to the LEDs through OUT pin and RES pin. The current output on both OUT pin and RES pin is independently regulated to achieve total required current output. The summed current of OUT and RES is equal to the current through the  $R_{(SNSx)}$  resistor in the channel. The OUT connects to anode of LEDs load in serial directly, however RES connects to the LEDs through an external resistor to share part of the power dissipation and reduce the thermal accumulation in TPS92629-Q1.

The integrated independent current regulation in TPS92629-Q1 dynamically adjusts the output current on both OUT and RES output to maintain the stable summed current for LED. The TPS92629-Q1 always regulates the current output to the RES pin as much as possible until the RES current path is saturated, and the rest of required current is regulated out of the OUT. As a result, the most of the current to LED outputs through the RES pin when the voltage dropout is large between SUPPLY and LED required total forward voltage. In the opposite case, the most of the current to LED outputs through the OUT pin when the voltage headroom is relative low between SUPPLY and LED required forward voltage.

Submit Document Feedback

#### 7.3.5 Brightness Control (EN/PWM and ADIM)

The TPS92629-Q1 has integrated PWM and analog dimming control. The pulse width modulation (PWM) input of the TPS92629-Q1 functions as enable for the output current. When the voltage applied on the PWM pin is higher than  $V_{\text{IL}(\text{PWM})}$ , the relevant output current is enabled. When the voltage applied on PWM pin is lower than  $V_{\text{IL}(\text{PWM})}$ , the output current is disabled as well as the diagnostic features. Besides output current enable and disable function, the PWM input of TPS92629-Q1 also supports adjustment of the average current output for brightness control if the frequency of applied PWM signal is higher than 100 Hz, which is out of visible frequency range of human eyes. TI recommends a 200-Hz PWM signal with 1% to 100% duty cycle input for brightness control. Please refer to Figure 8-1 for typical PWM dimming application.

The PWM input of TPS92629-Q1 controls the output channel for both OUT and RES. Power On Sequence and PWM Dimming Timing illustrates the timing for PWM input and current output.

The TPS92629-Q1 achieves the analog dimming by inputting the PWM duty cycle to the ADIM pin. The duty cycle on ADIM pin controls the average value of  $V_{(CS\_REG)}$  proportionally when the ADIM pin frequency is higher than 10kHz. Therefore, the output current is proportional to the ADIM pin duty cycle in analog dimming mode. 20kHz input PWM frequency for ADIM pin is recommended for the small output current ripple. When the ADIM pin and PWM pin are high, the LED fault diagnositc will be enabled. If the ADIM pin keeps low for more than 100us, the LED fault diagnositc will be disabled. The output current slew rate is optimized to typical value 1ms in analog dimming mode for EMC improvement.

The detailed information and value of each time period in Power On Sequence and PWM Dimming Timing is described in TIMING section of electrical characteristics table.

# 7.3.6 Diagnostics

The TPS92629-Q1 device provides advanced diagnostics and fault-protection features for automotive exterior lighting systems. The device is able to detect and protect fault from LED-string short-to-GND, LED-string open-circuit, LED-string short-to-battery and junction over-temperature scenarios. The multiple fault could be reported out by different voltage levels through fault pins for safety critical applications.

#### 7.3.6.1 LED Short-to-GND Detection

The TPS92629-Q1 device has LED short-to-GND detection. The LED short-to-GND detection monitors the output voltage when the output current is enabled. Once a short-to-GND LED failure is detected, the device turns off the faulty channel and retries automatically, regardless of the state of the PWM input. If the retry mechanism detects the removal of the LED short-to-GND fault, the device resumes to normal operation.

The TPS92629-Q1 monitors both  $V_{(OUT)}$  voltage and  $V_{(RES)}$  voltage of each channel and compares it with the internal reference voltage to detect a short-to-GND failure. If  $V_{(OUT)}$  or  $V_{(RES)}$  voltage falls below  $V_{(SG\_th\_falling)}$  longer than the deglitch time of  $t_{(SG\_deg)}$ , the device asserts the short-to-GND fault and pulls low the FAULT pin. During the deglitching time period, if  $V_{(OUTx)}$  and  $V_{(RESx)}$  rises above  $V_{(SG\_th\_fising)}$ , the timer is reset.

Once the TPS92629-Q1 has asserted a short-to-GND fault, the device turns off the faulty output channel and retries automatically with a small current. During retrying, the device sources a small current  $I_{(Retry)}$  from SUPPLY to OUT and RES to pull up the LED loads continuously. After auto-retry detects output voltage rising above  $V_{(SG\_th\_rising)}$ , it clears the short-to-GND fault and resumes to normal operation. Figure 7-2 illustrates the timing for LED short-circuit detection, protection, retry and recovery.



Figure 7-2. LED Short-to-GND Detection and Recovery Timing Diagram

The detailed information and value of each time period in Figure 7-2 is described in TIMING section of electrical characteristics table.

Submit Document Feedback

#### 7.3.6.2 LED Open-Circuit and Short-to-Battery Detection

The TPS92629-Q1 device has LED open-circuit detection and output short-to-battery detection. The LED open-circuit detection and output short-to-battery detection monitor the output voltage when the current output is enabled. The LED open-circuit detection and output short-to-battery are only enabled when DIAGEN is HIGH. Compared with the traditional detection method, output short-to-battery fault and LED open-circuit fault could be identified.

The TPS92629-Q1 monitors dropout-voltage differences between the IN and OUT pins for LED channel when PWM is HIGH and ADIM is HIGH. The voltage difference  $V_{(INX)} - V_{(OUTx)}$  is compared with the internal reference voltage  $V_{(OPEN\_th\_rising)}$  to detect an LED open-circuit and output short-to-battery incident. If  $V_{(OUTx)}$  rises and causes  $V_{(INx)} - V_{(OUTx)}$  less than the  $V_{(OPEN\_th\_rising)}$  voltage longer than the deglitch time of  $t_{(OPEN\_deg)}$ , the device asserts fault immediately and pulls down the fault pin firstly. During the deglitch time period, if  $V_{(OUTx)}$  falls and makes  $V_{(INx)} - V_{(OUTx)}$  larger than  $V_{(OPEN\_th\_falling)}$ , the deglitch timer is reset. After the falling edge of fault pin, there is a discharge time  $t_{(discharge)}$  to identify whether it is output short-to-battery fault or LED open-circuit fault. During the discharge stage,  $I_{(Discharge\_OUT)}$  flows into the out pin. At the end of discharge stage, the voltage difference  $V_{(INx)} - V_{(OUTx)}$  is compared with the internal reference voltage  $V_{(OPEN\_th\_falling)}$ . When  $V_{(INx)} - V_{(OUTx)}$  is bigger than  $V_{(OPEN\_th\_falling)}$ , the LED open-circuit fault is reported. Otherwise, output short-to-battery fault is reported.

The TPS92629-Q1 shuts down the output current regulation for the error channel after LED open-circuit fault or output short-to-battery fault is detected. The device sources a small current  $I_{(Retry)}$  from SUPPLY to OUT and RES when DIAGEN input is logic High. After the fault condition is removed, the device resumes normal operation and releases the  $\overline{FAULT}$  pin. Figure 7-3 illustrates the timing for LED open-circuit detection, protection, retry and recovery.



Figure 7-3. LED Open-Circuit Detection and Recovery Timing Diagram

The detailed information and value of each time period in Figure 7-3 is described in TIMING section of electrical characteristics table.



# 7.3.6.3 LED Open-Circuit and Short-to-Battery Detection Enable (DIAGEN)

The TPS92629-Q1 device supports the DIAGEN pin with an accurate threshold to disable the LED open-circuit and output short-to-battery detection. The DIAGEN pin can be used to enable or disable LED open-circuit detection and output short-to-battery detection based on SUPPLY pin voltage sensed by an external resistor divider as illustrated in Figure 7-4. When the voltage applied on DIAGEN pin is higher than the threshold  $V_{\text{IH}(\text{DIAGEN})}$ , the device enables LED open-circuit and output short-to-battery detection. When  $V_{\text{(DIAGEN)}}$  is lower than the threshold  $V_{\text{IL}(\text{DIAGEN})}$ , the device disables LED open-circuit and output short-to-battery detection.

Only LED open-circuit and output short-to-battery detection can be disabled by pulling down the DIAGEN pin. The LED short-to-GND detection and overtemperature protection cannot be turned off by pulling down the DIAGEN pin. The SUPPLY threshold voltage can be calculated by using Equation 2.



Figure 7-4. Application Schematic For DIAGEN

$$V_{(SUPPLY\_DIAGEN\_th\_falling)} = V_{IL(DIAGEN)} \times \left(1 + \frac{R_{(UPPER)}}{R_{(LOWER)}}\right)$$
(2)

where

V<sub>IL(DIAGEN)</sub> = 1.045 V (minimum)

### 7.3.6.4 Overtemperature Protection

The TPS92629-Q1 device monitors device junction temperature. When the junction temperature reaches thermal shutdown threshold  $T_{(TSD)}$ , the output shuts down. After the junction temperature falls below  $T_{(TSD)} - T_{(TSD\_HYS)}$ , the device recovers to normal operation. During overtemperature protection, the FAULT pin is pulled to  $V_{(FAULT\ TSD)}$ .

#### 7.3.6.5 Low Dropout Operation

When the supply voltage drops below LED string total forward voltage plus headroom voltage at required current, the TPS92629-Q1 device operates in low-dropout conditions to deliver current output as close as possible to target value. The actual current output is less than preset value due to insufficient headroom voltage for power transistor. As a result, the voltage across the sense resistor fails to reach the regulation target. The headroom voltage is the summation of  $V_{(DROPOUT)}$  and  $V_{(CS\_REG)}$ .

If the TPS92629-Q1 is designed to operate in low-dropout condition, the open-circuit and output short-to-battery diagnostics must be disabled by pulling the DIAGEN pin voltage lower than  $V_{\text{IL}(\text{DIAGEN})}$ . Otherwise, the TPS92629-Q1 detects an open-circuit fault or output short-to-battery fault and reports a fault on the FAULT pin. The DIAGEN pin is used to avoid false diagnostics due to low supply voltage.

#### 7.3.7 Multi Fault Report

The multiple fault could be reported out by the different voltage level through fault pins. The fault pin will be pulled down firstly for  $t_{(discharge)}$  time in order to generate a falling edge trigger signal for the ADC of MCU. The  $t_{(discharge)}$  time is also used as discharge process for LED open-circuit detection and output short-to-battery detection. After the discharge process, the fault pin will be pulled up to a specific voltage level according to the detected fault to achieve multiple fault report for safety critical system, as shown in Figure 7-5



Figure 7-5. Multiple fault report timing sequence

#### 7.3.8 FAULT Table

Table 7-1. Fault Table With DIAGEN = HIGH (Full Function)

| rable i i i aut lable titul bix to Liv i ii o ii (i aii i allotto i) |                                                                                                                                                                                                                                                                           |                         |                         |                                      |                                                                                                                          |                   |  |  |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|
| FAULT TYPE                                                           | DETECTION<br>MECHANISM                                                                                                                                                                                                                                                    | CONTROL<br>INPUT        | DEGLITCH<br>TIME        | FAULT BUS                            | FAULT HANDLING<br>ROUTINE                                                                                                | FAULT<br>RECOVERY |  |  |
| Open-circuit                                                         | $ \begin{aligned} & V_{(\text{IN})} - V_{(\text{OUT})} < \\ & V_{(\text{OPEN\_th\_rising})}, V_{(\text{I})} \\ & N_{(\text{I})} - V_{(\text{OUT})} > \\ & V_{(\text{OPEN\_th\_falling})} \text{ at } \\ & \text{the end of} \\ & \text{discharge process} \end{aligned} $ | EN/PWM =<br>H, ADIM = H | t <sub>(OPEN_deg)</sub> | Pull up to V <sub>(FAULT_OPEN)</sub> | Device turns failed output<br>off and retries with constant<br>current I <sub>(retry)</sub> , ignoring the<br>PWM input. | Auto recovery     |  |  |
| Short-to-battery                                                     | $ \begin{vmatrix} V_{(\text{IN})} - V_{(\text{OUT})} < \\ V_{(\text{OPEN\_th\_rising})}, V_{(\text{I})} - V_{(\text{OUT})} <= \\ V_{(\text{OPEN\_th\_falling})} \text{ at } \\ \text{the end of} \\ \text{discharge process} $                                            | EN/PWM =<br>H, ADIM = H | t <sub>(OPEN_deg)</sub> | Pull up to V <sub>(FAULT_STB)</sub>  | Device turns failed output<br>off and retries with constant<br>current I <sub>(retry)</sub> , ignoring the<br>PWM input. | Auto recovery     |  |  |
| Short-to-ground                                                      | $V_{(OUT)} < \\ V_{(SG\_th\_falling)} \\ OR \\ V_{(RES)} < \\ V_{(SG\_th\_falling)}$                                                                                                                                                                                      | EN/PWM =<br>H, ADIM = H | t <sub>(SG_deg)</sub>   | Pull up to V <sub>(FAULT_STG)</sub>  | Device turns failed output off and retries with constant current I <sub>(retry)</sub> , ignoring the PWM input.          | Auto recovery     |  |  |
| Overtemperature                                                      | $T_J > T_{(TSD)}$                                                                                                                                                                                                                                                         |                         | t <sub>(TSD_deg)</sub>  | Pull up to V <sub>(FAULT_TSD)</sub>  | Device turns all output channels off.                                                                                    | Auto recovery     |  |  |

Table 7-2. Fault Table With DIAGEN = LOW (Full Function)

|                                  | Table 7-2. Fault Table With DIAGEN - LOW (Full Function)                                                           |                         |                        |                                     |                                                                                                          |                   |  |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|--|
| FAULT TYPE                       | DETECTION<br>MECHANISM                                                                                             | CONTROL INPUT           | DEGLITCH<br>TIME       | FAULT BUS                           | FAULT HANDLING<br>ROUTINE                                                                                | FAULT<br>RECOVERY |  |
| Open-circuit or short-to-battery |                                                                                                                    |                         |                        | Ignored                             |                                                                                                          |                   |  |
| Short-to-ground                  | V <sub>(OUT)</sub> <<br>V <sub>(SG_th_falling)</sub><br>OR<br>V <sub>(RES)</sub> <<br>V <sub>(SG_th_falling)</sub> | EN/PWM =<br>H, ADIM = H | t <sub>(SG_deg)</sub>  | Pull up to V <sub>(FAULT_STG)</sub> | Device turns output off and retries with constant current I <sub>(retry)</sub> , ignoring the PWM input. | Auto recovery     |  |
| Overtemperature                  | $T_J > T_{(TSD)}$                                                                                                  |                         | t <sub>(TSD_deg)</sub> | Pull up to V <sub>(FAULT_TSD)</sub> | Device turns all output channels off.                                                                    | Auto recovery     |  |



# 7.3.9 LED Fault Summary

**Table 7-3. LED Connection Fault Summary** 



# 7.3.10 IO Pins Inner Connection





#### 7.4 Device Functional Modes

# 7.4.1 Undervoltage Lockout, V<sub>(SUPPLY)</sub> < V<sub>(POR\_rising)</sub>

When the device is in undervoltage lockout status, the TPS92629-Q1 device disables all functions until the supply rises above the  $V_{(POR\ rising)}$  threshold.

#### 7.4.2 Normal Operation V<sub>(SUPPLY)</sub> ≥ 4.5 V

The device drives an LED string in normal operation. With enough voltage drop across SUPPLY and OUT, the device is able to drive the output in constant-current mode.

### 7.4.3 Low-Voltage Dropout Operation

When the device drives an LED string in low-dropout operation, if the  $V_{(DROPOUT)}$  is less than the open-circuit detection threshold, the device can report a false open-circuit or short-to-battery fault. TI recommends only enabling the open-circuit and short-to-battery detection when the voltage across the IN and OUTx is higher than the maximum voltage of LED open rising threshold to avoid a false open-circuit or short-to-battery detection.

#### 7.4.4 Fault Mode

When the TPS92629-Q1 detects a fault, the device tries to pull down the  $\overline{\text{FAULT}}$  pin with a constant current. If the FAULT bus is pulled down, the device switches to fault mode and consumes a fault current of  $I_{(\text{FAULT})}$ .

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

In automotive lighting applications, thermal performance and LED diagnostics are always design challenges for linear LED drivers.

The TPS92629-Q1 device is capable of detecting LED open-circuit and LED short-circuits. To increase current driving capability, the TPS92629-Q1 device supports using an external shunt resistor to help dissipate heat as the following section, *Thermal Sharing Resistor (OUT and RES)*, describes. This method provides a low-cost solution of using external resistors to minimize thermal accumulation on the device itself due to large voltage difference between input voltage and LED string forward voltage, while still keeping high accuracy of the total current output.

### 8.2 Typical Applications

#### 8.2.1 Using Analog Dimming Controlled By MCU for Blind Spot Detection

The TPS92629-Q1 device is able to achieve analog dimming by PWM input at ADIM pin. 20kHz PWM frequency is selected here for the ADIM input for small output current ripple. The fault pin is connected to the ADC of MCU through a resistor divider to report different kind of fault for safety critical system, like blind spot detection.



Figure 8-1. Typical Application Schematic

#### 8.2.1.1 Design Requirements

Input voltage range is from 9 V to 16 V, and 3 LEDs in one string are required to achieve analog dimming for different brightness control and flash dimming control. The LED maximum forward voltage,  $V_{F\_MAX}$  is 2.5 V for each LED, however the minimum forward voltage,  $V_{F\_MIN}$  is 1.9 V. Maximum LED current is 100 mA



#### 8.2.1.2 Detailed Design Procedure

**Step 1**: Determine the current sensing resistor,  $R_{(SNSx)}$  by using Equation 3.

$$R_{(SNSx)} = \frac{V_{(CS\_REG)}}{I_{(OUTx\_Tot)}}$$
(3)

where

- $V_{(CS\_REG)} = 463.5 \text{ mV (typical)}$
- $I_{(OUTx\_Tot)} = 100 \text{ mA}$

According to design requirements, output current for the LED channel is 100 mA so that the calculated R<sub>(SNS)</sub> = 4.63  $\Omega$  and a 4.64  $\Omega$  resistor is selected.

**Step 2**: Design the current distribution between  $I_{(OUTx)}$  and  $I_{(RESx)}$ , and calculate the current sharing resistor,  $R_{(RESx)}$ , by using Equation 4. The  $R_{(RESx)}$  value actually decides the current distribution for  $I_{(OUTx)}$  path and I<sub>(RESx)</sub> path, basic principle is to design the R<sub>(RESx)</sub> to consume appropriate 50% total power dissipation at typical supply operating voltage.

$$R_{(RESx)} = \frac{V_{(SUPPLY)} - V_{(OUTx)}}{I_{(OUTx\_Tot)} \times 0.5}$$
(4)

where

- V<sub>(SUPPLY)</sub> = 12 V (typical)
- I<sub>(OUTx Tot)</sub> = 100 mA (maximum)

The calculated result for  $R_{(RES)}$  resistor value is 108  $\Omega$  when  $V_{(OUTx)}$  is typical 3 × 2.2 V = 6.6 V. A 107  $\Omega$  resistor is selected

Step 3: Design the threshold voltage of SUPPLY to enable the LED open-circuit, and calculate voltage divider resistor value for R1 and R2 on DIAGEN pin.

The maximum forward voltage of LED-string is 3 × 2.5 V = 7.5 V. To avoid the open-circuit fault or short-tobattery fault reported in low-dropout operation conditions, additional headroom between SUPPLY and OUTx must be considered. The TPS 92629-Q1 device must disable open-circuit and short-to-battery detection when the supply voltage is below LED-string maximum forward voltage plus  $V_{(OPEN\ th\ rising)}$  and  $V_{(CS\ REG)}$ . The voltage divider resistor, R1 and R2 value can be calculated by Equation 5.

$$R_{1} = \left(\frac{V_{\text{(OPEN\_th\_rising)}} + V_{\text{(CS\_REG)}} + V_{\text{(OUTx)}}}{V_{\text{IL(DIAGEN)}}} - 1\right) \times R_{2}$$
(5)

where

- $V_{(OPEN\_th\_rising)} = 420 \text{ mV (maximum)}$
- V<sub>(CS\_REG)</sub> = 489 mV (maximum)
   V<sub>IL(DIAGEN)</sub> = 1.045 V (minimum)
- $R_2 = 10 \text{ k}\Omega \text{ (recommended)}$

The calculated result for R1 is 70.5 k $\Omega$  when  $V_{(OUT_X)}$  maximum voltage is 7.5 V and  $V_{(CS\ REG)}$  is 420 mV. A 70.6 kΩ resistor is selected

# 8.2.1.3 Application Curves



# 8.3 Power Supply Recommendations

The TPS92629-Q1 is designed to operate from an automobile electrical power system within the range specified in *Power Supply*. The  $V_{(SUPPLY)}$  input must be protected from reverse voltage and voltage dump condition over 40 V. The impedance of the input supply rail must be low enough that the input current transient does not cause drop below LED string required forward voltage. If the input supply is connected with long wires, additional bulk capacitance can be required in addition to normal input capacitor.

### 8.4 Layout

#### 8.4.1 Layout Guidelines

Thermal dissipation is the primary consideration for TPS92629-Q1 layout.

- TI recommends large thermal dissipation area in both top and bottom layers of PCB. The copper pouring
  area in same layer with TPS92629-Q1 footprint must directly cover the thermal pad land of the device with
  wide connection as much as possible. The copper pouring in opposite PCB layer or inner layers must be
  connected to thermal pad directly through multiple thermal vias.
- TI recommends to place R<sub>(RES)</sub> resistors away from the TPS92629-Q1 device with more than 20-mm distance, because R<sub>(RESx)</sub> resistors are dissipating some amount of the power as well as the TPS92629-Q1. Place two heat source components apart to reduce the thermal accumulation concentrated at small PCB area. The large copper pouring area is also required surrounding the R<sub>(RESx)</sub> resistors for helping thermal dissipating.

The noise immunity is the secondary consideration for TPS92629-Q1 layout.

- TI recommends to place the noise decoupling capacitors for SUPPLY pin as close as possible to the pins.
- TI recommends to place the R<sub>(SNSx)</sub> resistor as close as possible to the INx pins with the shortest PCB track to SUPPLY pin.

#### 8.4.2 Layout Example



Figure 8-4. TPS92629-Q1 Example Layout Diagram

# 9 Device and Documentation Support

# 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

PowerPAD™ and TI E2E™ are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

# 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | <b>J</b>            |            | Part marking (6) |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|---------------------|------------|------------------|
| TPS92629QDGNRQ1       | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125 | 2TKT             |
| TPS92629QDGNRQ1.A     | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125 | 2TKT             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Nov-2024

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS92629QDGNRQ1 | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Nov-2024



### \*All dimensions are nominal

| Device |                 | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı      | TPS92629QDGNRQ1 | HVSSOP       | DGN             | 8    | 2500 | 366.0       | 364.0      | 50.0        |  |

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com

# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated