







TPS92519-Q1 SLUSEG1A - AUGUST 2021 - REVISED DECEMBER 2021

# TPS92519-Q1 4.5-V to 65-V Dual Automotive 2-A Synchronous Buck LED Driver

#### 1 Features

- AEC-Q100 qualified for automotive applications
  - Grade 1: –40°C to 125°C ambient operating temperature
  - Device HBM classification level H1C
  - Device CDM classification level C2
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- 4.5-V to 65-V wide input voltage range
- Up to 2-A output current with 4% accuracy
- Adaptive on-time average current control
- Nominal switching frequency
  - 385 kHz and 435 kHz for channel 1 and channel 2
  - 2 MHz and 2.1 MHz for channel 1 and channel
- Advanced dimming operation
  - Precision analog dimming
  - Supports external PWM dimming input
  - Optimized for external shunt dimming including LED matrix manager
- Cycle-by-cycle switch overcurrent protection
- Switch thermal protection
- LED open and short fault monitoring and reporting

#### 2 Applications

Automotive headlight and adaptive LED driving module

### 3 Description

The TPS92519-Q1 is a monolithic dual synchronous buck LED driver with a wide 4.5-V to 65-V operating input voltage range that can independently power two strings of series connected LEDs. The

TPS92519-Q1 implements an adaptive on-time average current mode control and is designed to be compatible with shunt FET dimming techniques and LED matrix manager-based dynamic beam headlamps. The adaptive on-time control provides near constant switching frequency that can be set using FSET input. Inductor current sensing and closed-loop feedback enables better than ±4% accuracy over wide input voltage, output voltage and ambient temperature range.

The high performance LED driver can independently modulate LED current using both analog or PWM dimming techniques. Linear analog dimming response with over 16:1 range is obtained by varying the voltage from 140 mV to 2.45 V across the high

Impedance Analog Adjust (IADJ) input. PWM dimming of LED current is achieved by directly modulating the corresponding UDIM input pin with the desired duty cycle and frequency. The device supports high frequency shunt FET dimming and is compatible with pixel control techniques using LED matrix manager.

The TPS92519-Q1 supports parallel operation of two or more channels thus enabling flexibility required to drive high current LEDs or laser diodes. Current is shared between parallel channels based on IADJ input independent of component tolerances and parasitics.

The TPS92519-Q1 incorporates advanced fault protection featuring: cycle-by-cycle switch current limit, bootstrap undervoltage and thermal shutdown. The device includes an open drain fault output to indicate output open and short conditions.

The TPS92519-Q1 is available in a 8.1-mm × 11-mm thermally-enhanced 32-pin HTSSOP package with a 2.75-mm × 3.45-mm bottom-exposed pad.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE | BODY SIZE (NOM) |
|----------------------------|---------|-----------------|
| TPS92519-Q1                | HTSSOP  | 8.1 mm × 11 mm  |

For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Schematic



## **Table of Contents**

| 1 Features                           | 1              | 7.4 Device Functional Modes                          | . 27 |
|--------------------------------------|----------------|------------------------------------------------------|------|
| 2 Applications                       |                | 8 Application and Implementation                     | 28   |
| 3 Description                        | 1              | 8.1 Application Information                          |      |
| 4 Revision History                   |                | 8.2 Typical Application                              |      |
| 5 Pin Configuration and Functions    |                | 9 Power Supply Recommendations                       |      |
| 6 Specifications                     | 5              | 10 Layout                                            |      |
| 6.1 Absolute Maximum Ratings         |                | 10.1 Layout Guidelines                               |      |
| 6.2 ESD Ratings                      |                | 10.2 Layout Example                                  |      |
| 6.3 Recommended Operating Conditions |                | 11 Device and Documentation Support                  |      |
| 6.4 Thermal Information              |                | 11.1 Documentation Support                           |      |
| 6.5 Electrical Characteristics       | 6              | 11.2 Receiving Notification of Documentation Updates | 39   |
| 6.6 Typical Characteristics          | <mark>9</mark> | 11.3 Support Resources                               |      |
| 7 Detailed Description               |                | 11.4 Trademarks                                      |      |
| 7.1 Overview                         |                | 11.5 Glossary                                        | 39   |
| 7.2 Functional Block Diagram         | 14             | 12 Mechanical, Packaging, and Orderable              |      |
| 7.3 Feature Description              |                | Information                                          | 39   |
| •                                    |                |                                                      |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision * (August 2021) to Revision A (December 2021) | Page |
|---|--------------------------------------------------------------------|------|
| • | Changed status from "Advance Information" to "Production Data"     | 1    |

Product Folder Links: TPS92519-Q1

# **5 Pin Configuration and Functions**



Figure 5-1. DAP Package 32-Pin HTSSOP Top View

Table 5-1. Pin Functions

| PIN      | ı            |     |                                                                                                                                               |
|----------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO. |              | I/O | DESCRIPTION                                                                                                                                   |
| NAME     | DAP          |     |                                                                                                                                               |
| BST1     | 19           | Р   | Supply input for high-side MOSFET gate drive circuit. Connect a ceramic capacitor                                                             |
| BST2     | 30           | Р   | between BSTx and SWx pins. An internal diode is connected between V5D and BSTx.                                                               |
| COMP1    | 16           | I/O | Output of internal transconductance error amplifier. Connect an integral compensation                                                         |
| COMP2    | 1            | I/O | network to ensure stability.                                                                                                                  |
| CSN1     | 17           | I   | Negative input (–) of internal rail-to-rail transconductance error amplifier. Connect                                                         |
| CSN2     | 32           | I   | directly to the negative node of the LED current sense resistor, R <sub>CS</sub> .                                                            |
| CSP1     | 18           | I   | Positive input (+) of internal rail-to-rail transconductance error amplifier. Connect                                                         |
| CSP2     | 31           | I   | directly to the positive node of the LED current sense resistor, R <sub>CS</sub> .                                                            |
| EN       | 24           | I   | An active high logic input enables the devices. Pull this pin low to enter low power sleep state.                                             |
| FLT1     | 22           | 0   | Open-drain fault indicator. Connect to V5D with a resistor to create an active low fault                                                      |
| FLT2     | 27           | 0   | signal output.                                                                                                                                |
| FSET     | 25           | I   | Frequency select input. Connect to V5D to operate at nominal frequency of 440 kHz. Connect to GND to operate at nominal frequency of 2.1 MHz. |
| GND      | 7, 10        | G   | Signal ground. Return for the internal voltage reference and analog circuits. Connect to circuit ground to complete return path.              |
| IADJ1    | 23           | I   | Analog adjust input. Input below 100 mV disables the channel. The analog input can                                                            |
| IADJ2    | 26           | I   | be varied between 140 mV to 2.4 V to set current reference from 10 mV to 173 mV. Connect a 0.1-µF capacitor from pin to GND.                  |
| PGND     | 3, 4, 13, 14 | G   | Ground returns for low-side MOSFETs                                                                                                           |
| SW1      | 20, 21       | Р   | Switching output of the regulator. Internally connected to both power MOSFETs.                                                                |
| SW2      | 28, 29       | Р   | Connect to the power inductor.                                                                                                                |



## **Table 5-1. Pin Functions (continued)**

| PIN   |        |     |                                                                                                                                                                                        |  |  |  |
|-------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME  | NO.    | I/O | DESCRIPTION                                                                                                                                                                            |  |  |  |
| NAME  | DAP    |     |                                                                                                                                                                                        |  |  |  |
| UDIM1 | 15     | I   | Undervoltage lockout and external PWM dimming input. Connect to VIN through a                                                                                                          |  |  |  |
| UDIM2 | 2      | I   | resistor divider to implement input undervoltage protection. Diode couple external PWM signal to enable dimming. Locally decouple to GND using a 1-nF ceramic capacitor. Do not float. |  |  |  |
| V5A   | 8      | Р   | Analog supply voltage. Locally decouple to GND using a 100-nF to 1-µF ceramic capacitor located close to the controller.                                                               |  |  |  |
| V5D   | 9      | Р   | Digital supply voltage. Locally decouple to GND using a 2.2-μF to 4.7-μF ceramic capacitor located close to the controller.                                                            |  |  |  |
| VIN1  | 11, 12 | Р   | Power inputs and connections to high-side MOSFET drain node. Connect to the power                                                                                                      |  |  |  |
| VIN2  | 5, 6   | Р   | supply and bypass capacitors $C_{\text{IN}}$ . The path from the VIN pin to high frequency bypass $C_{\text{IN}}$ and PGND must be as short as possible.                               |  |  |  |

## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)(1)

| -                    |                                   | MIN  | MAX | UNIT |
|----------------------|-----------------------------------|------|-----|------|
| Supply Voltage       | V5A, V5D to GND                   | -0.3 | 5.5 | V    |
| Poet veltage         | BSTx to SWx                       | -0.3 | 5.5 | V    |
| Boot voltage         | BSTx to PGND                      | -0.3 | 70  | V    |
| Cuitab pada valtaga  | SWx to PGND                       | -0.5 | 65  | V    |
| Switch node voltage  | SWx to PGND (< 10ns)              | -3.5 |     | V    |
| Drain node voltage   | VINx to PGND                      | -0.3 | 65  | V    |
| Comment              | CSNx to VINx (< 10µs)             |      | 1.5 | Α    |
| Current              | GND to CSPx, GND to CSNx (< 10µs) |      | 430 | mA   |
|                      | CSNx - VINx                       |      | 0.5 | V    |
|                      | CSPx, CSNx to GND                 | -0.5 | 65  | V    |
| Inputs               | CSPx to CSNx                      | -0.3 | 0.3 | V    |
|                      | UDIMx to GND                      | -0.3 | 65  | V    |
|                      | COMPx, IADJx, FSET, EN to GND     | -0.3 | 5.5 | V    |
| Outputs              | FLTx to GND                       | -0.3 | 5.5 | V    |
| Junction temperature | T <sub>J</sub>                    |      | 150 | °C   |
| Lead temperature     | Soldering, 10 s                   |      | 260 | °C   |
| Storage temperature  | T <sub>stg</sub>                  | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                 |                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------|---------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC | Q100-002 <sup>(1)</sup>         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per | Corner pins (1, 16, 17, and 32) | ±750  | V    |
|                    |                         | AEC Q100-011                    | Other pins                      | ±500  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **6.3 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted)

|                          |                                | MIN | NOM | MAX  | UNIT |
|--------------------------|--------------------------------|-----|-----|------|------|
| V <sub>IN</sub>          | Input voltage                  | 4.5 |     | 63   | V    |
| $V_{5A}, V_{5D}$         | Bias supply                    | 4.5 | 5   | 5.3  | V    |
| d <sub>V5x</sub> /dt     | Bias supply slew-rate          | 20  |     |      | V/s  |
| ΔV <sub>(CSP-</sub> CSN) | Sensed inductor current ripple | 20  |     |      | mV   |
| dv <sub>CSP</sub> /dt    | CSP slew-rate                  |     |     | 10   | V/µs |
| I <sub>LED</sub>         | LED current                    |     |     | 2    | Α    |
| f <sub>UDIM</sub>        | External PWM dimming frequency |     |     | 1000 | Hz   |
| T <sub>A</sub>           | Ambient temperature            | -40 |     | 125  | °C   |
| TJ                       | Junction temperature           | -40 |     | 150  | °C   |



### **6.4 Thermal Information**

|                       |                                                           | DEVICE       |      |
|-----------------------|-----------------------------------------------------------|--------------|------|
|                       | THERMAL METRIC(1)                                         | DAP (HTSSOP) | UNIT |
|                       |                                                           | 32           |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance <sup>(2) (3)</sup> | 26.2         | °C/W |
| $R_{	heta JC(top)}$   | Junction-to-case (top) thermal resistance                 | 16.3         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                      | 8.3          | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter                | 0.2          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter              | 8.2          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance              | 1.8          | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) The package thermal impedance is calculated in accordance with JESD51-7 standard with a 4-layer board and 2 W power dissipation.
- (3) A heatsink or airflow would yield a much better R<sub>0,JA</sub>.

### 6.5 Electrical Characteristics

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}, \text{V}_{\text{5D}} = \text{V}_{\text{5A}} = 5 \text{ V}, \text{V}_{\text{IN}} = 24 \text{ V}, \text{V}_{\text{UDIMx}} = 5 \text{ V}, \text{C}_{\text{V5D}} = \text{C}_{\text{V5A}} = 4.7 \text{ } \mu\text{F} \text{ C}_{\text{BSTx}} = 0.1 \text{ } \mu\text{F}, \text{C}_{\text{COMPx}} = 1 \text{ } n\text{F}, \text{R}_{\text{CSx}} = 100 \text{ } \text{m}\Omega, \text{ no load on SWx}, \overline{\text{FLTx}} \text{ pin floating (unless otherwise noted)}$ 

|                          | PARAMETER                                            | TEST CONDITIONS                                                             | MIN  | TYP  | MAX  | UNIT |
|--------------------------|------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| EXTERNAL                 | ANALOG AND GATE DRIVE SUPPLIES                       | S (V5D, V5A)                                                                |      |      |      |      |
|                          |                                                      | Rising                                                                      |      | 4.10 | 4.26 | V    |
| V <sub>V5D,A(UVLO)</sub> | V <sub>5D</sub> and V <sub>5A</sub> UVLO threshold   | Falling                                                                     | 3.84 | 4.00 |      | V    |
|                          |                                                      | Hysteresis                                                                  |      | 100  |      | mV   |
| I <sub>V5A(STBY)</sub>   | Analog supply stand-by current                       | V <sub>UDIM1</sub> = V <sub>UDIM2</sub> = 0 V                               |      | 4    | 5.5  | mA   |
| I <sub>V5D(STBY)</sub>   | Gate drive supply stand-by current                   | V <sub>UDIM1</sub> = V <sub>UDIM2</sub> = 0 V                               |      | 0.9  | 1.3  | mA   |
| I <sub>V5A(SLEEP)</sub>  | Analog supply sleep state current                    | V <sub>EN</sub> = 0 V                                                       |      | 14   | 300  | nA   |
| I <sub>V5D(SLEEP)</sub>  | Gate drive supply sleep state current                | V <sub>EN</sub> = 0 V                                                       |      | 17   | 24   | μA   |
| I <sub>VINx(SLEEP)</sub> | VIN pin sleep state current                          | V <sub>INx</sub> = 15 V, V <sub>EN</sub> = 0 V                              |      | 2    | 4    | μA   |
| I <sub>V5D(SW)</sub>     | Gate drive supply switching current                  | V <sub>V5D</sub> = 5 V, V <sub>FSET</sub> = 5 V, CH1<br>and CH2 switching   |      | 6    | 10   | mA   |
| ENABLE INI               | PUT (EN)                                             |                                                                             |      |      |      |      |
| \/                       | Enable voltage rising threshold                      |                                                                             |      |      | 1.8  | V    |
| $V_{EN}$                 | Enable voltgae falling threshold                     |                                                                             | 0.8  |      |      | mV   |
| I <sub>EN</sub>          | Enable input bias current                            |                                                                             |      | 10   |      | μA   |
| HIGH-SIDE                | FET (SWx, BOOTx)                                     |                                                                             |      |      | -    |      |
| R <sub>DSx(ON-HS)</sub>  | High-side MOSFET on resistance                       | V <sub>INx</sub> = 6 V, V <sub>BSTx</sub> = 11 V, I <sub>HSx</sub> = 100 mA |      | 240  | 465  | mΩ   |
|                          |                                                      | Falling, V <sub>INx</sub> = 6 V, V <sub>SWx</sub> = 0 V                     | 2.60 | 2.95 | 3.30 | V    |
| $V_{BSTx(UV)}$           | Bootstrap UVLO threshold                             | Hysteresis, V <sub>INx</sub> = 6 V, V <sub>SWx</sub> = 0 V                  | 115  | 184  | 245  | mV   |
| I <sub>Q(xBST)</sub>     | Bootstrap pin quiescent current                      | V <sub>BSTx</sub> = 5 V, V <sub>SWx</sub> = 0 V                             | 200  | 250  | 300  | μA   |
| LOW-SIDE F               | ET (SWx)                                             |                                                                             |      |      |      |      |
| R <sub>DSx(ON-LS)</sub>  | Low-side MOSFET on resistance                        | V <sub>INx</sub> = 6 V, I <sub>LSx</sub> = 100 mA                           |      | 240  | 465  | mΩ   |
| HIGH-SIDE                | FET CURRENT LIMIT                                    |                                                                             |      |      |      |      |
| I <sub>HSx(ILIM)</sub>   | High-side current limit threshold                    | V <sub>INx</sub> = 6 V                                                      | 2.8  | 3.5  | 4.2  | Α    |
| t <sub>HSx(LEB)</sub>    | High-side current sense leading-edge blanking period | V <sub>INx</sub> = 6 V                                                      | 35   | 60   | 80   | ns   |
| t <sub>HSx(RES)</sub>    | Current limit response time                          | V <sub>INx</sub> = 6 V                                                      |      | 20   |      | ns   |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## **6.5 Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}, \text{ V}_{\text{5D}} = \text{V}_{\text{5A}} = 5 \text{ V}, \text{V}_{\text{IN}} = 24 \text{ V}, \text{V}_{\text{UDIMx}} = 5 \text{ V}, \text{C}_{\text{V5D}} = \text{C}_{\text{V5A}} = 4.7 \text{ } \mu\text{F} \text{ C}_{\text{BSTx}} = 0.1 \text{ } \mu\text{F}, \text{C}_{\text{COMPx}} = 1 \text{ } n\text{F}, \text{R}_{\text{CSx}} = 100 \text{ } \text{m}\Omega, \text{ no load on SWx}, \overline{\text{FLTx}} \text{ pin floating (unless otherwise noted)}$ 

|                          | PARAMETER                                           | TEST CONDITIONS                                                                           | MIN   | TYP   | MAX   | UNIT |
|--------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------|-------|-------|-------|------|
| LSx(ILIM)                | Low-side sinking current limit threshold            | V <sub>INx</sub> = 6 V                                                                    | 1.67  | 2.50  | 3.5   | Α    |
| LSx(LEB)                 | Low-side current sense leading-edge blanking period | V <sub>INx</sub> = 6 V                                                                    |       | 76    |       | ns   |
| SWITCHING                | FREQUENCY (FSET)                                    |                                                                                           |       |       |       |      |
|                          | Frequency set input rising threshold                |                                                                                           |       |       | 1.8   | V    |
| V <sub>FSET</sub>        | Frequency set input falling threshold               |                                                                                           | 0.8   |       |       | V    |
| FSET                     | Frequency set input bias current                    |                                                                                           |       | 10    |       | μA   |
|                          |                                                     | V <sub>FSET</sub> = 0 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> = 38 V                  |       | 384   |       | ns   |
| ON(SW1)                  | Channel 1 on-time                                   | V <sub>FSET</sub> = 5 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> = 25 V                  |       | 1.36  |       | μs   |
|                          | Channel 2 on-time                                   | V <sub>FSET</sub> = 0 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> = 38 V                  |       | 365   |       | ns   |
| ON(SW2)                  | Channel 2 on-ume                                    | V <sub>FSET</sub> = 5 V, V <sub>IN</sub> = 50 V, V <sub>CSP</sub> = 25 V                  |       | 1.20  |       | μs   |
| ANALOG AD                | JUST SETTING AND CURRENT SENS                       | E AMPLIFIER (IADJx, CSPx, CSNx                                                            | ()    |       |       |      |
| / <sub>IADJx(CLP)</sub>  | IADJx internal limit                                |                                                                                           | 2.38  | 2.45  | 2.52  | V    |
| ,                        | Object description of the late                      | Rising, V <sub>INx</sub> = 6 V                                                            |       | 140   |       | mV   |
| $V_{IADJx(SD)}$          | Shutdown threshold                                  | Falling, V <sub>INx</sub> = 6 V                                                           |       | 100   |       | mV   |
| V <sub>(CSPx-CSNx)</sub> | Current sense threshold                             | V <sub>CSPx</sub> = 6 V,<br>V <sub>IADJx</sub> > 2.45V                                    | 167.5 | 173.0 | 178.5 | mV   |
|                          |                                                     | V <sub>CSPx</sub> = 6 V,<br>V <sub>IADJx</sub> = 1.22V                                    | 83.0  | 88.5  | 94.0  | mV   |
|                          |                                                     | V <sub>CSPx</sub> = 6 V,<br>V <sub>IADJx</sub> = 460mV                                    | 29.0  | 34.5  | 40.0  | mV   |
|                          |                                                     | V <sub>CSPx</sub> = 6 V,<br>V <sub>IADJx</sub> = 150mV                                    | 6.5   | 12.5  | 18.5  | mV   |
| 9mx(LV)                  | Level shift amplifier transconductance              | V <sub>INx</sub> = 63 V, V <sub>CSNx</sub> = 5 V                                          |       | 50    |       | μΑ/ν |
| .,                       | Output short circuit detection threshold            | Rising                                                                                    |       | 1.71  |       | V    |
| V <sub>CSPx(SHT)</sub>   | Output short circuit detection threshold            | Falling                                                                                   |       | 1.50  |       | V    |
| ON-TIME GE               | NERATOR                                             |                                                                                           |       |       | •     |      |
| t <sub>ONx(MIN)</sub>    | Minimum on-time.                                    | V <sub>INx</sub> = 4.5 V                                                                  | 90    | 110   | 130   | ns   |
| OFF-TIME G               | ENERATOR                                            |                                                                                           |       | ,     | '     |      |
| t <sub>OFFx(MIN)</sub>   | Minimum off-time                                    | V <sub>INx</sub> = 4.5 V                                                                  | 57    | 78    | 86    | ns   |
| PWM DIMMI                | NG and PROGRAMMABLE UVLO INPU                       | T (DIMx)                                                                                  |       |       | -     |      |
|                          |                                                     | Rising                                                                                    |       | 2.45  | 2.52  | V    |
| $V_{\text{UDIMx}(DO)}$   | UDIM dropout detection threshold                    | Falling                                                                                   | 1.95  | 2.35  |       | V    |
|                          |                                                     | Rising                                                                                    |       | 1.22  | 1.27  | V    |
| $V_{\text{UDIMx(EN)}}$   | UDIM undervoltage lockout threshold                 | Falling                                                                                   | 0.97  | 1.02  |       | V    |
| UDIMx(UVLO)              | UDIM source current (UVLO hysteresis)               | V <sub>UDIMx</sub> = 1.5 V                                                                | 6.3   | 10    | 12    | μA   |
| ERROR AMF                | PLIFIER (COMPx)                                     |                                                                                           |       |       |       |      |
| <br>9 <sub>м</sub>       | Transconductance                                    | V <sub>INx</sub> = 63 V                                                                   |       | 450   |       | μΑ/V |
| I <sub>COMPx(SRC)</sub>  | COMPx current source capacity                       | V <sub>INX</sub> = 63 V, V <sub>(CSPx-CSNx)</sub> = 0 V,<br>V <sub>IADJx</sub> = 1.4 V    |       | 45    |       | μA   |
| I <sub>COMPx(SINK)</sub> | COMPx current sink capacity                         | V <sub>INx</sub> = 63 V, V <sub>(CSPx-CSNx)</sub> = 200<br>mV, V <sub>IADJx</sub> = 1.4 V |       | 45    |       | μΑ   |



## **6.5 Electrical Characteristics (continued)**

 $-40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 150^{\circ}\text{C}, \text{V}_{\text{5D}} = \text{V}_{\text{5A}} = 5 \text{ V}, \text{V}_{\text{IN}} = 24 \text{ V}, \text{V}_{\text{UDIMx}} = 5 \text{ V}, \text{C}_{\text{V5D}} = \text{C}_{\text{V5A}} = 4.7 \text{ } \mu\text{F} \text{ C}_{\text{BSTx}} = 0.1 \text{ } \mu\text{F}, \text{C}_{\text{COMPx}} = 1 \text{ } n\text{F}, \text{R}_{\text{CSx}} = 100 \text{ } \text{m}\Omega, \text{ no load on SWx}, \overline{\text{FLTx}} \text{ pin floating (unless otherwise noted)}$ 

|                         | PARAMETER                      | TEST CONDITIONS                 | MIN  | TYP  | MAX                    | UNIT |
|-------------------------|--------------------------------|---------------------------------|------|------|------------------------|------|
| EA <sub>x(BW)</sub>     | Bandwidth                      | Unity gain                      |      | 3    |                        | MHz  |
| EA <sub>(VD)</sub>      | Input differential sense range |                                 | -225 |      | 225                    | mV   |
| EA <sub>(CM)</sub>      | Input common mode range        | V <sub>INx</sub> = 63 V         | 0    |      | V <sub>INx</sub> - 0.5 | V    |
| I <sub>COMPx(LKG)</sub> | COMPx leakage current          | V <sub>UDIMx</sub> = 0 V        |      | 2.5  |                        | nA   |
| \/                      | COMPy startup threshold        | Rising                          |      | 2.45 |                        | V    |
| $V_{COMPx(ST)}$         | COMPx startup threshold        | Hysteresis                      |      | 425  |                        | mV   |
| \ /                     | COMPx over-voltage detection   | oltage detection Rising 3.0 3.2 |      | V    |                        |      |
| $V_{COMPx(OV)}$         | threshold                      | Hysteresis                      |      | 75   |                        | mV   |
| R <sub>COMPx(DCH)</sub> | COMPx discharge FET resistance |                                 |      | 230  |                        | Ω    |
| V <sub>COMPx(RST)</sub> | Reset voltage                  | Falling                         |      | 100  |                        | mV   |
| FAULT INDIC             | CATOR (FLT)                    |                                 |      |      | <u> </u>               |      |
| R <sub>(FLTx)</sub>     | Fault pin pull-down resistance |                                 |      | 3    | 7                      | Ω    |
| T <sub>OC</sub>         | Hiccup retry delay time        |                                 |      | 3.6  |                        | ms   |
| THERMAL S               | HUTDOWN                        | ·                               |      |      | -                      |      |
| T <sub>SD</sub>         | Thermal shutdown threshold     |                                 |      | 175  |                        | °C   |

Submit Document Feedback

## 6.6 Typical Characteristics

 $T_A = T_J = 25^{\circ}C$ ,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMX} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$   $\mu$ F  $C_{BST_X} = 0.1$   $\mu$ F,  $C_{COMP_X} = 1$  nF,  $R_{CSX} = 100$  $m\Omega$ , no load on SWx,  $\overline{FLTx}$  pin floating (unless otherwise noted)

10





Figure 6-2. V<sub>(CSP-CSN)</sub> Current Sense Error vs IADJ Count



Figure 6-3. CSN Source Current vs CSN Voltage



Figure 6-4. Minimum Ripple Voltage vs Average Inductor Current





Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



## 6.6 Typical Characteristics (continued)

 $T_A = T_J = 25$ °C,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMX} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$   $\mu$ F  $C_{BSTx} = 0.1$   $\mu$ F,  $C_{COMPx} = 1$  nF,  $R_{CSx} = 100$  m $\Omega$ , no load on SWx,  $\overline{FLTx}$  pin floating (unless otherwise noted)



Figure 6-7. High Side MOSFET On Resistance vs Temperature



Figure 6-8. Bootstrap UVLO Threshold vs Temperature



Figure 6-9. Bootstrap UVLO Hysteresis vs Temperature



Figure 6-10. High-Side Current Limit Threshold vs Temperature



Figure 6-11. Low-Side MOSFET On Resistance vs Temperature



Figure 6-12. Low-Side Sinking Current Limit Threshold vs
Temperature

## **6.6 Typical Characteristics (continued)**

 $T_A = T_J = 25$ °C,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMX} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$   $\mu$ F  $C_{BSTx} = 0.1$   $\mu$ F,  $C_{COMPx} = 1$  nF,  $R_{CSx} = 100$  m $\Omega$ , no load on SWx,  $\overline{FLTx}$  pin floating (unless otherwise noted)





## **6.6 Typical Characteristics (continued)**

 $T_A = T_J = 25$ °C,  $V_{5D} = V_{5A} = 5$  V,  $V_{IN} = 24$  V,  $V_{UDIMx} = 5$  V,  $C_{V5D} = C_{V5A} = 4.7$   $\mu$ F  $C_{BSTx} = 0.1$   $\mu$ F,  $C_{COMPx} = 1$  nF,  $R_{CSx} = 100$  m $\Omega$ , no load on SWx,  $\overline{FLTx}$  pin floating (unless otherwise noted)





Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

## 7 Detailed Description

#### 7.1 Overview

The TPS92519-Q1 is a dual synchronous buck LED driver with a 4.5-V to 65-V input voltage range. The device can deliver up to 2 A of continuous current per channel and power two independent strings of one to 16 series-connected LEDs. The device implements an adaptive on-time current regulation control technique to achieve fast transient response. This architecture uses a comparator and a one-shot on-timer that varies inversely with input and output voltage to maintain a near-constant frequency. With the FSET pin connected to V5D the on-time generator ensure near constant frequency of 385 kHz for channel 1 and 440 kHz for channel 2. With the FSET pin grounded the on-time generator is programmed to operate channel 1 at approximately 2 MHz and channel 2 at 2.15 MHz. The on-time between two channels is offset to ensure low EMI signature. The integrated low offset rail-to-rail error amplifier enables closed-loop regulation of LED current and ensures better than 4% accuracy over a wide input, output, and temperature range.

The LED current reference is set by forcing voltage on IADJ input and can be varied from 140 mV to 2.45 V to achieve over a 16:1 linear analog dimming range. Pulse Width Modulation (PWM) dimming of the LED current is achieved by modulating the duty cycle of external voltage signal at UDIMx input. The external UDIMx input acts as an enable and directly controls the LED current. This device optimizes the inductor current response and is capable of achieving over a 1000:1 PWM dimming ratio.

The device incorporates an enhanced programmable fault feature including the following:

- Cycle-by-cycle switch overcurrent limit
- · Input undervoltage protection
- · Boot undervoltage protection
- · Comp overvoltage protection
- · Output open circuit indication
- Output short circuit indication

In addition, Thermal Shutdown (TSD) protection is implemented to limit the junction temperature at 175°C (typical). The open-drain fault output, FLTx, indicates the status of the LEDs and is forced low whenever an output open or short fault is detected by the device.

Toggling the enable input, EN, low forces the device in low-power sleep state. In this state, both channels are disabled and analog supply, V5A, is disconnected to reduce the bias current drawn by the device.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Buck Converter Switching Operation

The following operating description of the TPS92519-Q1 refers to the *Functional Block Diagram* and the waveforms in Figure 7-1. The main control loop of the TPS92519-Q1 is based on an adaptive on-time pulse width modulation (PWM) technique that combines a constant on-time control with an inductor valley current sense circuit for pseudo-fixed frequency operation. This proprietary control technique enables closed-loop regulation of LED current and fast dynamic response necessary to meet the requirements for LED pixel control and LED matrix beam applications.



Figure 7-1. Adaptive On Time Control Buck Converter Waveforms

In steady state, the high-side MOSFET is turned on at the beginning of each cycle. The on-time duration of this MOSFET is controlled by an internal one-shot timer and the high-side MOSFET is turned off after the timer expires. The one-shot timer duration is set by the output voltage measured at the CSP pin,  $V_{CSP}$ , and the input voltage measured at the VIN pin,  $V_{IN}$ , to maintain a pseudo-fixed frequency. During the on-time interval, the inductor current increases with a slope proportional to the voltage applied across its terminals ( $V_{IN} - V_{CSP}$ ).

The low-side MOSFET is turned on after a fixed deadtime and the inductor current then decreases with the constant slope proportional to the output voltage,  $V_{CSP}$ . Inductor current measured by the external sense resistor is compared to the valley threshold,  $V_{VAL}$ , by an internal high-speed comparator. This MOSFET is turned off and the one-shot timer is initiated when the sensed inductor current falls below the valley threshold voltage. The high-side MOSFET is turned on again after a fixed deadtime.

The internal rail-to-rail error amplifier sets the valley threshold voltage and regulates the average inductor current based on a reference set by IADJx input. A simple integral loop compensation circuit consisting of a capacitor connected from the COMP pin to GND provides a stable and high-bandwidth response. As the inductor current is directly sensed by an external resistor, the device operation is not sensitive to the ESR of the output capacitors and is compatible with common multi-layered ceramic capacitors (MLCC).

#### 7.3.2 Switching Frequency and Adaptive On-Time Control

The TPS92519-Q1 uses an adaptive on-time control scheme and does not have a dedicated on-board oscillator. The one-shot timer is programmed by the voltage on FSET input. The on-time is calculated internally using Equation 1 and is inversely proportional to the measured input voltage,  $V_{IN}$ , and proportional to the measured CSP voltage,  $V_{CSP}$ .

$$t_{ON} = \kappa \times \frac{V_{CSP}}{V_{IN}} \tag{1}$$

Constant,  $\kappa$ , is set by the FSET pin logic.

$$\kappa = \frac{2.606 \times 10^{-6} \text{ for channel 1}}{2.285 \times 10^{-6} \text{ for channel 2}} \; V_{FSET} > 1.8 \; V$$

$$\kappa = \frac{4.890\times 10^{-7} \text{ for channel 1}}{4.676\times 10^{-7} \text{ for channel 2}} V_{FSET} < 0.8 \text{ V}$$
 (2)

Given the duty ratio of the buck converter is  $V_{CSP}$  /  $V_{IN}$ , the switching period,  $T_{SW}$ , remains nearly constant over all operating points. Use Equation 3 to calculate the switching period.

$$T_{SW} = t_{ON} \times \frac{V_{IN}}{V_{CSP}} = \kappa \tag{3}$$

Use Equation 4 to calculate the switching frequency.

$$f_{SW} = \frac{1}{\kappa} \tag{4}$$

## 7.3.3 Minimum On-Time, Off-Time, and Inductor Ripple

Buck converter operation is impacted by minimum on-time, minimum off-time, and minimum peak-to-peak inductor ripple limitations. The converter reaches the minimum on-time when operating with high input voltage and low-output voltage. In this control scheme, the off-time continues to increase and the switching frequency reduces to regulate the inductor current and LED current to the desired value.

$$f_{SW(MIN)} = \frac{V_{OUT(MIN)}}{t_{ON(MIN)} \times V_{IN(MAX)}}; t_{ON} = t_{ON(MIN)}$$
(5)

The converter reaches the minimum off-time when operating in dropout (low input voltage and high output voltage). As the on-time and off-time are fixed, the duty cycle is constant and the buck converter operates in open-loop mode. The inductor current and LED current are not in regulation. The converter continues to switch unless disabled by the IADJx input.

The behavior and response of valley comparator is dependent on sensed peak-to-peak voltage ripple,  $\Delta V_{(CSP-CSN)}$ , and is a function of current sense resistor,  $R_{CS}$ , and peak-to-peak inductor current ripple,  $\Delta i_{L(PK-PK)}$ . To ensure periodic switching, the sensed peak-to-peak ripple must exceed the minimum value. At high (near 100%) or low (near 0%) duty cycles, the inductor current ripple is not sufficient to ensure periodic switching. Under such operating conditions, the converter transitions from periodic switching to a burst sequence, forcing multiple on-time and off-time cycles at a rate higher than the programmed frequency. Although the converter cannot operate in a periodic manner, the closed-loop control continues regulating the average LED current with a larger ripple value corresponding to higher peak-to-peak inductor ripple. TI recommends choosing an inductor, output capacitor, and switching frequency to ensure minimum sensed peak-to-peak ripple voltage under nominal operating condition is greater than 20 mV. The *Application and Implementation* section summarizes the detailed design procedure.

#### **7.3.4 Enable**

The TPS92519-Q1 has an enable input EN for start-up and shutdown control of the output. If the enable input is greater than 1.8 V then both channels are enabled. If the enable pin is pulled below 0.8 V, the channels are disabled and the TPS92519-Q1 is switched to a low  $I_Q$  shutdown mode. In this mode, the device draws a 2- $\mu$ A typical current from the VIN pin and 17- $\mu$ A typical from V5D pin. TI does not recommend leaving EN pin floating.

#### 7.3.5 LED Current Regulation and Error Amplifier

The reference voltage,  $V_{IADJ}$ , is internally scaled by a gain factor of 1/14 through a resistor network. An internal rail-to-rail error amplifier generates an error signal proportional to the difference between the scaled reference voltage ( $V_{IADJ}$  / 14) and the inductor current measured by the differential voltage drop between CSP and CSN,  $V_{(CSP-CSN)}$ . This error drives the COMP pin voltage,  $V_{COMP}$ , and directly controls the valley threshold of the inductor current. Zero average DC error and closed-loop regulation is achieved by implementing an integral compensation network consisting of a capacitor connected from the output of the error amplifier to GND. As a good starting point, TI recommends a capacitor value between 1 nF and 10 nF between the COMP pin and GND. The choice of compensation network must ensure a minimum of 60° of phase margin and 10 dB of gain margin. The *Application and Implementation* section summarizes the detailed design procedure.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



Figure 7-2. Closed-loop LED Current Regulation

LED current is dependent on the current sense resistor, R<sub>CS</sub>. Use Equation 6 to calculate the LED current.

$$I_{LED} = \frac{V_{(CSP-CSN)}}{R_{CS}} = \frac{V_{IADJ}}{14 \times R_{CS}}$$
(6)

LED current accuracy is a function of the tolerance of the external sense resistor,  $R_{CS}$ , and the variation in the sense threshold,  $V_{(CSP-CSN)}$ , caused by internal mismatch and temperature dependency of the analog components. The TPS92519-Q1 is capable of achieving LED current accuracy of  $\pm 4\%$  at full scale over common-mode range and a junction temperature range of  $-40^{\circ}$ C to  $150^{\circ}$ C.

#### 7.3.6 Start-up Sequence

The start-up circuit allows the COMP pin voltage to gradually increase, thus reducing the LED current overshoot and current surges. The switching operation is initiated after the COMP pin voltage exceeds 2.45 V. A 450-mV hysteresis window allows the device to operate when COMP voltage is within the expected operating range of 2.2 V to 2.7 V. Switching is disabled on detection of low COMP voltage to avoid excessive negative inductor current.





Figure 7-3. Soft-Start Sequence

The duration of soft start,  $t_{ss}$ , depends on the size of the compensation capacitor and the error amplifier source current,  $I_{COMP(SRC)}$ .

$$t_{SS} = \frac{2.45 \times C_{COMP}}{I_{COMP(SRC)}}$$
(7)

The source current,  $I_{COMP(SRC)}$  is a function of the transconductance,  $g_M$ , of the error amplifier and error generated between the reference and the current sensed voltage.

$$I_{COMP(SRC)} = g_{M} \times \left( \frac{V_{IADJ}}{14} - V_{(CSP-CSN)} \right)$$
(8)

With no current flowing through the LEDs, the soft start duration depends on the choice of compensation capacitor,  $C_{COMP}$ , and the reference voltage,  $V_{IADJ}$ .

The open drain fault indicator,  $\overline{FLTx}$ , is set low when the COMP voltage deviates from the nominal range and exceeds  $V_{COMP(OV)}$  threshold. This setting indicates a fault condition where the converter is operating in open-loop and the LED current is out of regulation. The corresponding channel can be disabled by setting IADJx input below 100 mV or controlling the UDIMx input.

### 7.3.7 Analog Dimming and Forced Continuous Conduction Mode

Analog dimming is accomplished by modulating the voltage connected to IADJx input. The TPS92519-Q1 improves the linear range of analog dimming by supporting forced continuous conduction mode of operation. With synchronous MOSFETs, the inductor current is allowed to go negative for part of the switching cycle, thus enabling linear dimming with over 16:1 dimming range.

#### 7.3.8 External PWM Dimming and Input Undervoltage Lockout (UVLO)

The UDIM pin is a multi-function input that features an accurate input voltage detection based on bandgap thresholds with programmable hysteresis as shown in Figure 7-4. This pin functions as the external PWM dimming input for the LEDs and monitors VIN to detect dropout and undervoltage conditions. When the rising pin voltage exceeds the 2.45-V threshold, 10  $\mu$ A (typical) of current is driven out of the UDIM pin into the resistor divider providing programmable hysteresis. TI recommends a bypass capacitor value of 1 nF between the UDIMx pin and GND to improve noise immunity.



Figure 7-4. External PWM Dimming

The brightness of LEDs can be varied by modulating the duty cycle of the signal directly connected to the UDIM input. In addition, either an n-channel MOSFET or a Schottky diode can be used to couple an external PWM signal when using UDIM input in conjunction with UVLO functionality. With an n-channel MOSFET, the brightness is proportional to the negative duty cycle of the external PWM signal. With a Schottky diode, the brightness is proportional to the positive duty cycle of the external PWM signal.

Dropout and input undervoltage protection is achieved by connecting the resistor divider network from VIN to UDIM pin and UDIM pin to GND. Dropout protection is activated when UDIM pin voltage drops below  $V_{\text{UDIMx}(DO, FALLING)}$  threshold but is held above  $V_{\text{UDIMx}(EN)}$  threshold. In dropout protection mode, the device disables the error amplidier and disconnects the COMP pin to maintain charge on the compensation network. The device continues switching, ensuring fast response with minimum LED current overshoot as the converter recovers from dropout condition. The minimum input voltage, below which dropout protection is activated is programmed using Equation 9.

$$V_{\text{INx}(\text{DO,FALL})} = V_{\text{INx}(\text{DO,RISE})} - I_{\text{UDIMx}(\text{DO})} \times \left( R_{\text{UVx2}} + \frac{\left( R_{\text{UVHx}} + 10 \times 10^3 \right) \times \left( R_{\text{UVx1}} + R_{\text{UVx2}} \right)}{R_{\text{UVx1}}} \right) \tag{9}$$

Equation 10 shows the input voltage rising threshold. When VIN exceeds the rising threshold, the error amplifier is enabled and COMP pin is connected to compensation network to regulate LED current.

$$V_{INx(DO,RISE)} = V_{UDIMx(DO,RISE)} \times \frac{R_{UVx1} + R_{UVx2}}{R_{UVx1}}$$

$$(10)$$

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

Additional hysteresis to internal 100 mV is programmed by connecting an extra resistor, R<sub>UVHx</sub>, in series with UDIM pin. This connection allows the standard resistor divider to have smaller values, minimizing PWM delays.

Input undervoltage protection is triggered when UDIM pin voltage drops below VUDIMX(EN) threshold. The device responds to very low VIN voltage or to the external PWM input signal by disabling the error amplifier, disconnecting the COMP pin and tri-stating the switch node. With switching disabled, inductor current and the LED current drop to zero and the charge on the compensation network is maintained. On rising edge of PWM or when VIN exceeds the internal hystersis of 200 mV, the converter resumes switching operation ramping inductor current to the previous steady-state value.

Equation 11 defines the VIN UVLO rising threshold.

$$V_{\text{INx}(\text{UVLO},\text{RISE})} = V_{\text{UDIMx}(\text{EN},\text{RISE})} \times \frac{R_{\text{UVx}1} + R_{\text{UVx}2}}{R_{\text{UVx}1}} \tag{11}$$

Use Equation 12 to determine the VIN UVLO falling threshold.

$$V_{INx(UVLO,FALL)} = V_{UDIMx(EN,FALL)} \times \left(\frac{R_{UVx1} + R_{UVx2}}{R_{UVx1}}\right) - I_{UDIMx(DO)} \times \left(R_{UVx2} + \frac{\left(R_{UVHx} + 10 \times 10^3\right) \times \left(R_{UVx1} + R_{UVx2}\right)}{R_{UVx1}}\right) \\ \qquad \qquad (12)$$

### 7.3.9 Shunt FET Dimming or Matrix Beam Application



Figure 7-5. Shunt FET Dimming Transient Response

The TPS92519-Q1 is compatible with shunt FET dimming and LED Matrix Manager devices. The fast dynamic response and adaptive on-time control topology ensure near ideal current source behavior with minimum inductor current overshoot or undershoot. In contrast to constant off-time control, the control loop is able to maintain LED current regulation under shorted output condition. The off-time of the converter naturally adapts to the inductor slope and valley command while keeping the average LED current constant. Figure 7-5 shows the shunt-FET dimming transient with all LEDs switched from on to off.

The device behavior is impacted by the falling slew-rate of CSN node, V<sub>CSN</sub>. A large slew-rate in conjunction with the parasitic capacitances from CSP and CSN to GND results in differential voltage forcing the converter to burst with minimum on-time and minimum off-time. To avoid switch node bursting TI recommends a maximum slew-rate (dv/dt) of 15 V/µs.

#### 7.3.10 Bias Supply

The device is powered by an external 5-V supply connected to V5D and V5A pins. Operation is enabled when V5D and V5A exceed the 4.1-V (typical) rising threshold and is disabled when either V5D or V5A drops below the 4-V (typical) falling threshold. The comparator provides 100 mV of hysteresis to avoid chatter during

Product Folder Links: TPS92519-Q1

transitions. The V5D supply powers the internal digital logic and the high-side and low-side gate driver circuits. The V5A supply powers sensitive analog circuits. The two bias pins can be connected together on the PCB or through a series 10- $\Omega$  resistor between V5D and V5A with 5-V external supply connected directly to the V5D pin. TI recommends a capacitor from each pin to GND . The recommended range for the bypass capacitor from V5D pin to ground is between 1  $\mu$ F and 4.7  $\mu$ F. The recommended range from the V5A pin to ground is between 100 nF and 1  $\mu$ F. The bypass capacitor from V5D to GND must be 10 times larger than the bootstrap capacitor, C<sub>BST</sub>, to support proper operation during PWM dimming. The voltage on V5D and V5A must never exceed 5.5 V.

In device sleep state, the V5A input is internally disconnected to reduce power consumption.

#### 7.3.11 Bootstrap Supply

The TPS92519-Q1 contains both high-side and low-side N-channel MOSFETs. The high-side gate driver works in conjunction with an internal bootstrap diode and an external bootstrap capacitor,  $C_{BST}$ . During the on-time of the low-side MOSFET, the SW pin voltage is approximately 0 V and  $C_{BST}$  is charged from the V5D supply through the internal diode. TI recommends a 0.1- $\mu$ F to 1- $\mu$ F capacitor connected with short traces between the BST and SW pins. A larger capacitor is required to prevent a bootstrap undervoltage fault when operating at low PWM dimming frequencies.

### 7.3.12 Faults and Diagnostics

Table 7-1 summarizes the device behavior under fault conditions.

**Table 7-1. Fault Description** 

| FAULT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DETECTION                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Thermal protection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | T <sub>J</sub> > 175°C     | Each channel is protected by an individual thermal sensor located close to the switching MOSFETs. The thermal protection is activated in the event the maximum MOSFET temperature exceeds the typical value of 175°C. The corresponding channel is forced into shutdown mode. This feature is designed to prevent overheating and damage to the internal switching MOSFETs. |  |  |  |  |
| $ \begin{array}{c c} \textbf{V5D undervoltage} & V_{5D(RISE)} < 4.1 \text{ V} \\ \hline \textbf{V5A undervoltage} & V_{5A(RISE)} > 4 \text{ V} \\ \hline \textbf{V5A undervoltage lockout} & V_{5A(RISE)} < 4.1 \text{ V} \\ \hline \textbf{VINx dropout protection} & V_{UDIMx} < 2.35 \text{ V} \\ \hline \textbf{VINx undervoltage lockout} & V_{UDIMx} < 1.02 \text{ V} \\ \hline \textbf{BSTx undervoltage lockout} & V_{BSTx(RISE)} > 3.14 \text{ V} \\ \hline \textbf{V}_{BSTx(FALL)} < 2.95 \text{ V} \\ \hline \end{array} $ |                            | The device enters the Undervoltage Lockout (UVLO). The switching operation is disabled, the COMP capacitor is discharged.                                                                                                                                                                                                                                                   |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            | In sleep mode, the internal V5A node is disconnected to reduce the current consumption. The switching operation is disabled and the COMP capacitor is discharged.                                                                                                                                                                                                           |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            | The device disables error amplifier and disconnects the compensation network for the corresponding channel. Error amplifier is enabled and compensation network is internally connected when the input voltage rises above the dropout rising threshold, VINX(DO,RISE).                                                                                                     |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            | The device disables switching operation for the corresponding channel. Switching is enabled when the input voltage rises above the turn-on threshold, $V_{\text{INx(UVLO,RISE)}}$ .                                                                                                                                                                                         |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            | The device turns off the high-side MOSFET and turns on the low-side MOSFET for the corresponding channel. Normal switching operation is resumed after the bootstravoltage exceeds 3.14 V.                                                                                                                                                                                   |  |  |  |  |
| COMPx<br>overvoltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>COMPx</sub> > 3.2 V | The FLTx flag is set low to indicate that the COMP voltage exceeded the normal operating range. This condition indicates output open circuit fault.                                                                                                                                                                                                                         |  |  |  |  |
| Short CHx output V <sub>CSNx</sub> < 2.45 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            | The FLTx flag is set low to indicate an output short circuit condition based on sensed CSNx voltage.                                                                                                                                                                                                                                                                        |  |  |  |  |
| High-side switch current limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I <sub>HS</sub> > 3.5 A    | The device turns off the high-side MOSFET and discharges the COMP capacitor when the drain current exceeds 3.5-A typical. The low-side switch is turned on to discharge the inductor and output capacitor. The device attempts to restart after delay of 3.6 ms                                                                                                             |  |  |  |  |
| Low-side switch current limit I <sub>LS</sub> > 2.5 A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                            | The device turns off both high-side and low-side MOSFETs and discharges the CO capacitor when the drain current exceeds 2.5 A typical. The device attempts to rest after delay of 3.6 ms.                                                                                                                                                                                   |  |  |  |  |

The TPS92519-Q1 triggers an auto-restart on detection of the thermal shutdown, high-side, or low-side current limit faults. In the case of thermal shutdown fault, the restart is initiated after the MOSFET temperature decreases by the fixed hysteresis of 10°C. A soft-start sequence is initiated and switching operation is enabled.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

For a high-side or low-side current limit fault, a fixed 3.6-ms timer is initiated on detection of the fault. A restart is initiated by the expiration of the fault timer and switching operation is enabled.

The output open circuit and short circuit faults force the  $\overline{\text{FLTx}}$  pin low when biased through an external resistor and connected to a 5-V supply. The  $\overline{\text{FLTx}}$  output can be used in conjunction with a microcontroller or system basis chip (SBC) as an interrupt and can be used to aid in fault diagnostics.

| <b>Table 7-2. Faults and Diagnostic Summary</b> |
|-------------------------------------------------|
|-------------------------------------------------|

| LIST                   | IST DESCRIPTION                  |             | ENABLE FAULT<br>TIMER | FLT INDICATION |
|------------------------|----------------------------------|-------------|-----------------------|----------------|
|                        | Thermal protection               | Fault       | No                    | No             |
| VINx <sub>(DO)</sub>   | VIN supply dropout protection    | Diagnostics | No                    | No             |
| VINx <sub>(UVLO)</sub> | VIN supply undervoltage lockout  | Fault       | No                    | No             |
| CHxBSTUV               | BST supply undervoltage lockout  | Fault       | No                    | No             |
| CHxCOMPOV              | COMP overvoltage                 | Diagnostics | No                    | Yes            |
| CHxSHORT               | Short circuit detected           | Diagnostics | No                    | Yes            |
| CHxHSILIM              | HxHSILIM High-side current limit |             | Yes                   | No             |
| CHxLSILIM              | Low-side current limit           | Fault       | Yes                   | No             |
| V5AUV                  | V5A undervoltage                 | Diagnostics | No                    | No             |

### 7.3.13 Output Short Circuit Fault

The TPS92519-Q1 monitors the CSNx voltage to detect output short circuit faults. A short failure is indicated when the CSNx voltage drops below 1.5 V. The corresponding is  $\overline{FLTx}$  flag is set low. The device continues to regulate current and operate without interruption in case of short circuit.



Figure 7-6. Cable Harness Parasitic Inductance

The voltage transient imposed on CSPx and CSNx inputs during short circuit is dependent on the output capacitance and is influenced by the cable harness impedance. The inductance associated with a long cable harness resonates with the charge stored on the output capacitor and forces CSPx and CSNx voltage to ring below ground. The negative voltage and current are dependent on the parasitic cable harness inductance and resistance.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



Figure 7-7. Short Circuit Fault Transient Behavior

When using a long cable harness, TI recommends a diode to clamp the negative voltage across CSPx and CSNx input, as shown in Figure 7-8. TI recommends a low forward voltage Schottky diode or a fast recovery silicon diode with reverse blocking voltage rating greater than the maximum output voltage. The diode is required to be placed close to the output capacitor and must ensure that the current flowing through CSP and CSN nodes under negative transient condition is below the absolute maximum rating of the device.



Figure 7-8. CSP and CSN Transient Protection Using an External Diode

#### 7.3.14 Output Open Circuit Fault

An LED open circuit fault ultimately causes the output voltage to increase and settle close to the input voltage. When this occurs, the TPS92519-Q1 switching operation is then controlled by the fixed on-time and minimum off-time resulting in a duty cycle close to 100%. Under this condition, COMP voltage exceeds  $V_{COMPx(OV)}$  threshold forcing  $\overline{FLTx}$  flag low.

The dynamic behavior of the device and buck converter is influenced by the input voltage,  $V_{IN}$ , and the output capacitor,  $C_{OUT}$ , value. The device response to open circuit can be categorized into the following three distinct cases.

Case 1: For a Buck converter design with a small output capacitor, the switching operation in open load condition excites the inductor and the output capacitor resonance, forcing the output voltage to oscillate. The frequency and amplitude of the oscillation are based on the resonant frequency and Q-factor of the tank.





Figure 7-9. Open Circuit Condition With Output Voltage Oscillation

Case 2: For a buck converter design with larger output capacitor, the inductor Q-factor and resonant frequency are much lower than the switching frequency. In this case, output voltage rises to input voltage and the converter continues to switch with minimum off-time.



Figure 7-10. Open Circuit Condition With Minimum Off-time Operation

## 7.3.15 Parallel Operation

The adaptive on-time control technique enables parallel operation of two or more channels with independent current sharing and regulation. Each channel operates independently and delivers current based on the corresponding IADJx set point. To equally share current amongst channels, the IADJx for all channels must be connected to the external reference voltage.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



Figure 7-11. Parallel Channel Configuration

Startup requires all channels to be enabled simultaneously by synchronizing the rising edge of IADJx voltage above  $V_{IADJx(SD)}$  rising threshold. This simultaneous enabling ensures that the soft-start ramp is synchronized and current sharing is achieved after COMP voltage increases above the rising startup threshold,  $V_{COMPx(ST)}$ .

PWM dimming is achieved by connecting the external PWM signal to UDIMx pin of all parallel channels. All parallel channels have to be controlled by single PWM dimming reference. TI does not recommend to PWM dim individual parallel channels.

Additional considerations are necessary to account for bootstrap capacitor tolerance and the impact of the capacitor variation when PWM dimming multiple parallel channels. Ensure that bootstrap capacitor voltage is above the undervoltage threshold,  $V_{BSTx(UV)}$  for all operating conditions. For application requiring very low PWM duty cycle or low PWM dimming frequency, TI recommends to connect the COMPx pin of all parallel channels using nonparallel diodes, as shown in Figure 7-12. This connection allows the parallel channels to respond and recovery from bootstrap undervoltage fault when operating at low PWM dimming duty cycles.





Figure 7-12. Parallel Channel Configuration for PWM Dimming Operation

#### 7.4 Device Functional Modes

The device has three functional modes: Power On Reset (POR) state, run mode and sleep mode.

#### 7.4.1 Power On Reset (POR)

The device is in POR state when V5A or V5D input is below the undervoltage lockout threshold. In POR, both channels are turned off. The device exits POR and enters functional modes when the V5D supply exceeds 4.1 V (typical).

#### 7.4.2 Run Mode

The device advances to run mode EN input is set high. In this mode, all the necessary conditions for initiating the soft-start sequence are checked. If a fault occurs in this state, the device attempts to resume operation after waiting for the fault timer to timeout.

Transition to sleep mode is by pulling EN input low. This action causes the device to enter a low-power state.

#### 7.4.3 Sleep Mode

In sleep mode, the following occurs:

- 1. The internal regulators are disconnected from the V5A pin.
- The oscillator is disabled.
- 3. The channels are disabled.
- The high side and low side MOSFETs are turned off.

In sleep mode, the output voltage rises above 3 V as all internal loads are switched off and the leakage current associated with high-side gate drive is forced through the switch node, SWx.

## 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

Figure 8-1 shows a schematic of a typical application for the TPS92519-Q1.



Figure 8-1. Buck LED Driver

### 8.1.1 Duty Cycle Consideration

The switch duty cycle, D, defines the converter operation and is a function of the input and output voltages. In steady state, the duty cycle is defined using Equation 13:

$$D = \frac{V_{CSN}}{V_{IN}} \tag{13}$$

There is no limitation for small duty cycles, because at low duty cycles, the switching frequency is reduced as needed to always ensure current regulation. The maximum duty cycle attainable is limited by the minimum off-time duration and is a function of switching frequency.

Submit Document Feedback

### 8.1.2 Switching Frequency Selection

Nominal switching frequency ( $t_{ON} > t_{ON(MIN)}$ ) is set by input voltage,  $V_{IN}$ , output voltage,  $V_{CSP}$  and the FSET pin. The switching varies slightly over operating range and temperature based on converter efficiency. Table 8-1 shows the nominal switching frequency for channel 1 and channel 2 based on FSET pin setting.

Table 8-1. Frequency Setting

| FSET                      | CHANNEL   | FREQUENCY |
|---------------------------|-----------|-----------|
| V <sub>ESET</sub> > 1.8 V | Channel 1 | 384 kHz   |
| VFSET > 1.0 V             | Channel 2 | 438 kHz   |
| V <sub>ESET</sub> < 0.8 V | Channel 1 | 2.04 MHz  |
| VFSET V 0.0 V             | Channel 2 | 2.14 MHz  |

#### 8.1.3 LED Current Set Point

The LED current is set by the external resistor,  $R_{CS}$ , and the IADJx pin. The current sense resistor,  $R_{CS}$ , is selected to meet the maximum LED current specification and 90% of the full-scale range of IADJx clamp voltage.

$$R_{CS} = \frac{0.9 \times V_{IADJx(CLP)}}{14 \times I_{LEDx(MAX)}}$$
(14)

The LED current can be varied between minimum and maximum specified limits by modulating the voltage on IADJx pin.

#### 8.1.4 Inductor Selection

The inductor is sized to meet the ripple specification at 50% duty cycle. TI recommends a minimum of 30% peak-to-peak inductor ripple to ensure periodic switching operation. Use Equation 15 to calculate the inductor value.

$$L = \frac{V_{IN(TYP)}}{4 \times \Delta i_L \times f_{SW}} \tag{15}$$

Use Equation 16 and Equation 17 to calculate the RMS and peak currents through the inductor. Make sure that the inductor is rated to handle these currents.

$$i_{L(RMS)} = \sqrt{\left(I_{LED(MAX)}^2 + \frac{\Delta i_{L(MAX)}^2}{12}\right)}$$
(16)

$$i_{L(PK)} = I_{LED(MAX)} + \frac{\Delta i_{L(MAX)}}{2}$$
(17)

### 8.1.5 Output Capacitor Selection

The output capacitor value depends on the total series resistance of the LED string,  $r_D$ , and the switching frequency,  $f_{SW}$ . Equation 18 calculates the capacitance required for the target LED ripple current.

$$C_{OUT} = \frac{\Delta i_{L(MAX)}}{8 \times f_{SW} \times r_{D} \times \Delta i_{LED}}$$
(18)

For applications where the converter supports pixel beam or matrix LED loads, additional design considerations influence the selection of output capacitor. The size of the output capacitor depends on the slew-rate control of the LED bypass switches and must be carefully selected while considering the overshoot current created by the dv/dt of the bypass switch.

When choosing the output capacitors, it is important to consider the ESR and ESL characteristics because they directly impact the LED current ripple. Ceramic capacitors are the best choice due to the following:

- Low ESR
- · High ripple current rating
- Long lifetime
- Good temperature performance

With ceramic capacitor technology, it is important to consider the derating factors associated with higher temperature and DC bias operating conditions. TI recommends an X7R dielectric with a voltage rating greater than maximum LED stack voltage.

#### 8.1.6 Input Capacitor Selection

The input capacitor buffers the input voltage for transient events and decouples the converter from the supply. TI recommends a 2.2-µF input capacitor across the VIN pin and PGND placed close to the device, and connected using wide traces. X7R-rated ceramic capacitors are the best choice due to the low ESR, high ripple current rating, and good temperature performance. Additional capacitance can be required to further limit the input voltage deviation during PWM dimming operation.

#### 8.1.7 Bootstrap Capacitor Selection

The bootstrap capacitor biases the high-side gate driver during the high-side FET on-time. The required capacitance depends on the PWM dimming frequency, PWM<sub>FREQ</sub>, and is sized to avoid boot undervoltage and fault during PWM dimming operation. Equation 19 calculates the bootstrap capacitance, C<sub>BST</sub>.

$$C_{BST} = \frac{I_{Q(BST)}}{\left(V_{5D} + V_{BST(HYS)} - V_{BST(UV)}\right) \times PWM_{FREQ}}$$
(19)

Table 8-2 summarizes the TI recommended bootstrap capacitor value for different PWM dimming frequencies.

| Table 6-2. Bootstrap Capacitor Value |                          |  |  |  |  |  |  |
|--------------------------------------|--------------------------|--|--|--|--|--|--|
| PWM DIMMING FREQUENCY (Hz)           | BOOTSTRAP CAPACITOR (µF) |  |  |  |  |  |  |
| 1507                                 | 0.1                      |  |  |  |  |  |  |
| 1318                                 | 0.15                     |  |  |  |  |  |  |
| 1055                                 | 0.22                     |  |  |  |  |  |  |
| 879                                  | 0.22                     |  |  |  |  |  |  |
| 659                                  | 0.33                     |  |  |  |  |  |  |
| 439                                  | 0.47                     |  |  |  |  |  |  |
| 215                                  | 1                        |  |  |  |  |  |  |
| 108                                  | 2                        |  |  |  |  |  |  |
|                                      | ·                        |  |  |  |  |  |  |

**Table 8-2. Bootstrap Capacitor Value** 

### 8.1.8 Compensation Capacitor Selection

A simple integral compensator is recommended to achieve stable operation across the wide operating range. The bode plot of the loop gain with different compensation capacitors is shown in Figure 8-2. The buck converter behaves as a single pole system with additional phase lag caused by the switching behavior. The gain and phase margin is then determined by the choice of the switching frequency and is independent of other design parameters. TI recommends a 1-nF to 10-nF capacitor to achieve bandwidth between 4 kHz and 40 kHz. The choice of compensation capacitor impacts the transient response, the shunt FET dimming behavior and PWM dimming performance. A larger compensation capacitor (lower bandwidth) is recommended to limit the LED current overshoot on the rising edge of internal or external PWM signal. A smaller compensation capacitor (higher bandwidth) is recommend to improve shunt FET dimming response.

Product Folder Links: TPS92519-Q1



Figure 8-2. Simulated Bode Plot of Loop Gain

#### 8.1.9 Input Undervoltage Protection

Figure 8-1 shows that the undervoltage protection threshold is programmed using a resistor divider,  $R_{UV1}$  and  $R_{UV2}$ , from the input voltage,  $V_{IN}$ , to ground. Use Equation 20 and Equation 21 to calculate the resistor values.

$$R_{UVx2} = \frac{2 \times V_{INx(UVLO,RISE)}}{I_{UDIMx(HYS)}} - \frac{V_{INx(DO,FALL)}}{I_{UDIMx(HYS)}} - 10 \times 10^{3} \tag{20}$$

$$R_{UVx1} = \frac{V_{UDIMx(EN,RISE)}}{V_{INx(UVLO,RISE)} - V_{UDIM(EN,RISE)}} \times R_{UVx2}$$
(21)

#### 8.1.10 CSN Protection Diode

An external Schottky diode is selected to protect the CSP / CSN node by clamping the negative voltage during short circuit transient. The Schottky diode must be selected based on the length of the cable harness and the choice of output capacitor. TI recommends a Schottky diode with low forward voltage drop at room-temperature and non-repetitive peak surge current rating of 10 A for duration of 5  $\mu$ s. The diode must be located close to the CSN pin.



## **8.2 Typical Application**



Figure 8-3. Application Schematic

## 8.2.1 Design Requirements

Table 8-3. Design Parameters

|                                                  | PARAMETER                                     | CONDITIONS                                                                             | MIN | TYP  | MAX  | UNIT |
|--------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------|-----|------|------|------|
| V <sub>IN</sub> Input Voltage                    |                                               |                                                                                        | 58  | 60   | 62   | V    |
| V <sub>IN(DO)</sub> Dropout protection threshold |                                               | Falling                                                                                |     | 55   |      | V    |
| Ns                                               | Number of LEDs                                |                                                                                        | 1   |      | 16   |      |
| V <sub>FLED</sub>                                | LED forward voltage drop                      |                                                                                        | 2.8 | 3    | 3.4  | V    |
| r <sub>D</sub>                                   | LED string series resistance                  | $N \times r_{D(LED)}$                                                                  | 0.1 |      | 1.6  | Ω    |
| V <sub>OUT</sub>                                 | Output voltage                                | Ns × V <sub>FLED</sub>                                                                 | 2.8 |      | 54.4 | V    |
| I <sub>LED</sub>                                 | LED current                                   |                                                                                        | 100 |      | 1600 | mA   |
| Δi <sub>LED</sub>                                | LED current ripple                            | Defined as percentage peak-to-peak at maximum LED current. 5 % of maximum LED current. |     |      | 80   | mA   |
| Δi <sub>L</sub>                                  | Inductor current ripple                       | Defined as percentage peak-to-peak at maximum LED current                              |     | 30   |      | %    |
| V <sub>IN(UVLO,RISE)</sub>                       | Start input voltage                           | Input voltage rising                                                                   |     | 28.5 |      | V    |
| V <sub>IN(UVLO,HYS)</sub>                        | Input voltage undervoltage lockout hysteresis |                                                                                        |     | 5    |      | V    |
| f <sub>PWM</sub>                                 | PWM frequency                                 |                                                                                        |     | 439  |      | Hz   |
| D <sub>PWM</sub>                                 | PWM dimming duty cycle                        |                                                                                        | 4   |      | 100  | %    |
| V <sub>SW</sub>                                  | Switching frequency                           |                                                                                        |     | 438  |      | kHz  |
| T <sub>A</sub>                                   | Ambient temperature                           |                                                                                        |     | 25   |      | °C   |

### 8.2.2 Detailed Design Procedure

## 8.2.2.1 Calculating Duty Cycle

Solve for duty cycle D,  $D_{MAX}$ , and  $D_{MIN}$ :

$$D_{MAX} = \frac{V_{OUT(MAX)}}{V_{IN(MIN)}} = \frac{54.4}{58} = 0.938$$
 (22)

$$D_{MIN} = \frac{V_{OUT(MIN)}}{V_{IN(MAX)}} = \frac{2.8}{62} = 0.0452$$
 (23)

### 8.2.2.2 Calculating Minimum On-Time and Off-Time

Solve for minimum on-time,  $t_{ON(DMIN)}$  at minimum duty cycle and maximum on-time,  $t_{ON(DMAX)}$  at maximum duty cycle:

$$t_{ON(DMIN)} = \frac{V_{OUT(MIN)}}{V_{IN(MAX)}} \times \frac{1}{f_{SW}} = \frac{2.8}{62} \times \frac{1}{438 \times 10^3} = 103.1 \times 10^{-9}$$
(24)

$$t_{ON(DMAX)} = \frac{V_{OUT(MAX)}}{V_{IN(MIN)}} \times \frac{1}{f_{SW}} = \frac{54.4}{58} \times \frac{1}{438 \times 10^3} = 2.141 \times 10^{-6}$$
 (25)

### 8.2.2.3 Minimum Switching Frequency

Confirm minimum switching frequency at t<sub>ON(DMIN)</sub>, f<sub>SW(MIN)</sub>:

$$f_{SW(MIN)} = \frac{V_{OUT(MIN)}}{t_{ON(DMIN)} \times V_{IN(MAX)}} = \frac{2.8}{103.1 \times 10^{-9} \times 62} = 438 \times 10^{3}$$
 (26)

For the design specification,  $t_{ON(DMIN)} > t_{ON(MIN)}$  and  $f_{SW(MIN)} = f_{SW}$ .

#### 8.2.2.4 LED Current Set Point

Solve for sense resistor, R<sub>CS</sub>:

$$R_{CS} = \frac{0.9 \times V_{IADJ(CLP)}}{14 \times I_{LED(MAX)}} = \frac{0.9 \times 2.45}{14 \times 1.6} = 0.0984$$
(27)

A standard resistor of 100 m $\Omega$  with tolerance better than 1 % and low temperature coefficient is selected.

#### 8.2.2.5 Inductor Selection

The inductor is selected to meet the recommended 30% peak-to-peak inductor ripple specification:

$$L = \frac{V_{IN(TYP)}}{4 \times \Delta i_L \times f_{SW}} = \frac{V_{IN(TYP)}}{4 \times 0.3 \times I_{LED(MAX)} \times f_{SW}} = \frac{60}{4 \times 0.3 \times 1.6 \times 438 \times 10^3} = 71.3 \times 10^{-6}$$
 (28)

The closest standard capacitor is 68 µH.

- Lower inductor values increase the peak-to-peak inductor current, which minimizes size and cost at the
  expense of reduced efficiency and larger output capacitor.
- Higher inductance values decrease the peak-to-peak inductor current, which increases efficiency but reduces the operating range based on minimum sense voltage ripple, ΔV<sub>(CSP-CSN)</sub> specification.

#### 8.2.2.6 Output Capacitor Selection

The minimum output capacitance is selected to meet the LED current ripple specification:



$$C_{OUT} = \frac{\Delta i_{L(MAX)}}{8 \times f_{SW} \times r_{D(MAX)} \times \Delta i_{LED(MAX)}} = \frac{0.48}{8 \times 438 \times 10^{3} \times 1.6 \times 80 \times 10^{-3}} = 1.07 \times 10^{-6}$$
(29)

A standard 1-µF, 100-V X7R capacitor is selected.

## 8.2.2.7 Bootstrap Capacitor Selection

Referring to Table 8-2, a standard 470-nF, 16-V X7R capacitor is selected to support PWM frequency of 439 Hz.

#### 8.2.2.8 Compensation Capacitor Selection

A compensation capacitor of 2.2 nF is selected to achieve balanced transient response between PWM dimming and shunt FET dimming.



Figure 8-4. Simulated Buck Converter Bode Plot

#### 8.2.2.9 PWM Dimming and Input Voltage Protection

The device channel enable function and external PWM signal is achieved by controlling UDIM input. The device modulates the LED current based on the PWM duty cycle of the external signal.

Input undervoltage lockout function is implemented by selecting  $R_{UV1}$  and  $R_{UV2}$  resistor along with internal hysteresis.

$$R_{UV2} = \frac{2 \times V_{IN(UVLO,RISE)}}{I_{UDIM(DO)}} - \frac{V_{IN(DO,FALL)}}{I_{UDIM(DO)}} - 10 \times 10^3 = \frac{2 \times 28.5}{10 \times 10^{-6}} - \frac{55}{10 \times 10^{-6}} - 10 \times 10^3 = 190 \times 10^3$$
(30)

A standard 191-k $\Omega$  resistor is selected for R<sub>UV2</sub>.

$$R_{UV1} = \frac{V_{UDIM(EN,RISE)}}{V_{IN(UVLO,RISE)} - V_{UDIM(EN,RISE)}} \times R_{UV2} = \frac{1.22}{28.5 - 1.22} \times 191 \times 10^3 = 8.54 \times 10^3 \tag{31}$$

A standard 8.45-k $\Omega$  resistor is selected for R<sub>UV1</sub>.

## 8.2.3 Application Curves



Ch1: SW voltage (10 V/div); Ch3: Inductor current (200 mA/div); Ch4: COMP voltage (400 mV/div); Time: 50 µs/div

Figure 8-5. Start-up Transient



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 500 µs/div

Figure 8-7. PWM Dimming Transient



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time:  $5 \mu s/div$ 

Figure 8-9. PWM Dimming (Falling Edge)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Time: 1 µs/div

Figure 8-6. Normal Operation



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 5 µs/div

Figure 8-8. PWM Dimming (Rising Edge)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 400 μs/div

Figure 8-10. Shunt Dimming With Matrix Manager





Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 400  $\mu$ s/div

Figure 8-11. Shunt Dimming (LEDs ON-OFF Transient)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 50 µs/div

Figure 8-12. Shunt Dimming (LEDs OFF to LEDs ON)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch4: LED current (200 mA/div); Time: 50 µs/div

Figure 8-13. Shunt Dimming (LEDs ON to LEDs OFF)



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time:  $50 \mu s/div$ 

Figure 8-14. Output Short Circuit Fault



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (200 mA/div); Ch4: LED current (200 mA/div); Time: 40 µs/div

Figure 8-15. Output Short Circuit Fault Recovery



Ch1: SW voltage (10 V/div); Ch2: Output voltage (4 V/div); Ch3: Inductor current (400 mA/div); Ch4: LED current

(200 mA/div); Time: 40 μs/div

Figure 8-16. Output Open Circuit Fault

## 9 Power Supply Recommendations

This device is designed to operate from an input voltage supply range between 4.5 V and 65 V. The input can be a car battery or another preregulated power supply. Additional bulk capacitance or an input filter can be required in addition to the ceramic bypass capacitors to address converter stability, noise, and EMI concerns.

## 10 Layout

## 10.1 Layout Guidelines

The performance of any switching converter depends as much on the layout of the PCB as the component selection. The following guidelines can help you design a PCB with the best power converter performance:

- Place ceramic high-frequency bypass capacitors as close as possible to the TPS92519-Q1 VIN and PGND pins. Grounding for both the input and output capacitors must consist of localized top side planes that connect to the PGND pins.
- Place bypass capacitors for V5D and V5A close to the pins and ground the capacitors to device ground.
- Differentially route the CSP and CSN pins to sense resistor. Route the traces away from noisy nodes, preferably through a layer on the other side of a shielding or ground layer.
- · Use ground plane in one of the middle layers for noise shielding.
- Make VIN and ground connection as wide as possible. This action reduces any voltage drops on the input of the converter and maximizes efficiency.

#### 10.1.1 Compact Layout for EMI Reduction

Radiated EMI is generated by the high di/dt from pulsing currents in switching converters. The larger the area covered by the path of a pulsing current, the more electromagnetic emission is generated. The key to minimize radiated EMI is to identify the pulsing current path and minimize the area of the path. In buck converters, the pulsing current path is from the VIN side of the input capacitors through the HS switch, through the LS switch, and then returns to the ground of the input capacitor.

High-frequency ceramic bypass capacitors at the input side provide primary path for the high di/dt components of the pulsing current. Placing ceramic capacitors as close as possible to the VIN and PGND pins is the key to EMI reduction.

The PCB copper connection of the SW pin to the inductor must be as short as possible and just wide enough to carry the LED current without excessive heating. Short, thick traces or, copper pours (shapes), must be used for high current conduction path to minimize parasitic resistance. Place the output capacitor close to the CSN pin and grounded closely to the PGND pin.

#### 10.1.1.1 Ground Plane

TI recommends using one of the middle layers as a solid ground plane. The ground plane provides shielding for sensitive circuits and traces. The ground plane also provides a quiet reference potential for the control circuitry. Connect the GND and PGND pins to the ground plane using vias right next to the bypass capacitors. PGND pins are connected to the source of the internal LS switch. The pins must be connected directly to the grounds of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce due to load variations.

Copyright © 2021 Texas Instruments Incorporated



# 10.2 Layout Example



Figure 10-1. TPS92519-Q1 Layout Example



## 11 Device and Documentation Support

### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPS92519-Q1 Evaluation Module User's Guide

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 11.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                   |                       |      | (4)                           | (5)                        |              |                  |
| TPS92519QDAPRQ1       | Active | Production    | HTSSOP (DAP)   32 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | 125 to -40   | 92519Q           |
| TPS92519QDAPRQ1.A     | Active | Production    | HTSSOP (DAP)   32 | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | 125 to -40   | 92519Q           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS92519QDAPRQ1 | HTSSOP          | DAP                | 32 | 2500 | 330.0                    | 24.4                     | 8.8        | 11.8       | 1.8        | 12.0       | 24.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS92519QDAPRQ1 | HTSSOP       | DAP             | 32   | 2500 | 356.0       | 356.0      | 45.0        |

8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD™ TSSOP - 1.2 mm max height



PLASTIC SMALL OUTLINE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated