







**TPS8804** SLVSF29C - OCTOBER 2019 - REVISED AUGUST 2021

# **TPS8804 Smoke Detector AFE**

Technical

documentation

#### 1 Features

- Photo Chamber AFE
  - Dual 8-bit programmable current LED drivers
  - Temperature compensation of LED current
  - Ultra-low offset op-amp for photodiodes
  - Programmable and bypassable gain stage
- Carbon Monoxide Sensor AFE
  - Ultra-low offset gain stage
  - Programmable gain and reference
- Power Management
  - Programmable LDO for external microcontroller
- SLC interface transmitter and receiver
- Ultra-low power consumption
- I<sup>2</sup>C serial interface
- Wide input voltage range

# 2 Applications

Smoke and CO detector

# 3 Description

The TPS8804 integrates all of the amplifiers and drivers required for a dual-wave photoelectric smoke detection and carbon monoxide detection system. Its high flexibility is ideal for smoke detection systems where precision and power consumption are critical.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM) |
|-------------|------------|-----------------|
| TPS8804     | TSSOP (38) | 9.7 mm x 4.4 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



Simplified Application



# **Table of Contents**

| 1 Features                           | 1              | 7.5 Programming                                 | 30      |
|--------------------------------------|----------------|-------------------------------------------------|---------|
| 2 Applications                       |                | 7.6 Register Maps                               |         |
| 3 Description                        |                | 8 Application and Implementation                |         |
| 4 Revision History                   |                | 8.1 Application Information                     |         |
| 5 Pin Configuration and Functions    |                | 8.2 Typical Application                         | 39      |
| Pin Functions                        | 3              | 9 Power Supply Recommendations                  |         |
| 6 Specifications                     |                | 10 Layout                                       |         |
| 6.1 Absolute Maximum Ratings         |                | 10.1 Layout Guidelines                          | 44      |
| 6.2 ESD Ratings                      |                | 10.2 Layout Example                             |         |
| 6.3 Recommended Operating Conditions | <mark>5</mark> | 11 Device and Documentation Support             |         |
| 6.4 Thermal Information              | 6              | 11.1 Receiving Notification of Documentation Up | dates47 |
| 6.5 Electrical Characteristics       | 6              | 11.2 Support Resources                          | 47      |
| 6.6 Typical Characteristics          | 16             | 11.3 Trademarks                                 |         |
| 7 Detailed Description               |                | 11.4 Electrostatic Discharge Caution            | 47      |
| 7.1 Overview                         |                | 11.5 Glossary                                   | 47      |
| 7.2 Functional Block Diagram         | 18             | 12 Mechanical, Packaging, and Orderable         |         |
| 7.3 Feature Description              | 19             | Information                                     | 48      |
| 7.4 Device Functional Modes          |                |                                                 |         |
|                                      |                |                                                 |         |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (March 2021) to Revision C (August 2021)                                                    | Page |
|---------------------------------------------------------------------------------------------------------------------|------|
| Updated Figure 7-3                                                                                                  | 22   |
| <ul> <li>Added Connect a capacitor with a value between 1 μF and 100 μF to the LEDLE</li> </ul>                     |      |
| Updated VCCLOW description in Section 7.6.2                                                                         |      |
| Changes from Revision A (March 2020) to Revision B (March 2021)                                                     | Page |
| Changed typical I <sub>MCULDO.Q</sub> based on measurement data                                                     | 6    |
| Changed typical I <sub>CO,Q</sub> based on measurement data                                                         | 6    |
| Changes from Revision * (October 2019) to Revision A (March 2020)                                                   | Page |
| Changed document status from Advanced Information to Production Data                                                | 1    |
|                                                                                                                     |      |
| <ul> <li>Added typical value to V<sub>PDIN,OFS</sub></li> <li>Added typical value to V<sub>OFFS,CO</sub></li> </ul> | 6    |
| Added typical value to V <sub>MUX,OFFS</sub>                                                                        | 6    |

# **5 Pin Configuration and Functions**



Figure 5-1. DCP Package 38-Pin TSSOP Top View

## **Pin Functions**

| PIN |                                                                                   | DESCRIPTION                                                                                                                                                                                             |  |  |
|-----|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | <b>-</b> 1/O                                                                      | DESCRIPTION                                                                                                                                                                                             |  |  |
| 5   | I                                                                                 | Analog ground. Connect to ground plane.                                                                                                                                                                 |  |  |
| 33  | 0                                                                                 | Analog multiplexer output.                                                                                                                                                                              |  |  |
| 35  | I                                                                                 | Negative terminal of CO operational amplifier. Connect to GND if unused.                                                                                                                                |  |  |
| 34  | 0                                                                                 | Output of CO operational amplifier. Connect to GND if unused.                                                                                                                                           |  |  |
| 36  | I                                                                                 | Positive terminal of CO operational amplifier. Connect to GND if unused.                                                                                                                                |  |  |
| 9   | I                                                                                 | LED driver A current sense.                                                                                                                                                                             |  |  |
| 11  | I                                                                                 | LED driver B current sense. Connect to GND if unused.                                                                                                                                                   |  |  |
| 29  | I                                                                                 | Device address select pin for $I^2C$ serial interface. Pull to GND for $I^2C$ address 0x3F. Pull to VMCU for $I^2C$ address 0x2A. Do not leave floating.                                                |  |  |
| 32  | I                                                                                 | Digital ground. Connect to AGND.                                                                                                                                                                        |  |  |
| 10  | I                                                                                 | LED driver A current sink. Connect to cathode of LED.                                                                                                                                                   |  |  |
| 12  | I                                                                                 | LED driver B current sink. Connect to cathode of LED. Connect to GND if unused.                                                                                                                         |  |  |
| 26  | I/O                                                                               | Multi-purpose digital input and output.                                                                                                                                                                 |  |  |
| 31  | I                                                                                 | LED driver enable. Do not leave floating while device is powered.                                                                                                                                       |  |  |
| 4   | 0                                                                                 | LDO output for charging LED supply capacitor. Connect to GND if unused.                                                                                                                                 |  |  |
| 25  | 0                                                                                 | SLC interface output for receiving data from VLINE.                                                                                                                                                     |  |  |
| 30  | I                                                                                 | Primary SLC interface input for transmitting data to VLINE.                                                                                                                                             |  |  |
| 16  | I                                                                                 | Secondary SLC interface input for transmitting data to VLINE.                                                                                                                                           |  |  |
| 13  | I                                                                                 | Default MCULDO voltage selection input. Leave floating for VMCU = $3.3$ V. Tie to VINT for VMCU = $2.5$ V. Tie to GND for VMCU = $1.8$ V. Connect to GND with $620-\Omega$ resistor for VMCU = $1.5$ V. |  |  |
| 7   | I                                                                                 | Photo input amplifier negative input. Connect to cathode of photodiode.                                                                                                                                 |  |  |
| 8   | 0                                                                                 | Photo input amplifier output pin.                                                                                                                                                                       |  |  |
| 6   | I                                                                                 | Photo input amplifier positive Input. Connect to anode of photodiode.                                                                                                                                   |  |  |
| 17  | I                                                                                 | Power ground connection . Connect to AGND.                                                                                                                                                              |  |  |
|     | NO.  5  33  35  34  36  9  11  29  32  10  12  26  31  4  25  30  16  13  7  8  6 | NO.  5                                                                                                                                                                                                  |  |  |



| P           | IN          | I/O | DESCRIPTION                                                            |  |  |
|-------------|-------------|-----|------------------------------------------------------------------------|--|--|
| NAME        | ME NO.      |     | DESCRIPTION                                                            |  |  |
| PLDO        | 21          | 0   | Capacitor connection to PLDO regulator.                                |  |  |
| PREF        | 37          | 0   | Photo reference voltage and output for testing CO sensor connectivity. |  |  |
| REF0P3      | 38          | 0   | 00mV reference. Connect to GND if unused.                              |  |  |
| RESERVED    | 1, 2, 3, 18 | N/A | onnect to GND.                                                         |  |  |
| SCL         | 27          | I   | Clock input for I <sup>2</sup> C serial interface.                     |  |  |
| SDA         | 28          | I/O | Data line for I <sup>2</sup> C serial interface.                       |  |  |
| SLC_RX      | 24          | I   | SLC interface input for receiving data from VLINE.                     |  |  |
| SLC_TX1     | 14          | 0   | Primary SLC interface output for transmitting data to VLINE.           |  |  |
| SLC_TX2     | 15          | 0   | Secondary SLC interface output for transmitting data to VLINE.         |  |  |
| VCC         | 20          | I   | Input supply pin.                                                      |  |  |
| VINT        | 22          | 0   | Capacitor connection to internal supply LDO.                           |  |  |
| VMCU        | 23          | I/O | LDO supply for external microcontroller and internal IO buffers.       |  |  |
| VSLC        | 19          | I   | SLC transmitter supply.                                                |  |  |
| Thermal Pad | 39          | N/A | Metal connection for thermal dissipation. Connect to ground plane.     |  |  |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                                    | PARAMETER                                             | MIN  | MAX                                         | UNIT |
|------------------------------------|-------------------------------------------------------|------|---------------------------------------------|------|
| Power IO                           | SLC_TX1, SLCTX_2, VCC, VSLC                           | -0.3 | 16.5                                        | V    |
| Analog IO                          | DINA, DINB, LEDLDO                                    | -0.3 | 12                                          | V    |
| Analog connections                 | AMUX, CON, COO, COP, PREF, MCUSEL, PDO, REF0P3        | -0.3 | VINT + 0.3 or<br>3.6, whichever<br>is lower | V    |
| LDO outputs                        | VINT, VMCU                                            | -0.3 | PLDO + 0.3 or<br>3.6, whichever<br>is lower | V    |
| LED current sense                  | CSA                                                   | -0.3 | DINA + 0.3 or<br>3.6, whichever<br>is lower | V    |
| LED current sense                  | CSB                                                   | -0.3 | DINB + 0.3 or<br>3.6, whichever<br>is lower | V    |
| Photo amplifier inputs             | PDN, PDP                                              | -0.3 | 3.6                                         | V    |
| PLDO voltage                       | PLDO                                                  | -0.3 | 7.0                                         | V    |
| SLC receiver                       | SLC_RX                                                | -0.3 | 18                                          | V    |
| Digital IO                         | CSEL, GPIO, LEDEN, MCU_RX, MCU_TX1, MCU_TX2, SCL, SDA | -0.3 | VMCU + 0.3 or<br>3.6, whichever<br>is lower | V    |
| Max operating ambient temperature  | T <sub>A</sub>                                        | -40  | 125                                         | °C   |
| Max operating junction temperature | TJ                                                    | -40  | 125                                         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

over operating free-air temperature range (unless otherwise noted)

|                    |                         |                                                                              | Value | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>1</sup>              | ±3000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>2</sup> | ±1500 | V    |

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER  | MIN | MAX  | UNIT |
|------------------------|------------|-----|------|------|
| SLC transmitter supply | VSLC       | 4.5 | 15.6 | V    |
| Power supply           | vcc        | 2.6 | 15.6 | V    |
| LED driver             | DINA, DINB | 0   | 11.5 | V    |
| SLC receiver           | SLC_RX     | 0   | 17   | V    |

<sup>1</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Copyright © 2021 Texas Instruments Incorporated

<sup>&</sup>lt;sup>2</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



|                      | PARAMETER                                             | MIN   | MAX  | UNIT |
|----------------------|-------------------------------------------------------|-------|------|------|
| Digital IO           | CSEL, GPIO, LEDEN, MCU_RX, MCU_TX1, MCU_TX2, SCL, SDA | 0     | VMCU | V    |
| Digital IO supply    | VMCU                                                  | 1.425 | 3.6  | V    |
| Ambient temperature  | TA                                                    | -40   | 85   | °C   |
| Junction temperature | T <sub>J</sub>                                        | -40   | 85   | °C   |

# **6.4 Thermal Information**

|                       |                                              | TPS8804 |      |
|-----------------------|----------------------------------------------|---------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCP     | UNIT |
|                       |                                              | 38 PINS |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 29.3    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 20.0    | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 10.1    | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.3     | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 10.0    | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.2     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                                 | TEST CONDITIONS                                                                 | MIN   | TYP  | MAX  | UNIT |
|----------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|------|------|------|
| INPUT VOLTA                | GE AND CURRENTS                                                           |                                                                                 |       |      |      |      |
| V <sub>PWRUP</sub>         | Power up threshold. Note:<br>Device enters active state<br>when MCU_PG=1. | VCC rising                                                                      | 1.2   | 1.55 | 2.0  | V    |
| V <sub>PWRDOWN</sub>       | Power down threshold                                                      | VCC falling                                                                     | 0.932 | 1.15 | 2.0  | V    |
| V <sub>PWR, HYS</sub>      | VCC power up to power down hysteresis                                     |                                                                                 | 6.4   | 400  | 580  | mV   |
| \                          | VCC low warning reset                                                     | PLDO voltage rising                                                             | 2.35  | 2.54 | 2.7  | V    |
| V <sub>VCCLOW</sub> , RISE | threshold                                                                 | Deglitch time                                                                   | 110   | 141  | 172  | μs   |
| \ /                        | VCC low warning assert threshold                                          | PLDO voltage falling                                                            | 2.15  | 2.42 | 2.6  | V    |
| V <sub>VCCLOW</sub> , FALL |                                                                           | Deglitch time                                                                   | 110   | 141  | 172  | μs   |
|                            | Standby Supply Current                                                    | All blocks that can be disabled are off, T <sub>J</sub> =27C, VCC=3V, VMCU=1.8V |       | 3.8  | 4.4  | μΑ   |
| STANDBY                    |                                                                           | All blocks that can be disabled are off, T <sub>J</sub> =27C, VCC=9V, VMCU=3.3V |       | 7.7  | 9.1  | μΑ   |
| POWER LDO                  |                                                                           |                                                                                 |       |      |      |      |
|                            |                                                                           | VCC = 2.0 V, I <sub>PLDO</sub> = 10 mA                                          | 1.93  | 1.96 | 1.99 | V    |
|                            |                                                                           | VCC = 2.0 V, I <sub>PLDO</sub> = 30 mA                                          | 1.8   | 1.89 | 1.95 | V    |
| $V_{PLDO}$                 | Output Voltage                                                            | VCC = 3.3 V, I <sub>PLDO</sub> = 30 mA                                          | 3.1   | 3.22 | 3.3  | V    |
|                            |                                                                           | VCC = 9 V, I <sub>PLDO</sub> = 30 mA                                            | 4.1   | 4.9  | 6.7  | V    |
|                            |                                                                           | VCC = 11.5 V, I <sub>PLDO</sub> = 30 mA                                         | 4.1   | 5    | 6.7  | V    |
| C <sub>PLDO</sub>          | PLDO capacitor required for stability                                     |                                                                                 | 0.7   | 1    | 1.3  | μF   |

Product Folder Links: *TPS8804* 



|                          | PARAMETER                     | TEST CONDITIONS                                                                                                                                 | MIN        | TYP | MAX   | UNIT |
|--------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-------|------|
| INTERNAL L               | DO                            |                                                                                                                                                 |            |     |       |      |
|                          | 0.44.1/                       | I <sub>VINT</sub> < 10 mA                                                                                                                       | 2.25       | 2.3 | 2.35  | V    |
|                          | Output Voltage                | I <sub>VINT</sub> < 10 uA, T>80C                                                                                                                | 2.25       | 2.3 | 2.40  | V    |
|                          | DC Output Voltage Accuacy     | No external/internal load,<br>VCC = 2.6 V - 11.5 V                                                                                              | -2         |     | 2     | %    |
|                          | Line Regulation               | VCC = 2.6 V-11.5 V, IOUT = 10 mA                                                                                                                | -2         |     | 2     | %    |
| V <sub>INTLDO</sub>      | Load Regulation               | I <sub>VINT</sub> = 0 mA - 10 mA, VCC = 3 V                                                                                                     | -2         |     | 2     | %    |
|                          | Transient regulation          | I <sub>VINT</sub> stepped from 0 mA to 10 mA in 1us                                                                                             | -8         |     | 8     | %    |
|                          | Transient regulation          | I <sub>VINT</sub> stepped from 10 mA to 0 mA in 1us                                                                                             | <b>-</b> 5 |     | 5     | %    |
|                          | PSRR                          | V <sub>IN</sub> = 3.0 V, I <sub>OUT</sub> = 10 mA, f = 60 Hz (200 mVpp)                                                                         | 50         |     |       | dB   |
| I <sub>INTLDO, OUT</sub> | Output current range          |                                                                                                                                                 | 0          |     | 10    | mA   |
| I <sub>INTLDO, SC</sub>  | Short Circuit Current Limit   |                                                                                                                                                 | 30         | 280 | 500   | mA   |
| V <sub>INTLDO, DO</sub>  | Dropout Voltage               | From PLDO to VINT, I <sub>VINT</sub> = 10 mA, PLDO = 2.2 V                                                                                      |            | 52  | 66    | mV   |
| C <sub>INTLDO, OUT</sub> | Output Capacitor              | - Ceramic -                                                                                                                                     | 0.7        | 1   | 1.3   | μF   |
| MCU LDO                  | ESR of Output Capacitor       | Goranne                                                                                                                                         |            |     | 100   | mΩ   |
|                          |                               | I <sub>MCULDO</sub> < 30 mA, V <sub>CC</sub> > 2.2<br>V, VMCUSET = 00 (T < 80°C<br>for no load)                                                 | 1.425      | 1.5 | 1.575 | V    |
|                          |                               | I <sub>MCULDO</sub> < 10 uA, V <sub>CC</sub> > 2.2 V,<br>VMCUSET = 00, T > 80°C                                                                 | 1.425      | 1.5 | 1.65  | V    |
|                          |                               | $I_{MCULDO}$ < 30 mA, $V_{CC}$ > 2.6<br>V, VMCUSET = 01 (T < 80°C for no load)                                                                  | 1.71       | 1.8 | 1.89  | V    |
|                          |                               | I <sub>MCULDO</sub> < 10 uA, V <sub>CC</sub> > 2.6 V,<br>VMCUSET = 01, T > 80°C                                                                 | 1.71       | 1.8 | 1.98  | V    |
| V <sub>MCULDO</sub>      | Output Voltage <sup>(1)</sup> | $ \begin{vmatrix} I_{\text{MCULDO}} < 30 \text{ mA, V}_{\text{CC}} > 3.65 \\ \text{V, VMCUSET} = 10 \text{ (T < 80°C } \\ \text{for no load)} $ | 2.38       | 2.5 | 2.63  | V    |
|                          |                               | I <sub>MCULDO</sub> < 10 uA, V <sub>CC</sub> > 3.65<br>V, VMCUSET = 10, T > 80°C                                                                | 2.38       | 2.5 | 2.75  | V    |
|                          |                               |                                                                                                                                                 | 3.13       | 3.3 | 3.47  | V    |
|                          |                               | I <sub>MCULDO</sub> < 10 uA, V <sub>CC</sub> > 4.5 V,<br>VMCUSET = 11, T > 80°C                                                                 | 3.13       | 3.3 | 3.60  | ٧    |
|                          |                               | I <sub>MCULDO</sub> < 50 mA, VCC > 5.5<br>V, VMCUSET = 11                                                                                       | 3.13       | 3.3 | 3.47  | ٧    |
|                          | DC Output Voltage Accuracy    | T < 80°C                                                                                                                                        | -5         |     | 5     | %    |
| V <sub>MCULDO,PG</sub>   | MCULDO power good             | VMCU rising                                                                                                                                     | 75         | 82  | 95    | %    |
| · WICULDU,PG             | threshold                     | VMCU falling                                                                                                                                    | 65         | 78  | 85    | %    |
|                          |                               | V <sub>CC</sub> > 2.2 V, VMCUSET = 00                                                                                                           | 0          |     | 30    | mA   |
|                          |                               | V <sub>CC</sub> > 2.6 V, VMCUSET = 01                                                                                                           | 0          |     | 30    | mA   |
| MCULDO                   | Output Current Range          | V <sub>CC</sub> > 3.65 V, VMCUSET = 10                                                                                                          | 0          |     | 30    | mA   |
|                          |                               | V <sub>CC</sub> > 4.5 V, VMCUSET = 11                                                                                                           | 0          |     | 50    | mA   |



|                              | g free-air temperature range PARAMETER                                                                          | TEST CONDITIONS                                                                                                                                                          | MIN  | TYP  | MAX  | UNIT |
|------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                              |                                                                                                                 | I <sub>MCULDO</sub> stepped from 0 mA to 10 mA in 1us, T < 80°C                                                                                                          | -7   |      | 7    | %    |
| V <sub>MCULDO, TR</sub>      | MCULDO load transient                                                                                           | I <sub>MCULDO</sub> stepped from 0 mA to 10 mA in 1us, T > 80°C                                                                                                          | -8   |      | 8    | %    |
| ▼MCULDO, TR                  | regulation                                                                                                      | I <sub>MCULDO</sub> stepped from 10 mA to 0 mA in 1us, T < 80°C                                                                                                          | -5   |      | 5    | %    |
|                              |                                                                                                                 | I <sub>MCULDO</sub> stepped from 10 mA to 0 mA in 1us, T > 80°C                                                                                                          | -8   |      | 8    | %    |
| I <sub>MCULDO, SC</sub>      | Short Circuit current limit                                                                                     |                                                                                                                                                                          | 72   | 162  | 253  | mA   |
| <sup>t</sup> MCULDO, PWR     | Power Up Time                                                                                                   | C <sub>MCULDO</sub> = 1μF, time from<br>VMCU=0V to 90% of target<br>voltage                                                                                              |      | 600  | 1100 | μs   |
| T <sub>MCULDO, PG</sub>      | MCULDO power good deglitch time                                                                                 |                                                                                                                                                                          | 92   | 125  | 158  | μs   |
| T <sub>MCULDO,</sub><br>MASK | MCULDO low voltage error mask time. MCULDO_ERR is masked for T_MCULDO,MASK after VMCUSET or MCU_DIS is changed. |                                                                                                                                                                          |      | 10   |      | ms   |
| I <sub>MCULDO, Q</sub>       | Quiescent Current                                                                                               | I <sub>MCULDO</sub> = 0µA                                                                                                                                                |      | 2.04 | 3    | μΑ   |
| C <sub>MCULDO</sub>          | Output Capacitor                                                                                                | Ceramic                                                                                                                                                                  | 0.7  | 1    | 10   | μF   |
| OMCOLDO .                    | ESR of Output Capacitor                                                                                         | Ceramic                                                                                                                                                                  |      |      | 100  | mΩ   |
|                              |                                                                                                                 | Pull-down resistance to set VMCUSET[1:0]=00 on powerup                                                                                                                   | 558  | 620  | 682  | Ω    |
|                              | MCUSEL component requirements. Not tested in production                                                         | Pull-down resistance to set VMCUSET[1:0]=01 on powerup                                                                                                                   | 0    |      | 10   | Ω    |
| R <sub>MCUSEL</sub>          |                                                                                                                 | Pull-up resistance to VINT to set VMCUSET[1:0]=10 on powerup                                                                                                             | 0    |      | 10   | Ω    |
|                              |                                                                                                                 | Capacitance to set VMCUSET[1:0]=11 on powerup                                                                                                                            | 300  |      | 1000 | pF   |
| РНОТО СНА                    | MBER INPUT STAGE AMPLIFIE                                                                                       | ER .                                                                                                                                                                     |      |      |      |      |
| $V_{PDO}$                    | Output voltage range                                                                                            | PAMP_EN=1, Feedback<br>network: 1.5M Ω, 10pF                                                                                                                             | 0    |      | 0.5  | V    |
| f <sub>PDIN, BW</sub>        | Unity Gain Bandwidth                                                                                            |                                                                                                                                                                          | 1    |      | 5    | MHz  |
| V <sub>PDIN, OFS</sub>       | Input Offset Voltage                                                                                            |                                                                                                                                                                          | -530 | -195 | 240  | μV   |
| V <sub>PDO, OFS</sub>        | Output Offset Voltage                                                                                           | $50\text{mV}$ applied to PDP with $1.5\text{M}\Omega$ series resistor. $1.5\text{M}\Omega$ resistor connects PDN to PDO. Voltage measured between $50\text{mV}$ and PDO. | -10  |      | 10   | mV   |
| f <sub>PDIN, CHOP</sub>      | Chop Frequency                                                                                                  |                                                                                                                                                                          |      | 2    |      | MHz  |
| ,                            | Input amplifier settling time. Time between stepping the                                                        | Feedback network: 1.5M Ω,<br>10pF. 1 nA to 10 nA<br>applied from PDN to PDP. 0V<br>reference                                                                             | 0    | 30   | 40   | μs   |
| T <sub>PDIN,</sub> SET       | current and measuring 90% of the final value + 10% of the initial value at PDO                                  | Feedback network: 1.5MΩ,<br>5pF. 1.5MΩ connected from<br>PDP to PREF. 1 nA to 10<br>nA applied from PDN to PDP.<br>PREF_SEL=1                                            | 0    | 20   | 40   | μs   |

|                           | PARAMETER                                                                                                                                                                                                                      | TEST CONDITIONS                                                                     | MIN   | TYP   | MAX   | UNIT |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|-------|-------|------|
| I <sub>PDIN, ACT</sub>    | Active current. Current does not include bias block or 8 MHz oscillator.                                                                                                                                                       |                                                                                     |       | 175   | 210   | μА   |
| PHOTO CHAI                | MBER GAIN STAGE AMPLIFIE                                                                                                                                                                                                       | R                                                                                   |       |       |       |      |
|                           | Closed Loop                                                                                                                                                                                                                    | $V_{PDO1}$ =10mV, $V_{PDO2}$ =20mV,<br>PREF_SEL=0, PGAIN[1:0] = 00                  | 4.75  | 4.9   | 5.05  | V/V  |
|                           | Gain Slope (V <sub>AOUT_PH2</sub> -<br>V <sub>AOUT_PH1</sub> )/(V <sub>SIG2</sub> -V <sub>SIG1</sub> ).<br>Apply V <sub>SIG1</sub> from PREF                                                                                   | V <sub>PDO1</sub> =10mV, V <sub>PDO2</sub> =20mV,<br>PREF_SEL=0, PGAIN[1:0] =<br>01 | 10.67 | 11    | 11.33 | V/V  |
|                           | to PDO and measure<br>AOUT_PH. Apply V <sub>SIG2</sub> from<br>COTEST to PDO and                                                                                                                                               | V <sub>PDO1</sub> =10mV, V <sub>PDO2</sub> =20mV,<br>PREF_SEL=0, PGAIN[1:0] =<br>10 | 19.4  | 20    | 20.6  | V/V  |
| G                         | measure AOUT_PH                                                                                                                                                                                                                | V <sub>PDO1</sub> =10mV, V <sub>PDO2</sub> =20mV,<br>PREF_SEL=0, PGAIN[1:0] =<br>11 | 33.95 | 35    | 36.05 | V/V  |
| $G_{PGAIN}$               | Closed Loop                                                                                                                                                                                                                    | $V_{SIG1}$ =10mV, $V_{SIG2}$ =20mV,<br>PREF_SEL=1, PGAIN[1:0] = 00                  | 4.61  | 4.75  | 4.89  | V/V  |
|                           | Gain Slope (V <sub>AOUT_PH2</sub> -V <sub>AOUT_PH1</sub> )/(V <sub>SIG2</sub> -V <sub>SIG1</sub> ). Apply V <sub>SIG1</sub> from PREF to PDO and measure AOUT_PH. Apply V <sub>SIG2</sub> from PREF to PDO and measure AOUT_PH | $V_{SIG1}$ =10mV, $V_{SIG2}$ =20mV,<br>PREF_SEL=1, PGAIN[1:0] = 01                  | 10.09 | 10.4  | 10.71 | V/V  |
|                           |                                                                                                                                                                                                                                | $V_{SIG1}$ =10mV, $V_{SIG2}$ =20mV,<br>PREF_SEL=1, PGAIN[1:0] = 10                  | 17.94 | 18.5  | 19.06 | V/V  |
|                           |                                                                                                                                                                                                                                | $V_{SIG1}$ =10mV, $V_{SIG2}$ =20mV,<br>PREF_SEL=1, PGAIN[1:0] = 11                  | 31.28 | 32.25 | 33.22 | V/V  |
| F <sub>PGAIN, BW</sub>    | Unity Gain Bandwidth                                                                                                                                                                                                           |                                                                                     | 1     | 5     | 8     | MHz  |
| V <sub>PGAIN, OFS</sub>   | Input offset Voltage                                                                                                                                                                                                           |                                                                                     | -6    |       | 5     | mV   |
| T <sub>PGAIN,</sub> SET   | Gain amplifier settling time.<br>Time between stepping the<br>voltage and measuring 90%<br>of the final value + 10% of the<br>initial value at AOUT_PH                                                                         | PGAIN[1:0]=00. PDO<br>stepped from 3mV to 30mV.<br>PREF_SEL=0                       |       | 1.8   | 2.522 | μs   |
| I <sub>PGAIN,</sub> ACT   | Active current. Current does not include bias block.                                                                                                                                                                           | 1.0 V input voltage,<br>PGAIN[1:0] = 00, PGAIN_EN<br>= 1                            |       | 40    | 70    | μΑ   |
| LED LDO                   | 1                                                                                                                                                                                                                              |                                                                                     |       |       |       |      |
| V <sub>LEDLDO</sub>       | LEDLDO output voltage range                                                                                                                                                                                                    |                                                                                     | 7.5   |       | 10    | V    |
| V <sub>LEDLDO,ACC</sub>   | LDO output accuracy                                                                                                                                                                                                            | I_LEDLDO = 0uA to 100uA                                                             | -5    |       | 5     | %    |
| V <sub>LEDLDO, RES</sub>  | LED LDO output step size                                                                                                                                                                                                       |                                                                                     |       | 0.5   |       | V    |
| I <sub>LEDLDO, OUT</sub>  | LDO output current limit                                                                                                                                                                                                       |                                                                                     | 1     | 3     | 6     | mA   |
| I <sub>LEDLDO, Q</sub>    | Quiescent current. Current does not include bias block.                                                                                                                                                                        |                                                                                     |       | 31    | 60    | μΑ   |
| V <sub>LEDLDO, DROP</sub> | LED LDO dropout voltage                                                                                                                                                                                                        | VSLC=7V, I <sub>LEDLDO</sub> =100uA                                                 |       | 565   | 1000  | mV   |
| LED DRIVER                | Α                                                                                                                                                                                                                              |                                                                                     |       |       |       |      |
| N <sub>PDACA, RES</sub>   | Resolution                                                                                                                                                                                                                     |                                                                                     |       | 8     |       | Bits |



| over operating            | g free-air temperature range                          | ·                                                                                                                                            |       |       |       |       |
|---------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                           | PARAMETER                                             | TEST CONDITIONS                                                                                                                              | MIN   | TYP   | MAX   | UNIT  |
|                           |                                                       | T <sub>J</sub> = 27°C TEMPCOA[1:0] = 00, PDAC_A = 00, R <sub>CSA</sub> =1 kOhms, V <sub>DINA</sub> =3V                                       | 274   | 299   | 323   | mV    |
|                           |                                                       | $T_{J} = 27^{\circ}C \text{ TEMPCOA[1:0]} = \\ 00, PDAC\_A = FF, R_{CSA} = 1 \\ kOhms, V_{DINA} = 3V$                                        | 567   | 593   | 619   | mV    |
|                           |                                                       | T <sub>J</sub> = 27°C TEMPCOA[1:0] = 01, PDAC_A = 00, R <sub>CSA</sub> =1 kOhms, V <sub>DINA</sub> =3V                                       | 252   | 277   | 301   | mV    |
| √ <sub>CSA</sub>          | CSA output voltage                                    | T <sub>J</sub> = 27°C TEMPCOA[1:0] = 01, PDAC_A = FF, R <sub>CSA</sub> =1 kOhms, V <sub>DINA</sub> =3V                                       | 546   | 572   | 597   | mV    |
| V CSA                     | COA output voltage                                    | T <sub>J</sub> = 27°C TEMPCOA[1:0] =<br>10, PDAC_A = 00, R <sub>CSA</sub> =1<br>kOhms, V <sub>DINA</sub> =3V                                 | 164   | 188   | 213   | mV    |
|                           |                                                       | T <sub>J</sub> = 27°C TEMPCOA[1:0] = 10, PDAC_A = FF, R <sub>CSA</sub> =1 kOhms, V <sub>DINA</sub> =3V                                       | 458   | 484   | 510   | mV    |
|                           |                                                       | T <sub>J</sub> = 27°C TEMPCOA[1:0] = 11, PDAC_A = 00, R <sub>CSA</sub> =1 kOhms, V <sub>DINA</sub> =3V                                       | 54    | 79    | 104   | mV    |
|                           |                                                       | T <sub>J</sub> = 27°C TEMPCOA[1:0] =<br>11, PDAC_A = FF, R <sub>CSA</sub> =1<br>kOhms, V <sub>DINA</sub> =3V                                 | 350   | 376   | 403   | mV    |
|                           | DAC step size                                         |                                                                                                                                              |       | 1.18  |       | mV    |
| PDACA, STEP               | INL                                                   |                                                                                                                                              | -10   |       | 10    | LSB   |
|                           | DNL                                                   |                                                                                                                                              | -1.5  |       | 1.5   | LSB   |
| PDACA, SET                | Settling Time                                         |                                                                                                                                              |       | 1     | 5     | μs    |
|                           | CSA temperature compensation coefficient              | TEMPCOA[1:0] = 00,<br>PDAC_A[7:0] = 0x00, R <sub>CSA</sub> =1<br>kOhms, V <sub>DINA</sub> =3V, T <sub>J</sub> =0°C,<br>50°C                  | 0.174 | 0.347 | 0.521 | mV/°C |
|                           |                                                       | TEMPCOA[1:0] = 01,<br>PDAC_A[7:0] = 0x00, R <sub>CSA</sub> =1<br>kOhms, V <sub>DINA</sub> =3V, T <sub>J</sub> =0°C,<br>50°C                  | 0.208 | 0.416 | 0.624 | mV/°C |
| K <sub>PDACA</sub> , COMP |                                                       | TEMPCOA[1:0] = 10,<br>PDAC_A[7:0] = 0x00, R <sub>CSA</sub> =1<br>kOhms, V <sub>DINA</sub> =3V, T <sub>J</sub> =0°C,<br>50°C                  | 0.346 | 0.693 | 1.039 | mV/°C |
|                           |                                                       | TEMPCOA[1:0] = 11,<br>PDAC_A[7:0] = 0x00, R <sub>CSA</sub> =1<br>kOhms, V <sub>DINA</sub> =3V, T <sub>J</sub> =0°C,<br>50°C                  | 0.520 | 1.040 | 1.560 | mV/°C |
|                           | Dropout voltage. Voltage                              | PLDO=3.6V, R <sub>CSA</sub> =820mΩ,<br>TEMPCOA[1:0]=11,<br>PDAC_A[7:0]=0x28, T <sub>J</sub> =27°C<br>(I_LED≈158mA, 0.8% temp<br>coefficient) |       |       | 300   | mV    |
| VDINA, DROP               | required between DINA and CSA for current regulation. | PLDO=3.6V, R <sub>CSA</sub> =820mΩ,<br>TEMPCOA[1:0]=01,<br>PDAC_A[7:0]=0x79, T <sub>J</sub> =27°C<br>(I_LED≈507mA, 0.1% temp<br>coefficient) |       |       | 500   | mV    |
| DINA                      | LED current                                           |                                                                                                                                              | 0     |       | 550   | mA    |
| ED DRIVER                 | В                                                     |                                                                                                                                              |       |       |       |       |
|                           | Resolution                                            |                                                                                                                                              |       | 8     |       | Bits  |



| over operating            | g free-air temperature range                       | (unless otherwise noted)                                                                                                      |       |       |       |       |
|---------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
|                           | PARAMETER                                          | TEST CONDITIONS                                                                                                               | MIN   | TYP   | MAX   | UNIT  |
|                           |                                                    | $T_J$ = 27°C TEMPCOB[1:0] = 00, PDAC_B = 00, R <sub>CSB</sub> =1 kOhms, V <sub>DINB</sub> =3V                                 | 271   | 299   | 327   | mV    |
|                           |                                                    | $T_J$ = 27°C TEMPCOB[1:0] = 00, PDAC_B = FF, R <sub>CSB</sub> =1 kOhms, V <sub>DINB</sub> =3V                                 | 562   | 594   | 626   | mV    |
|                           |                                                    | $T_J = 27^{\circ}C \text{ TEMPCOB[1:0]} = 01, PDAC\_B = 00, R_{CSB}=1 kOhms, V_{DINB}=3V$                                     | 250   | 277   | 305   | mV    |
| $V_{CSB}$                 | CSB output voltage                                 | $T_J$ = 27°C TEMPCOB[1:0] = 01, PDAC_B = FF, R <sub>CSB</sub> =1 kOhms, V <sub>DINB</sub> =3V                                 | 541   | 572   | 604   | mV    |
| *CSB                      | OOD output voitage                                 | $T_J$ = 27°C TEMPCOB[1:0] = 10, PDAC_B = 00, R <sub>CSB</sub> =1 kOhms, V <sub>DINB</sub> =3V                                 | 163   | 189   | 216   | mV    |
|                           |                                                    | $T_J$ = 27°C TEMPCOB[1:0] = 10, PDAC_B = FF, R <sub>CSB</sub> =1 kOhms, V <sub>DINB</sub> =3V                                 | 456   | 486   | 516   | mV    |
|                           |                                                    | $T_J$ = 27°C TEMPCOB[1:0] = 11, PDAC_B = 00, R <sub>CSB</sub> =1 kOhms, V <sub>DINB</sub> =3V                                 | 55    | 81    | 108   | mV    |
|                           |                                                    | T <sub>J</sub> = 27°C TEMPCOB[1:0] =<br>11, PDAC_B = FF, R <sub>CSB</sub> =1<br>kOhms, V <sub>DINB</sub> =3V                  | 350   | 379   | 408   | mV    |
|                           | DAC step size                                      |                                                                                                                               |       | 1.18  |       | mV    |
| V <sub>PDACB, STEP</sub>  | INL                                                |                                                                                                                               | -10   |       | 10    | LSB   |
|                           | DNL                                                |                                                                                                                               | -1.5  |       | 1.5   | LSB   |
| t <sub>PDACB, SET</sub>   | Settling time                                      |                                                                                                                               |       | 1     | 5     | μs    |
|                           | CSB temperature compensation coefficient           | TEMPCOB[1:0] = 00,<br>PDAC[7:0] = 0x00, R <sub>CSB</sub> =1<br>kOhms, V <sub>DINB</sub> =3V, T <sub>J</sub> =0°C,<br>50°C     | 0.174 | 0.347 | 0.521 | mV/°C |
| V.                        |                                                    | TEMPCOB[1:0] = 01,<br>PDAC[7:0] = 0x00, R <sub>CSB</sub> =1<br>kOhms, V <sub>DINB</sub> =3V, T <sub>J</sub> =0°C,<br>50°C     | 0.208 | 0.416 | 0.624 | mV/°C |
| K <sub>PDACB</sub> , COMP |                                                    | TEMPCOB[1:0] = 10,<br>PDAC[7:0] = 0x00, R <sub>CSB</sub> =1<br>kOhms, V <sub>DINB</sub> =3V, T <sub>J</sub> =0°C,<br>50°C     | 0.346 | 0.693 | 1.039 | mV/°C |
|                           |                                                    | TEMPCOB[1:0] = 11,<br>PDAC[7:0] = 0x00, R <sub>CSB</sub> =1<br>kOhms, V <sub>DINB</sub> =3V, T <sub>J</sub> =0°C,<br>50°C     | 0.520 | 1.040 | 1.560 | mV/°C |
| V <sub>DINB,</sub> drop   | Dropout voltage. Voltage required between DINB and | PLDO=3.6V, $R_{CSA}$ =820m $\Omega$ , TEMPCOB[1:0]=11, PDAC[7:0]=0x28, TJ=27°C (I_LED $\approx$ 158mA, 0.8% temp coefficient) |       |       | 300   | mV    |
|                           | CSB for current regulation.                        | PLDO=3.6V, $R_{CSA}$ =820m $\Omega$ , TEMPCOB[1:0]=01, PDAC[7:0]=0x79, TJ=27°C (I_LED $\approx$ 507mA, 0.1% temp coefficient) |       |       | 500   | mV    |
| I <sub>DINB</sub>         | LED current                                        |                                                                                                                               | 0     |       | 550   | mA    |
| CO TRANSIM                | PEDANCE AMPLIFIER                                  |                                                                                                                               |       |       |       |       |
| R <sub>I, CO</sub>        | CO input resistance                                | COSWRI = 1                                                                                                                    | 0.7   | 1     | 1.5   | kΩ    |
|                           |                                                    |                                                                                                                               |       |       |       |       |



|                         | PARAMETER                             | TEST CONDITIONS                                            | MIN   | TYP   | MAX   | UNIT |
|-------------------------|---------------------------------------|------------------------------------------------------------|-------|-------|-------|------|
|                         |                                       | COGAIN[1:0] = 00,<br>COSWRG = 1                            | 770   | 1100  | 1430  | kΩ   |
| D                       | CO feedback resistance                | COGAIN[1:0] = 01,<br>COSWRG = 1                            | 210   | 300   | 390   | kΩ   |
| R <sub>F, CO</sub>      | CO reedback resistance                | COGAIN[1:0] = 10,<br>COSWRG = 1                            | 350   | 500   | 650   | kΩ   |
|                         |                                       | COGAIN[1:0] = 11, COSWRG<br>= 1                            | 560   | 800   | 1040  | kΩ   |
| V <sub>IN, COP</sub>    | CO amplifier input voltage (COP pin)  |                                                            | 0     |       | 0.6   | V    |
| V <sub>IN, CON</sub>    | CO amplifier input voltage (CON pin)  |                                                            | 0     |       | 0.6   | V    |
| V <sub>OFFS, CO</sub>   | CO amplifier input offset voltage     |                                                            | -130  | 94    | 300   | μV   |
| V <sub>OUT, COO</sub>   | CO amplifier output voltage (COO pin) |                                                            | 0.1   |       | 2     | V    |
| I <sub>CO, Q</sub>      | CO amplifier quiescent current        |                                                            |       | 0.63  | 2.1   | μА   |
| f <sub>CO, BW</sub>     | CO amplifier unity gain bandwidth     |                                                            | 5     | 12    | 20    | kHz  |
| f <sub>CO, CHOP</sub>   | CO amplifier chop frequency           |                                                            | 3.8   | 4     | 4.2   | kHz  |
| R <sub>COO</sub>        | CO amplifier output resistance        | COSWRO = 1                                                 | 70    | 95    | 130   | kΩ   |
|                         | CO amplifier reference                | COSWREF=1, COREF[1:0] = 00, T <sub>J</sub> = 27°C          | 0.89  | 1.14  | 1.47  |      |
|                         |                                       | COSWREF=1, COREF[1:0] = 00, T <sub>J</sub> = -40°C to 85°C | 0.86  | 1.14  | 1.66  |      |
|                         |                                       | COSWREF=1, COREF[1:0] = 01, T <sub>J</sub> = 27°C          | 1.75  | 2.23  | 2.7   |      |
| V                       |                                       | COSWREF=1, COREF[1:0] = 01, T <sub>J</sub> = -40°C to 85°C | 1.7   | 2.23  | 2.95  | m\/  |
| V <sub>COPREF</sub>     | voltage                               | COSWREF=1, COREF[1:0] = 10, T <sub>J</sub> = 27°C          | 2.6   | 3.23  | 4     | mV   |
|                         |                                       | COSWREF=1, COREF[1:0] = 10, T <sub>J</sub> = -40°C to 85°C | 2.55  | 3.23  | 4.24  |      |
|                         |                                       | COSWREF=1, COREF[1:0] = 11, T <sub>J</sub> = 27°C          | 3.45  | 4.43  | 5.38  |      |
|                         |                                       | COSWREF=1, COREF[1:0] = 11, T <sub>J</sub> = -40°C to 85°C | 3.4   | 4.43  | 5.48  |      |
| R <sub>COTEST, PU</sub> | COTEST pull up FET resistance         |                                                            | 0.36  | 0.76  | 1.1   | kΩ   |
| R <sub>COTEST, PD</sub> | COTEST pull-down FET resistance       |                                                            | 0.25  | 0.37  | 0.82  | kΩ   |
| SLC INTERFA             | ACE                                   |                                                            |       |       | -     |      |
|                         |                                       | SLCRX_EN=1, SLCRX_DE<br>G[1:0]=00                          | 0     | 0     | 0.065 |      |
| t                       | SLC receiver deglitch time            | SLCRX_EN=1, SLCRX_DE<br>G[1:0]=01                          | 0.090 | 0.125 | 0.160 | ms   |
| t <sub>SLCRX, DEG</sub> | SEC receiver degilicit lime           | SLCRX_EN=1, SLCRX_DE<br>G[1:0]=10                          | 0.9   | 1     | 1.1   |      |
|                         |                                       | SLCRX_EN=1, SLCRX_DE<br>G[1:0]=11                          | 19.8  | 20    | 20.2  |      |
| I <sub>SLCRX, Q</sub>   | SLC receiver standby current          | SLCRX_EN = 1                                               |       | 0.25  | 0.5   | uA   |

|                          | PARAMETER                                                           | TEST CONDITIONS                                                                                                                 | MIN  | TYP  | MAX  | UNIT |
|--------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                          | SLC receiver input high                                             | SLCRX_HYS=0                                                                                                                     | 1.3  | 2.0  | 2.7  | V    |
| / <sub>SLCRX,IHI</sub>   | threshold voltage                                                   | SLCRX_HYS=1                                                                                                                     | 1.3  | 2.0  | 2.7  | V    |
|                          | SLC receiver input low                                              | SLCRX_HYS=0                                                                                                                     | 0.5  | 0.8  | 1.1  | V    |
| V <sub>SLCRX,ILO</sub>   | threshold voltage                                                   | SLCRX_HYS=1                                                                                                                     | 1.2  | 1.8  | 2.7  | V    |
|                          |                                                                     | SLCRX_HYS=0                                                                                                                     | 0.7  | 1.2  | 1.7  | V    |
| V <sub>SLCRX,HYS</sub>   | SLC receiver input hysteresis                                       | SLCRX_HYS=1                                                                                                                     | 0.01 | 0.2  | 0.3  | V    |
| D                        | SLC receiver input pulldown                                         | SLCRX_PD=1                                                                                                                      | 65   | 107  | 165  | kΩ   |
| R <sub>SLCRX,PD</sub>    | resistance                                                          | SLCRX_PD=0                                                                                                                      | 3.5  | 41   | 56   | ΜΩ   |
| V <sub>SLCTXx</sub> ,OH  | SLC transmitter output high voltage                                 | VSLC=11.5V,<br>I <sub>SLC_TXx</sub> =-16mA                                                                                      | 11.0 | 11.3 | 11.5 | V    |
| V <sub>SLCTXx,OL</sub>   | SLC transmitter output low voltage                                  | VSLC=11.5V, I <sub>SLC_TXx</sub> =16mA                                                                                          | 0    | 0.1  | 0.5  | V    |
| ANALOG MU                | LTIPLEXER                                                           |                                                                                                                                 |      |      |      |      |
| $V_{MUX}$                | Multiplexer buffer input signal voltage range                       | AMUX_BYP=0                                                                                                                      | 0.05 |      | 2    | V    |
| G <sub>MUX, GAIN</sub>   | Multiplexer bufffer output gain                                     | AMUX_BYP=0                                                                                                                      | 0.99 | 1    | 1.01 | V/V  |
| V <sub>MUX, OFFS</sub>   | Multiplexer buffer offset voltage                                   | AMUX_BYP=0                                                                                                                      | -8   | -0.5 | 8    | mV   |
| t <sub>MUX,</sub> EN     | Multiplexer buffer enable settling time                             | AMUX_BYP=0, AMUX_SEL stepped from 000 to 011 with PDO=2V, PAMP_EN=0. Time until AMUX reaches 99% of its final value             | 0    | 10   | 15   | us   |
| t <sub>MUX,</sub> STEP   | Multiplexer buffer input step settling time                         | AMUX_BYP=0,<br>AMUX_SEL=011, PDO<br>stepped from 50mV to<br>2V, PAMP_EN=0. Time until<br>AMUX reaches 99% of its<br>final value | 0    | 10   | 15   | us   |
| f <sub>MUX, BW</sub>     | Multiplexer bandwidth                                               | AMUX_BYP=0                                                                                                                      | 0.5  | 1    | 25   | MHz  |
| I <sub>MUX, OUT</sub>    | Multiplexer output current                                          | AMUX_BYP=0                                                                                                                      | -10  | -    | 10   | uA   |
| I <sub>MUX, Q</sub>      | Multiplexer quiescent current. Current does not include bias block. | AMUX_BYP=0                                                                                                                      |      | 8.3  | 50   | uA   |
| C <sub>MUX</sub>         | Multiplexer buffer output capacitor required for stability          | AMUX_BYP=0                                                                                                                      | 150  |      | 1000 | pF   |
| OSCILLATOR               | R, REFERENCE SYSTEM                                                 |                                                                                                                                 |      |      |      |      |
| fosc8                    | Oscillator frequency                                                |                                                                                                                                 |      | 8    |      | MHz  |
| 100U8                    | Frequency accuracy                                                  | T <sub>A</sub> = -10°C to 70°C                                                                                                  | -3   |      | 3    | %    |
| f <sub>OSC32</sub>       | Low-power Oscillator frequency                                      |                                                                                                                                 |      | 32   |      | kHz  |
|                          | Frequency accuracy                                                  | T <sub>A</sub> = -10°C to 70°C                                                                                                  | -3   |      | 3    | %    |
| T <sub>TIMEOUT</sub>     | Error timeout time                                                  |                                                                                                                                 | 0.9  | 1    | 1.1  | s    |
| REF0P3, Q                | REF0P3 buffer quiescent current                                     | VCC current difference<br>between REF0P3_EN=0 and<br>REF0P3=1. I <sub>REF0P3</sub> =0 µA                                        |      | 0.38 | 0.76 | μΑ   |
| C <sub>REF0P3</sub>      | REF0P3 output capacitor required for stability                      |                                                                                                                                 | 0.7  | 1    | 1.5  | nF   |
| T <sub>REF0P3, SET</sub> | REF0P3 settling time                                                | From REF0P3 enabled to 99% of final output voltage. CREF0P3=1nF, IREF0P3=0 µA                                                   |      | 1    | 1.8  | ms   |



|                           | PARAMETER                                                                   | TEST CONDITIONS                                        | MIN                     | TYP  | MAX                    | UNIT |
|---------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|-------------------------|------|------------------------|------|
| ,                         | DEEOD2 output valtage                                                       | I <sub>REF0P3</sub> = 10 μA                            | 270                     | 300  | 330                    | mV   |
| V <sub>REF0P3</sub> , OUT | REF0P3 output voltage                                                       | I <sub>REF0P3</sub> = -25 μA                           | 270                     | 300  | 330                    | mV   |
| VCCLOW,Q                  | VCC_LOW monitor quiescent current                                           |                                                        |                         | 0.9  | 2                      | uA   |
| O BUFFERS                 |                                                                             |                                                        |                         |      | '                      |      |
| V <sub>IO, ILO</sub>      | IO buffer input low threshold                                               | LEDEN, CSEL, MCU_TX1,<br>MCU_TX2, GPIO                 | 0.3×VMCU                |      | 0.7× VMCU              | V    |
| V <sub>IO, IHI</sub>      | IO buffer input high threshold                                              | LEDEN, CSEL, MCU_TX1,<br>MCU_TX2, GPIO                 | 0.3×VMCU                |      | 0.7× VMCU              | V    |
|                           |                                                                             | LEDEN                                                  |                         | ,    | 100                    | nA   |
| I <sub>IO, LEAK</sub>     | IO buffer input leakage current                                             | MCU_TX1                                                |                         |      | 100                    | nA   |
|                           | Current                                                                     | CSEL                                                   |                         |      | 100                    | nA   |
| .,                        | 10.1 %                                                                      | MCU_RX, GPIO. IIO = 3 mA,<br>VMCU = 1.8 V              | 0                       | 0.19 | 0.6                    | V    |
| V <sub>IO, OL</sub>       | IO buffer output low-level                                                  | MCU_RX, GPIO. IIO = 1 mA,<br>VMCU = 1.5 V              | 0                       | 0.20 | 0.6                    | V    |
|                           | IO buffer output high-level.                                                | MCU_RX, GPIO. I <sub>IO</sub> = -3 mA,<br>VMCU = 1.8 V | 0                       | 0.30 | 0.6                    | V    |
| V <sub>IO, OH</sub>       | Spec is the voltage drop from VMCU (i.e. VMCU - VOH)                        | MCU_RX, GPIO. I <sub>IO</sub> = -1 mA,<br>VMCU = 1.5 V | 0                       | 0.37 | 0.6                    | V    |
| C <sub>IN, IO</sub>       | Input capacitance                                                           | LEDEN, CSEL                                            |                         | 2    | 10                     | pF   |
| C <sub>IN, IO</sub>       | Input capacitance                                                           | MCU_TX1, MCU_TX2                                       |                         | 2    | 10                     | pF   |
| C <sub>IN, IO</sub>       | Pin capacitance                                                             | MCU_RX, GPIO                                           |                         | 2    | 10                     | pF   |
| R <sub>IO,PD</sub>        | IO pulldown resistor                                                        | MCU_RX, GPIO                                           | 0.8                     | 10   | 50                     | ΜΩ   |
| THERMAL W                 | ARNING                                                                      |                                                        |                         |      |                        |      |
| T <sub>WARNING</sub>      | Thermal trip point                                                          |                                                        |                         | 110  |                        | С    |
| THERMAL SI                | HUTDOWN                                                                     |                                                        |                         |      | ·                      |      |
| т                         | Thermal trip point                                                          |                                                        |                         | 125  |                        | С    |
| T <sub>SHTDWN</sub>       | Thermal hysteresis                                                          |                                                        | 5                       | 15   | 20                     | C    |
|                           | Thermal error mask time. OTS_ERR is masked for                              |                                                        |                         |      |                        |      |
| t <sub>ots,mask</sub>     | t <sub>OTS,MASK</sub> after device fully<br>powers up or OTS_EN set to<br>1 |                                                        |                         | 300  | 350                    | us   |
| I2C IO                    |                                                                             |                                                        |                         |      |                        |      |
| V <sub>I2C,IL</sub>       | Low-level input voltage                                                     |                                                        | -0.5                    |      | 0.3 × V <sub>MCU</sub> | V    |
| V <sub>I2C,IH</sub>       | High-level input voltage                                                    |                                                        | 0.7 × V <sub>MCU</sub>  |      |                        | V    |
| V <sub>I2C,HYS</sub>      | Hysteresis of Schmitt trigger inputs                                        |                                                        | 0.05 × V <sub>MCU</sub> |      |                        | V    |
|                           |                                                                             | 3 mA sink current; VMCU >2V                            | 0                       |      | 0.4                    | V    |
| V <sub>I2C,OL</sub>       | Low-level output voltage                                                    | 2 mA sink current; VMCU<br>< 2V                        | 0                       |      | 0.2 × V <sub>MCU</sub> | V    |
|                           |                                                                             | V <sub>OL</sub> = 0.4 V                                | 2.5                     |      |                        | mA   |
| 12C,OL                    | Low-level output current                                                    | V <sub>OL</sub> = 0.6 V                                | 4                       |      |                        | mA   |
| I <sub>I2C,IN</sub>       | Input current to each I/O pin                                               | $0.1V_{MCU} < V_I < 0.9V_{MCUmax}$                     | -10                     |      | 10                     | μA   |
| C <sub>I2C,IN</sub>       | Capacitance for each I/O pin                                                |                                                        |                         |      | 10                     | pF   |

| •                     | ing free-air temperature range PARAMETER                          | TEST CONDITIONS                                                  | MIN                    | TYP MAX | UNIT |
|-----------------------|-------------------------------------------------------------------|------------------------------------------------------------------|------------------------|---------|------|
|                       |                                                                   | From V <sub>IHmin</sub> to V <sub>ILmax</sub> ,<br>Standard-Mode |                        | 250     | ns   |
| t <sub>I2C,OF</sub>   | Output fall time                                                  | From V <sub>IHmin</sub> to V <sub>ILmax</sub> , Fast-<br>Mode    |                        | 250     | ns   |
| t <sub>I2C,SP</sub>   | Pulse width of spikes that must be suppressed by the input filter |                                                                  | 0                      | 50      | ns   |
| I2C BUS LIN           | IES                                                               |                                                                  |                        |         |      |
| f <sub>SCL</sub>      | SCL clock frequency,<br>Standard-Mode                             |                                                                  | 0                      | 100     | kHz  |
| ISCL                  | SCL clock frequency Fast-<br>Mode                                 |                                                                  | 0                      | 400     | kHz  |
| tup.oza               | hold time (repeated) START condition, Standard-Mode               | After this period, the first clock pulse is generated.           | 4                      |         | μs   |
| t <sub>HD;STA</sub>   | hold time (repeated) START condition, Fast-Mode                   | After this period, the first clock pulse is generated.           | 0.6                    |         | μs   |
| taar raw              | LOW period of the SCL clock, Standard-Mode                        |                                                                  | 4.7                    |         | μs   |
| t <sub>SCL</sub> ,LOW | LOW period of the SCL clock, Fast-Mode                            |                                                                  | 1.3                    |         | μs   |
| taas suass            | HIGH period of the SCL clock, Standard-Mode                       |                                                                  | 4                      |         | μs   |
| t <sub>SCL,HIGH</sub> | HIGH period of the SCL clock, Fast-Mode                           |                                                                  | 0.6                    |         | μs   |
| t <sub>SU;STA</sub>   | set-up time for a repeated<br>START condition, Standard-<br>Mode  |                                                                  | 4.7                    |         | μs   |
|                       | set-up time for a repeated START condition, Fast-Mode             |                                                                  | 0.6                    |         | μs   |
| t <sub>HD;DAT</sub>   | data hold time, Standard-                                         | CBUS compatible masters                                          | 5                      |         | μs   |
| t <sub>HD;DAT</sub>   | Mode                                                              | I2C-bus devices                                                  | 0                      |         | μs   |
| t <sub>HD;DAT</sub>   | data hold time, Fast-Mode                                         | CBUS compatible masters                                          | 0                      |         | μs   |
| t <sub>HD;DAT</sub>   | data fiold time, i ast-wood                                       | I2C-bus devices                                                  | 0                      |         | μs   |
| t <sub>SU;DAT</sub>   | data set-up time, Standard-<br>Mode                               |                                                                  | 250                    |         | ns   |
|                       | data set-up time, Fast-Mode                                       |                                                                  | 100                    |         | ns   |
| t <sub>I2C,RISE</sub> | rise time of both SDA and SCL signals, Standard-Mode              |                                                                  |                        | 1000    | ns   |
| 42G,RISE              | rise time of both SDA and SCL signals, Fast-Mode                  |                                                                  | 20                     | 300     | ns   |
| tioo EALI             | fall time of both SDA and SCL signals, Standard-Mode              |                                                                  |                        | 300     | ns   |
| t <sub>I2C,FALL</sub> | fall time of both SDA and SCL signals, Fast-Mode                  |                                                                  | 20 × (VMCU /<br>5.5 V) | 300     | ns   |
| touere                | set-up time for STOP condition, Standard-Mode                     |                                                                  | 4                      |         | μs   |
| t <sub>su;sto</sub>   | set-up time for STOP condition, Fast-Mode                         |                                                                  | 0.6                    |         | μs   |
| tour                  | bus free time between a STOP and START condition, Standard-Mode   |                                                                  | 4.7                    |         | μs   |
| t <sub>BUF</sub>      | bus free time between a STOP and START condition, Fast-Mode       |                                                                  | 1.3                    |         | μs   |



|                     | PARAMETER                                        | TEST CONDITIONS                                  | MIN                    | TYP | MAX  | UNIT |
|---------------------|--------------------------------------------------|--------------------------------------------------|------------------------|-----|------|------|
| t <sub>VD;DAT</sub> | data valid time, Standard-<br>Mode               |                                                  |                        |     | 3.45 | μs   |
| ,                   | data valid time, Fast-Mode                       |                                                  |                        |     | 0.9  | μs   |
|                     | data valid acknowledge time,<br>Standard-Mode    |                                                  |                        |     | 3.45 | μs   |
| t <sub>VD;ACK</sub> | data valid acknowledge time,<br>Fast-Mode        |                                                  |                        |     | 0.9  | μs   |
| C                   | capacitive load for each bus line, Standard-Mode |                                                  |                        |     | 400  | pF   |
| C <sub>BUS</sub>    | capacitive load for each bus line, Fast-Mode     |                                                  |                        |     | 250  | pF   |
| V <sub>NL</sub>     | noise margin at the LOW level                    | for each connected device (including hysteresis) | 0.1 × V <sub>MCU</sub> |     |      | V    |
| V <sub>NH</sub>     | noise margin at the HIGH level                   | for each connected device (including hysteresis) | 0.2 × V <sub>MCU</sub> |     |      | V    |

<sup>(1)</sup> MCU LDO output voltage on power-up is determined by the MCUSEL pin state.

# **6.6 Typical Characteristics**

 $T_A = 27^{\circ}C$ , VCC = 3.65 V





# 7 Detailed Description

## 7.1 Overview

The TPS8804 integrates an analog supply LDO, digital supply LDO, photoelectric chamber analog front end (AFE), carbon monoxide sensor AFE, SLC interface driver, analog multiplexer, and digital core. The high integration greatly reduces component count in smoke detectors and carbon monoxide detectors. The two LED drivers have highly configurable temperature compensation to support IR and blue LEDs over a wide range of currents. The wide bandwidth of the photo-amplifier saves power due to reduced LED on-time. The CO amplifier has integrated gain resistors. The SLC interface driver connects to the two-wire power line, driving it low and sensing when the line has been pulled low. Each block is highly configurable with the digital core I<sup>2</sup>C interface, supporting on-the-fly adjustment of amplifier gains, regulator voltages, and driver currents. Configurable status and interrupt signal registers alert the MCU of fault conditions such as under-voltage, over-temperature, and SLC power alerts.



## 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 System Power-up



Figure 7-1. Power-up State Diagram

The TPS8804 can power-up from a DC power supply above 3.6 V connected to the VCC pin. When the VCC voltage exceeds the  $V_{PWRUP}$  threshold, the TPS8804 initializes for 6 ms. After the initialization, the MCUSEL pin is sensed for 2 ms to determine the MCULDO voltage and program the VMCUSET register. Table 7-1 indicates the VMCU setting for each MCUSEL configuration. The MCULDO is enabled and the system waits for VMCU to reach its power-good threshold (typically 85% of its target voltage). It is only after VMCU reaches its power-good threshold that  $I^2C$  communication is allowed with the TPS8804. This sequence of events is outlined in Figure 7-1.

Table 7-1. VMCU Power-up Voltage

| MCUSEL Connection | VMCU (V) |
|-------------------|----------|
| 620-Ω to GND      | 1.5      |
| Short to GND      | 1.8      |
| Short to VINT     | 2.5      |
| 330-pF to GND     | 3.3      |

#### 7.3.2 LDO Regulators

#### 7.3.2.1 Power LDO Regulator

The power LDO is a voltage clamp that supplies many of the internal blocks in the TPS8804, including the internal LDO and MCU LDO. Because the power LDO is designed to clamp the VCC voltage, it is not precise and varies with VCC voltage and load. The power LDO shorts VCC and PLDO when the VCC voltage is below approximately 5 V, and regulates VCC when VCC is above approximately 5 V. The power LDO has a dropout voltage of approximately 1 V when it is regulating VCC. When the power LDO transitions from shorting to regulating, the PLDO voltage drops by approximately 1 V. Connect a 1-μF capacitor to PLDO to stabilize the PLDO voltage.

The power LDO is designed for use by the device and can be used to supply external circuitry that has a voltage limit of 7 V. The power LDO can also be used to supply the IR or blue LED anode through a diode.

### 7.3.2.2 Internal LDO Regulator

The internal LDO (INT LDO) regulator powers the TPS8804 amplifiers and digital core with a stable 2.3 V supply. Connect a 1-µF capacitor to VINT to stabilize the output. The INT LDO is always enabled when the device is powered. The INT LDO can be used to supply external circuitry. It is not recommended to power noisy or

Copyright © 2021 Texas Instruments Incorporated

switching loads with INT LDO, as any noise on VINT couples to the internal amplifiers and can generate noise. The INT LDO can be used in the CO connectivity test circuitry and the photo reference circuitry.

### 7.3.2.3 Microcontroller LDO Regulator

The microcontroller LDO (MCU LDO) powers the internal digital input and output buffers (IO buffers) and external MCU that controls and programs the TPS8804. Connect a  $1-\mu F$  capacitor to VMCU to stabilize the output. The MCU LDO can be programmed to output 1.5 V, 1.8 V, 2.5 V, and 3.3 V. The default MCU LDO setting is determined by the configuration on the MCUSEL pin (see Table 7-1). After the device is powered, the MCU LDO voltage can be changed using the VMCUSET register. The MCU LDO can also be disabled using the MCU\_DIS register.

The MCU LDO output VMCU powers the IO buffers on SCL, SDA, CSEL, GPIO, LEDEN, MCU\_RX, MCU\_TX1, MCU\_TX2. The IO buffers level shift signals from the digital core to a level suitable for the microcontroller and signals from the microcontroller to a level suitable for the digital core. In general, connect VMCU to the microcontroller supply voltage to guarantee logic level compatibility. If the MCU LDO is disabled, connect an external supply to VMCU.

The MCU LDO has a power good signal MCU\_PG that indicates whether the MCU LDO is above 85% the regulation voltage. A 125-µs deglitch filter prevents noise from affecting the MCU\_PG signal. If MCU\_PG is low after 10 ms of changing the MCU LDO voltage or enabling the MCU LDO, the MCU\_ERR flag is set high. If the MCU\_ERR flag is high and MCUERR\_DIS is low, the MCU LDO fault state is entered. See Section 7.4.1.1 section for more information.

#### 7.3.3 Photo Chamber AFE



Figure 7-2. Photo Amplifier Circuit

The TPS8804 photo amplifier connects to a photoelectric chamber photodiode and has two stages—an input stage and gain stage. When the photoelectric chamber LED is enabled, light scatters off smoke particles in the chamber into the photodiode, producing a signal proportional to the smoke concentration. The output of each photo amplifier stage is connected to the AMUX for ADC reading. This configuration provides high bandwidth and dynamic range for the photodiode signal chain as the gain stage is on-the-fly adjustable.

Submit Document Feedback



### 7.3.3.1 Photo Input Amplifier

The input stage is a wide-bandwidth, low-offset op-amp designed for amplifying photodiode currents. In Figure 7-2, negative feedback causes the photodiode to conduct with zero voltage bias. The photo-current flows through resistors connected from PDP to a reference (GND or PREF) and PDN to PDO. These two resistors determine the gain of the input stage. The same value must be used for these two resistors because PDP and PDN leakage is amplified by these resistors. Capacitors installed in parallel with the resistors compensate the op-amp feedback loop for optimal response. The optimal compensation capacitance depends on the photodiode's capacitance. The compensation capacitance should be adjusted to minimize settling time without having overshoot on the output of the amplifier. Overshoot adds unnecessary noise in the output. The input stage outputs through the PDO pin, which is internally connected to the integrated photo gain stage and AMUX.

The input stage has the option of being referenced to GND or PREF. PREF is a reference that is normally pulled to VINT and is set to 50 mV when PREF\_SEL = 1 and either PAMP\_EN = 1 or PGAIN\_EN = 1. The 50 mV reference keeps the input amplifier in a linear operating region when no signal is applied, improving the speed and zero-current sensitivity of the amplifier. It is generally recommended to set PREF\_SEL=1 and connect the external gain resistor and compensation capacitor to PREF. Connect a 100-pF filtering capacitor from PREF to GND to reduce high frequency noise on PREF.

When measuring the photo amplifier output, it is recommended to take multiple ADC samples. Averaging ADC samples approximately reduces the noise by the square root of the amount of samples. The power consumed in a photoelectric smoke measurement is dominated by the LED power consumption, which is proportional to the LED on-time multiplied by the LED current. To maximize the signal-to-noise ratio for a given power level, set the LED pulse length to approximately twice the photo amplifier rise time and take multiple ADC samples while the output is stabilized.

In systems where the compensation capacitor is selected for a slower rise time and lower noise, take multiple ADC samples around the peak of the photo amplifier output.

#### 7.3.3.2 Photo Gain Amplifier

The high-bandwidth, low noise photo gain amplifier connects to the output of the photo input stage to further amplify the photodiode signal. The gain amplifier is adjustable on-the-fly using the I<sup>2</sup>C interface. The gain amplifier has four settings:

- 5x (4.75x if PREF SEL=1)
- 11x (10.4x if PREF\_SEL=1)
- 20x (18.5x if PREF\_SEL=1)
- 35x (32.3x if PREF\_SEL=1)

The gain stage has the option of being referenced to GND or PREF with the PREF\_SEL bit. When PREF\_SEL=1, a 5 mV reference offset counteracts the gain stage's input offset voltage to keep the gain stage output above 50 mV. The 5 mV reference offset is amplified by the gain stage, causing the output to change when the gain is changed, even when there is zero photo-current. It is recommended to connect a 470 k $\Omega$  resistor from PREF to VINT if the gain is set to 11x, 20x, or 35x. This resistor changes the PREF voltage to 70 mV and prevents the output from dropping below 50 mV in worst-case conditions. Referencing the gain stage to PREF causes the 50 mV reference to change with signal level due to the finite impedance of the reference. Because the reference is changing with the signal level, the gain is slightly less with PREF\_SEL=1.

Copyright © 2021 Texas Instruments Incorporated



#### 7.3.4 LED Driver



Figure 7-3. LED Driver Circuit

### 7.3.4.1 LED Current Sink

The two LED drivers are current regulated, temperature compensated, and adjustable with an 8-bit DAC. When the LED driver is enabled, the CSA voltage is regulated, and the current through the CSA resistor also flows through the LED and the DINA pin. A current sense resistor connects to the CSA pin. The LED driver is enabled with the LEDEN pin and LEDPIN\_EN bit. Both the pin and bit must be high for the LED driver to operate. The LEDSEL bit switches which driver the LEDEN signal connects to. The GPIO pin can be configured to enable either LED driver.

The LED driver is temperature compensated to account for reduced LED intensity with increasing temperature. Four temperature compensation settings are available to support a variety of IR and blue LEDs. Temperature compensation is implemented by varying the CSA regulated voltage with temperature, thus the temperature compensation also depends on the CSA resistor. Each temperature compensation setting has a different DAC output at room temperature. To achieve a specific temperature compensation and current, the PDAC, TEMPCO, and CSA resistor must all be adjusted according to the Section 8.2.2.2 procedure.

The two LED drivers are interchangeable and support both IR and blue LEDs. The only difference between the two LED drivers is a code CSA\_BIN available to improve the LED A driver current accuracy for IR LEDs. CSA\_BIN in register 0x00 categorizes CSA voltage for each unit as close to the minimum, below average, above average, or close to the maximum (see Section 7.6). Use CSA\_BIN to adjust the DAC and compensate for the variation on the LED A driver's current. After adjusting the DAC, the effective variation is reduced by a factor of 4 for the TEMPCOA = 11, PDAC\_A = 00 setting. IR LEDs typically require the TEMPCOA = 11 temperature compensation setting. Therefore, use the LED driver A for powering IR LEDs. If better accuracy is required,

calibrate the LED driver current by connecting the CSA or CSB pin to the microcontroller ADC port, measuring the CSA or CSB voltage, and adjusting PDAC A or PDAC B until the required current is achieved.

Ensure that the LED current remains below 550 mA, the pulse width remains below 1 ms, and the duty cycle remains below 1%. There is no protection to prevent operation outside these conditions. Ensure the PDAC and TEMPCO registers are programmed before enabling the LED driver.

### 7.3.4.2 LED Voltage Supply

Enough voltage must be provided to the LED such that the DINA voltage is at least the dropout voltage ( $V_{\text{DINA},\text{DROP}}$ ) above the CSA voltage while the LED driver is enabled. Ensure the DINA voltage does not exceed 11.5 V. Because of the high LED drive currents, a large capacitor connected to the LED anode is required to provide pulsed power to the LED. Any of the internal regulators ( PLDO, LEDLDO) or external supply ( VDC) meeting the voltage requirements can be used to charge the LED capacitor. Connect the LED anode to LEDLDO when VCC > 11.5 V.

The LED LDO clamps the VSLC voltage and blocks reverse current with an integrated diode. It is current limited to prevent inrush current caused by charging the large capacitor. The regulation voltage is adjustable in the LEDLDO register. The LED LDO may be operated with VSLC below the regulation voltage. In this case, the LEDLDO voltage stabilizes to VSLC minus a diode voltage drop.

The LED driver current and rise time can vary by a few millivolts and microseconds across the LED anode supply and VCC voltages. It is recommended to use a consistent LED anode voltage whenever the LED driver is enabled.

Connect a capacitor with a value between 1 µF and 100 µF to the LEDLDO.



### 7.3.5 Carbon Monoxide Sensor AFE



Figure 7-4. Carbon Monoxide Detection Circuit Referenced to GND



Figure 7-5. Carbon Monoxide Detection Circuit Referenced to 300mV

The TPS8804 CO AFE connects to an electrochemical CO sensor. The amplifier converts the microamps of sensor current into a voltage readable by an ADC. This is achieved with a low-offset, low-power op-amp with configurable input, gain, and output resistors.

#### 7.3.5.1 CO Transimpedance Amplifier

The CO transimpedance amplifier is a low-offset, low-power op-amp with integrated input, gain, and output resistors. Each of these resistors can be disconnected using the COSW register bits if using external resistors. The input resistor limits amplifier current during a CO sensor connectivity test. The gain resistor amplifies the CO sensor signal. Adjust the gain resistor by changing the COGAIN register bits. Use the output resistor with an external capacitor to filter the CO amplifier output signal.

The CO amplifier has two integrated references. A programmable 1.25-mV to 5-mV reference COREF is internally connected to the op-amp positive terminal. A 300-mV reference is connected to the REF0P3 pin. When the millivolt reference is used, the CO sensor must be connected to GND. The millivolt reference is amplified to offset the amplifier output above GND. When the 300 mV reference is used, the reference offsets the CO amplifier output by 300 mV. In general, either reference can be used. The 300-mV reference offers better DC accuracy at the cost of extra power consumption. The 300 mV reference is generated with a reference and op-amp buffer for high precision. The REF0P3 pin must connect to a 1 nF capacitor for stability if it is enabled. The buffer is designed to source and sink small currents as required by the CO amplifier. The 300 mV reference and the 1.25 mV to 5mV reference cannot be enabled simultaneously.



A resistor connected in parallel with the CO sensor prevents charge from accumulating across its terminals. The output of the CO amplifier is connected to the COO pin for continuous monitoring and the AMUX for periodic sampling.

### 7.3.5.2 CO Connectivity Test

The built-in CO connectivity test function connects to the PREF pin and is available when the photo amplifier is not referenced to PREF. The COTEST EN and COTEST DIR register bits program a pull-up and pull-down switch on PREF. A 200 k $\Omega$  pull-up resistor charges the 1  $\mu$ F capacitor when the CO test is not in use. When PREF is pulled low, charge is injected into the amplifier and the output pulse shape can be used to determine if the sensor is connected. An external MOSFET and pull-up resistor achieves the same function as the internal COTEST circuitry.

### 7.3.6 SLC Interface Transmitter and Receiver



External component selection depends on SLC protocol. Example configuration is shown

Figure 7-6. SLC Interface Circuit

In smoke detection systems where the power line carries communication signals between smoke detectors and central fire panels, the SLC interface connects to the power line to transmit and receive data from the MCU. The interface isolates the high voltage power line from the microcontroller, mitigating risk of damage and reducing external component count.

#### 7.3.6.1 SLC Transmitter

Signals are transmitted to the power line by pulling the line low with a controlled current sink. When the driver is enabled, the microcontroller controls the SLC TX1 and SLC TX2 outputs by driving MCU TX1 and MCU TX2 high. In Figure 7-6, the SLC TX2 output driver connects to an external transistor and current-limiting resistor. The current drawn from the power line is shown in Equation 1. The SLC\_TX1 output driver is able to pull the line completely low. This configuration allows for multi-level communication.

Product Folder Links: TPS8804



$$I_{SINK} = \frac{V_{SLC} - V_{BE}}{R_E}$$

(1)

#### 7.3.6.2 SLC Receiver

The SLC receiver transmits signals from the power line to the microcontroller. A reverse biased Zener diode level shifts the power line. The Zener diode is selected to drop the voltage such that when  $V_{\text{LINE}}$  is high, the SLCRX pin is above 3 V and when  $V_{\text{LINE}}$  is low, the SLCRX pin is below 0.5 V. The 100-pF capacitor filters voltage spikes that may occur on  $V_{\text{LINE}}$ . The hysteretic and deglitched comparator filters spurious noise on VLINE. The comparator output is synchronized with the 32 kHz clock before being deglitched. The hysteresis voltage and deglitch time are programmable with the SLCRX\_HYS and SLCRX\_DEG register bits. An internal pulldown resistor biases the Zener diode to maintain the SLC\_RX voltage below 17 V, the recommended maximum.

#### 7.3.7 AMUX



Figure 7-7. Analog Multiplexer Circuit

The AMUX switch and buffer are used to connect the various TPS8804 amplifier outputs to a single ADC. The unity-gain amplifier improves the drive strength and fidelity of the analog signals when connected to an ADC. A 330 pF to 1 nF capacitor must be connected to the AMUX pin to stabilize its output. The 10-k $\Omega$  resistor filters high-frequency noise in the analog signal. Using a 10-k $\Omega$  resistor and 1-nF capacitor reduces noise levels in the photo amplifier signal. The buffer has the option of being bypassed to remove the added offset introduced by the unity-gain amplifier. Because the AMUX requires the bias block (see Section 7.3.8), bypassing the buffer does not eliminate the AMUX current consumption.

#### 7.3.8 Analog Bias Block and 8 MHz Oscillator

A central analog bias block connects to many of the amplifiers, drivers, and regulators. This block is enabled when any of its connected blocks are enabled. Similarly, an internal 8-MHz oscillator is enabled when the photo input amplifier is enabled. Table 7-2 lists the conditions when the bias block and 8-MHz oscillator are enabled. The bias block and 8-MHz oscillator consume current in addition to the connecting blocks whenever they are enabled. Because the specified current consumption of each block does not include the bias block or the 8-MHz oscillator, add the bias block and 8-MHz oscillator currents when calculating system power consumption. Typical values of the bias block and 8-MHz oscillator current are shown in Section 6.6.

Table 7-2. Conditions for Enabling the Bias Block and 8 MHz Oscillator

| BLOCK                 | CONDITION                         | BIAS ENABLED? | 8-MHZ OSC ENABLED? |  |  |  |  |
|-----------------------|-----------------------------------|---------------|--------------------|--|--|--|--|
| Photo input amplifier | PAMP_EN = 1                       | Yes           | Yes                |  |  |  |  |
| AMUX buffer           | AMUX_SEL[0:2] ≠ 000               | Yes           | No                 |  |  |  |  |
| LED LDO               | LEDLDO_EN = 1                     | Yes           | No                 |  |  |  |  |
| Photo gain amplifier  | PGAIN_EN = 1                      | Yes           | No                 |  |  |  |  |
| LED driver            | LEDEN = VMCU and<br>LEDPIN_EN = 1 | Yes           | No                 |  |  |  |  |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



Table 7-2. Conditions for Enabling the Bias Block and 8 MHz Oscillator (continued)

| BLOCK               | CONDITION    | BIAS ENABLED? | 8-MHZ OSC ENABLED? |
|---------------------|--------------|---------------|--------------------|
| Temperature monitor | OTS_EN = 1   | Yes           | No                 |
| SLC transmitter     | SLCTX_EN = 1 | Yes           | No                 |

### 7.3.9 Interrupt Signal Alerts



Figure 7-8. Interrupt Signal Alert Logic

Configurable interrupt signals notify the MCU when a system anomaly occurs. The interrupt signal indicates the STATUS1 register, which has bits that latch high when reaching various condition limits such as temperature or voltage. Each of the bits in the STATUS1 register can be independently configured to send an interrupt signal by setting the MASK register bit corresponding to each STATUS1 bit. The GPIO bits must be set to 0x2 to output interrupt signals through the GPIO pin, and the STATUS\_MCURX bit must be set to 1 to output interrupt signals through the MCU\_RX pin. By connecting the GPIO or MCU\_RX pin to the microcontroller, the MCU can be immediately notified when a STATUS1 bit changes instead of having to repeatedly read the STATUS1 register. After the device sends the interrupt signal, the signal remains high until the STATUS1 register is read, at which point the fault clears if the error condition is removed.

Product Folder Links: TPS8804

#### 7.4 Device Functional Modes

## 7.4.1 Fault States



Figure 7-9. Fault States Diagram

The TPS8804 device uses several monitors to alert the MCU when system irregularities occur. In addition to alerting the MCU, two monitors cause the device to enter protective fault states:

- MCULDO under-voltage
- system over-temperature

The fault states reduce risk of damage and brown-outs to the system in the event of short circuits or other power errors.

#### 7.4.1.1 MCU LDO Fault

The MCU LDO has an undervoltage monitor to notify the MCU if the LDO falls out of regulation. This monitor is enabled any time the MCU LDO is enabled and its status is in the MCU\_PG register bit. A 125-µs deglitch time rejects load and line transient spikes that may briefly drop the MCU LDO voltage below the under-voltage threshold. If MCU\_PG is low while the MCU LDO is enabled and it has been more than 10 ms since the LDO was enabled or changed voltage, the MCU\_ERR register bit latches high. When the MCU\_ERR bit is set high and the MCUERR DIS bit is low, the MCU LDO fault state is entered.

When the MCU LDO fault state is entered, all amplifiers and drivers are disabled. The MCU LDO remains enabled to attempt to recover the system. The device enables the over-temperature monitor (OTS\_EN) to prevent a VMCU short circuit from overheating the TPS8804 device. If a VMCU short circuit causes the temperature of the TPS8804 to rise, an over-temperature shutdown occurs and the MCU LDO shuts off.

There are two methods to exit the fault state. Every second in the fault state, the MCU\_PG register bit is automatically read. If high, the fault state is exited. The MCU\_ERR bit remains high until the STATUS1 register is read. Alternatively, if the STATUS1 register is read and MCU\_PG is high, the fault state is exited. When the device exits the MCU\_ERR fault state, the device re-enables all blocks that were enabled before the fault state occurred.

If an over-temperature fault occurs while in the MCU LDO fault state, the device enters the over-temperature fault state. The over-temperature fault state disables the MCU LDO in addition to the blocks that are disabled by the MCU LDO fault state. After the device exits the over-temperature fault state, it immediately re-enters the MCU LDO fault state to confirm the MCU LDO status.

## 7.4.1.2 Over-Temperature Fault

An over-temperature shutdown (OTS) fault occurs if OTS\_EN = 1 and the die temperature exceeds  $125^{\circ}$ C. The fault is masked for 300 µs after setting OTS\_EN = 1. OTS\_EN must be enabled for at least 300 µs in order to determine if the die has overheated. After the device detects an over-temperature condition, it disables all drivers, amplifiers, and regulators and sets OTS\_ERR to 1. This action prevents additional temperature stress caused by a short circuit.

Similar to the MCU LDO fault, the device exits the OTS fault state with two methods:

- The device checks the die temperature once every second. If the temperature is below 110°C, the device
  exits the fault state.
- Reading the STATUS1 register with the die temperature below 110°C exits the fault state.

When the device exits the OTS fault state, it re-enables all blocks that were enabled before the OTS fault occurred.

### 7.5 Programming

The TPS8804 serial interface follows the  $I^2C$  industry standard. The device supports both standard and fast mode, and it supports auto-increment for fast reading and writing of sequential registers. A 33-k $\Omega$  pullup resistor connecting the SDA and SCL pins to VMCU is recommended for fast mode operation. The VMCU voltage determines the logic level for  $I^2C$  communication. The CSEL pin selects the device address. When CSEL is pulled to GND, the device address is 0x3F. When CSEL is pulled to VMCU, the device address is 0x2A.

### 7.6 Register Maps

Table 7-3 lists the memory-mapped registers for the Device registers. All register offset addresses not listed in Table 7-3 should be considered as reserved locations and the register contents should not be modified.

Table 7-3. Device Registers

| Offset | Acronym | Register Name      | Section |
|--------|---------|--------------------|---------|
| 0h     | REVID   | Device Information | Go      |
| 1h     | STATUS1 | Status 1           | Go      |
| 2h     | STATUS2 | Status 2           | Go      |
| 3h     | MASK    | Interrupt Mask     | Go      |
| 4h     | CONFIG1 | Config 1           | Go      |
| 5h     | CONFIG2 | Config 2           | Go      |
| 6h     | ENABLE1 | Enable 1           | Go      |
| 7h     | ENABLE2 | Enable 2           | Go      |
| 8h     | CONTROL | Control            | Go      |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

**Table 7-3. Device Registers (continued)** 

| Offset | Acronym   | Register Name   | Section |
|--------|-----------|-----------------|---------|
| Bh     | GPIO_AMUX | GPIO and AMUX   | Go      |
| Ch     | COSW      | CO Switch       | Go      |
| Dh     | СО        | CO Amplifier    | Go      |
| Fh     | LEDLDO    | LED LDO         | Go      |
| 10h    | PH_CTRL   | Photo Amplifier | Go      |
| 11h    | LED_DAC_A | LED DAC A       | Go      |
| 12h    | LED_DAC_B | LED DAC B       | Go      |

Complex bit access types are encoded to fit into small table cells. Table 7-4 shows the codes that are used for access types in this section.

**Table 7-4. Device Access Type Codes** 

|                        |      | - · ·                                  |  |  |  |
|------------------------|------|----------------------------------------|--|--|--|
| Access Type            | Code | Description                            |  |  |  |
| Read Type              |      |                                        |  |  |  |
| R                      | R    | Read                                   |  |  |  |
| RC                     | R    | Read                                   |  |  |  |
|                        | С    | to Clear                               |  |  |  |
| Write Type             |      |                                        |  |  |  |
| W                      | W    | Write                                  |  |  |  |
| Reset or Default Value |      |                                        |  |  |  |
| -n                     |      | Value after reset or the default value |  |  |  |

# 7.6.1 REVID Register (Offset = 0h) [reset = 0h]

REVID is shown in Table 7-5.

Return to Summary Table.

Table 7-5. REVID Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                               |  |  |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7-6 | CSA_BIN  | R    | 0h    | CSA voltage bin for TEMPCOA=11, PDAC_A=00 setting 0h = CSA voltage between specified minimum and typical, closer to minimum 1h = CSA voltage between specified minimum and typical, closer to typical 2h = CSA voltage between specified maximum and typical, closer to typical 3h = CSA voltage between specified maximum and typical, closer to maximum |  |  |
| 5-0 | RESERVED | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                  |  |  |

# 7.6.2 STATUS1 Register (Offset = 1h) [reset = 0h]

STATUS1 is shown in Table 7-6.

Return to Summary Table.



Table 7-6. STATUS1 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                |
|-----|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED   | R    | 0h    | Reserved                                                                                                                                                                                   |
| 6   | VCCLOW     | RC   | 0h    | VCC low warning 0h = no VCCLOW error has occurred 1h = VCC below V_VCCLOW,FALL threshold and VCCLOW_DIS=1 for VCCLOW deglitch time. VCCLOW is masked for 1 ms after VCCLOW_DIS is set to 0 |
| 5   | MCULDO_ERR | RC   | Oh    | MCU LDO power good error  0h = no MCULDO error has occurred  1h = MCU_PG=0 and MCU_EN=1 for TMCULDO,PG.  MCULDO_ERR is masked for TMCULDO,MASK after VMCUSET or  MCU_DIS has changed       |
| 4   | OTS_ERR    | RC   | Oh    | Thermal shutdown error  0h = no thermal shutdown error has occurred  1h = junction temperature has exceeded T_SHUTDOWN                                                                     |
| 3   | OTS_WRN    | RC   | 0h    | Thermal warning flag  0h = no thermal warning has occurred  1h = junction temperature has exceeded T_WARNING                                                                               |
| 2-1 | RESERVED   | R    | 0h    | Reserved                                                                                                                                                                                   |
| 0   | SLC_RX     | RC   | 0h    | SLC_RX status  0h = deglitched SLC_RX is low or SLCRX_EN=0  1h = deglitched SLC_RX is high and SLCRX_EN=1                                                                                  |

# 7.6.3 STATUS2 Register (Offset = 2h) [reset = 0h]

STATUS2 is shown in Table 7-7.

Return to Summary Table.

# Table 7-7. STATUS2 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                     |
|-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED | R    | 0h    | Reserved                                                                                                                                        |
| 1   | MCU_PG   | R    |       | MCU LDO power good indicator  0h = MCU LDO is below power good threshold or MCU_DIS=1  1h = MCU LDO is above power good threshold and MCU_DIS=0 |
| 0   | RESERVED | R    | 0h    | Reserved                                                                                                                                        |

# 7.6.4 MASK Register (Offset = 3h) [reset = 0h]

MASK is shown in Table 7-8.

Return to Summary Table.

# **Table 7-8. MASK Register Field Descriptions**

| Bit | Field       | Туре | Reset | Description                                                                                                                      |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED    | R    | 0h    | Reserved                                                                                                                         |
| 6   | VCCLOWM     | R/W  | Oh    | V <sub>CC</sub> low warning interrupt mask 0h = interrupt on VCC low 1h = no interrupt on VCC low                                |
| 5   | MCULDO_ERRM | R/W  | Oh    | MCU LDO power good error interrupt mask  0h = interrupt on MCULDO power good error  1h = no interrupt on MCULDO power good error |

Product Folder Links: TPS8804

**Table 7-8. MASK Register Field Descriptions (continued)** 

| Bit | Field        | Туре | Reset | Description                                                                                                                  |
|-----|--------------|------|-------|------------------------------------------------------------------------------------------------------------------------------|
| 4   | OTS_ERRM     | R/W  | Oh    | Thermal shutdown error interrupt mask  0h = interrupt on thermal shutdown error  1h = no interrupt on thermal shutdown error |
| 3   | OTS_WRNM     | R/W  | Oh    | Thermal warning flag interrupt mask  0h = interrupt on thermal warning  1h = no interrupt on thermal warning                 |
| 2-1 | RESERVED     | R    | 0h    | Reserved                                                                                                                     |
| 0   | STATUS_MCURX | R/W  | 0h    | Status interrupt on the MCU_RX pin  0h = disable  1h = MCU_RX outputs high if any unmasked STATUS1 flags                     |

# 7.6.5 CONFIG1 Register (Offset = 4h) [reset = 20h]

CONFIG1 is shown in Table 7-9.

Return to Summary Table.

Table 7-9. CONFIG1 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                   |
|-----|-----------|------|-------|---------------------------------------------------------------------------------------------------------------|
| 7-6 | SLCRX_DEG | R/W  | 0h    | SLC_RX deglitch control 0h = none 1h = 125us 2h = 1ms 3h = 20ms                                               |
| 5   | SLCRX_PD  | R/W  | 1h    | SLC_RX pulldown resistor enable 0h = >1MOhm pulldown resistor on SLC_RX 1h = 100k pulldown resistor on SLC_RX |
| 4-3 | VMCUSET   | R/W  | 0h    | MCU LDO voltage. Default value is set by MCUSEL on power-up.  0h = 1.5V  1h = 1.8V  2h = 2.5V  3h = 3.3V      |
| 2-0 | RESERVED  | R    | 0h    | Reserved                                                                                                      |

# 7.6.6 CONFIG2 Register (Offset = 5h) [reset = 0h]

CONFIG2 is shown in Table 7-10.

Return to Summary Table.

**Table 7-10. CONFIG2 Register Field Descriptions** 

| Bit | Field     | Туре | Reset | Description                                                                  |
|-----|-----------|------|-------|------------------------------------------------------------------------------|
| 7-6 | RESERVED  | R    | 0h    | Reserved                                                                     |
| 5   | SLCRX_HYS | R/W  | Oh    | SLC receiver comparator hysteresis 0h = 1.2V hysteresis 1h = 0.1V hysteresis |
| 4-0 | RESERVED  | R    | 0h    | Reserved                                                                     |

# 7.6.7 ENABLE1 Register (Offset = 6h) [reset = 0h]

ENABLE1 is shown in Table 7-11.

Return to Summary Table.



Table 7-11. ENABLE1 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                    |
|-----|-----------|------|-------|--------------------------------------------------------------------------------|
| 7-6 | RESERVED  | R    | 0h    | Reserved                                                                       |
| 5   | SLCRX_EN  | R/W  | Oh    | Control of SLC receiver  0h = disable  1h = enable                             |
| 4   | RESERVED  | R    | 0h    | Reserved                                                                       |
| 3   | PAMP_EN   | R/W  | 0h    | Photo input amplifier control  0h = amplifier disabled  1h = amplifier enabled |
| 2   | PGAIN_EN  | R/W  | Oh    | Photo Gain amplifier control  0h = amplifier disabled  1h = amplifier enabled  |
| 1   | RESERVED  | R    | 0h    | Reserved                                                                       |
| 0   | LEDLDO_EN | R/W  | Oh    | LED LDO control 0h = disabled 1h = enabled                                     |

# 7.6.8 ENABLE2 Register (Offset = 7h) [reset = 0h]

ENABLE2 is shown in Table 7-12.

Return to Summary Table.

Table 7-12. ENABLE2 Register Field Descriptions

|     |           |      |       | gister i leid Descriptions               |
|-----|-----------|------|-------|------------------------------------------|
| Bit | Field     | Туре | Reset | Description                              |
| 7   | LEDSEL    | R/W  | 0h    | LED input select                         |
|     |           |      |       | 0h = LEDENA                              |
|     |           |      |       | 1h = LEDENB                              |
| 6-3 | RESERVED  | R    | 0h    | Reserved                                 |
| 2   | LEDPIN_EN | R/W  | 0h    | LEDEN pin enable                         |
|     |           |      |       | 0h = LEDEN pin does not enable LED block |
|     |           |      |       | 1h = LEDEN pin enables LED block         |
| 1   | SLCTX_EN  | R/W  | 0h    | SLC transmitter enable                   |
|     |           |      |       | 0h = SLC transmitter disabled            |
|     |           |      |       | 1h = SLC transmitter enabled             |
| 0   | RESERVED  | R    | 0h    | Reserved                                 |

# 7.6.9 CONTROL Register (Offset = 8h) [reset = 0h]

CONTROL is shown in Table 7-13.

Return to Summary Table.

**Table 7-13. CONTROL Register Field Descriptions** 

| Bit | Field      | Туре | Reset | Description                                                                                       |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED   | R    | 0h    | Reserved                                                                                          |
| 5   | MCU_DIS    | R/W  | Oh    | MCU LDO disable 0h = MCU LDO enabled 1h = MCU LDO disabled                                        |
| 4   | vcclow_dis | R/W  | 0h    | VCCLOW brown-out monitor disable  0h = VCCLOW monitor is enabled  1h = VCCLOW monitor is disabled |

Product Folder Links: TPS8804

Table 7-13, CONTROL Register Field Descriptions (continued)

|     | Table 7-13. CONTROL Register Field Descriptions (Continued) |      |       |                                                                                                                                                                               |  |  |  |
|-----|-------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field                                                       | Туре | Reset | Description                                                                                                                                                                   |  |  |  |
| 3   | MCUERR_DIS                                                  | R/W  | Oh    | MCULDO error mode disable  0h = in case of MCULDO error, FAULT mode is entered  1h = disable entering FAULT mode in case of MCULDO error                                      |  |  |  |
| 2   | OTS_EN                                                      | R/W  | Oh    | Over-temperature shutdown mode disable 0h = disable entering over-temperature FAULT mode. 1h = in case of over-temperature, FAULT mode is entered and OTS_ERR flag is raised. |  |  |  |
| 1   | SOFTRESET                                                   | R/W  | 0h    | Set registers to the default value  0h = do not reset registers  1h = reset all registers. SOFTRESET is reset. VMCUSET bits and STATUS1 register is unchanged.                |  |  |  |
| 0   | RESERVED                                                    | R    | 0h    | Reserved                                                                                                                                                                      |  |  |  |

# 7.6.10 GPIO\_AMUX Register (Offset = Bh) [reset = 0h]

GPIO\_AMUX is shown in Table 7-14.

Return to Summary Table.

|     | Table 7-14. GPIO_AMUX Register Field Descriptions |      |       |                                                                                                                                                                                                                                                                   |  |  |  |
|-----|---------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field                                             | Туре | Reset | Description                                                                                                                                                                                                                                                       |  |  |  |
| 7   | AMUX_BYP                                          | R/W  | Oh    | Analog multiplexer bypass  0h = analog multiplexer buffer is enabled when AMUX_SEL[1:0] !=  0h  1h = analog multiplexer buffer is bypassed with a low-resistance switch                                                                                           |  |  |  |
| 6   | RESERVED                                          | R    | 0h    | Reserved                                                                                                                                                                                                                                                          |  |  |  |
| 5-4 | AMUX_SEL                                          | R/W  | Oh    | Analog multiplexer input select  0h = AMUX off  1h = COO  2h = AOUT_PH  3h = PDO                                                                                                                                                                                  |  |  |  |
| 3   | RESERVED                                          | R    | 0h    | Reserved                                                                                                                                                                                                                                                          |  |  |  |
| 2-0 | GPIO_2:0                                          | R/W  | Oh    | Multi-purpose digital input and output  0h = Hi-Z  1h = TI Reserved  2h = output low if no status errors, high if any unmasked errors  3h = TI Reserved  4h = GPIO or LEDENA enables LED A  5h = GPIO or LEDENB enables LED B  6h = TI Reserved  7h = TI Reserved |  |  |  |

# 7.6.11 COSW Register (Offset = Ch) [reset = 0h]

COSW is shown in Table 7-15.

Return to Summary Table.

**Table 7-15. COSW Register Field Descriptions** 

| Bit | Field  | Туре | Reset | Description                                                                                     |
|-----|--------|------|-------|-------------------------------------------------------------------------------------------------|
| 7   | COSWRO | R/W  |       | CO amplifier output resistor (output of amplifier to COO pin) enable 0h = 0 Ohms 1h = 100 kOhms |



## **Table 7-15. COSW Register Field Descriptions (continued)**

| Bit | Field    | Туре | Reset | Description                                                                                                                                 |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | COSWRG   | R/W  | 0h    | CO gain resistor (output of amplifier to inverting input of amplifier) enable                                                               |
|     |          |      |       | 0h = Hi-Z                                                                                                                                   |
|     |          |      |       | 1h = Resistance set by COGAIN register                                                                                                      |
| 5   | COSWRI   | R/W  | Oh    | CO input resistor (inverting input of amplifier to CON pin) enable 0h = 0 Ohms 1h = 1 kOhms                                                 |
| 4   | COSWREF  | R/W  | 0h    | CO reference switch enable 0h = positive input of amplifier connected to COP 1h = positive input of amplifier connected to 1mV to 5mV COREF |
| 3-0 | RESERVED | R    | 0h    | Reserved                                                                                                                                    |

## 7.6.12 CO Register (Offset = Dh) [reset = 0h]

CO is shown in Table 7-16.

Return to Summary Table.

### **Table 7-16. CO Register Field Descriptions**

|     | Table 7-16. CO Register Field Descriptions |      |       |                                                                                           |  |  |  |
|-----|--------------------------------------------|------|-------|-------------------------------------------------------------------------------------------|--|--|--|
| Bit | Field                                      | Туре | Reset | Description                                                                               |  |  |  |
| 7   | REF0P3_EN                                  | R/W  | Oh    | 300mV reference enable 0h = Buffer disabled 1h = Buffer enabled                           |  |  |  |
| 6-5 | COREF                                      | R/W  | 0h    | Reference voltage for CO amplifier  0h = 1.25mV  1h = 2.5mV  2h = 3.75mV  3h = 5mV        |  |  |  |
| 4-3 | COGAIN                                     | R/W  | 0h    | CO amplifier feedback resistance 0h = 1100 kOhm 1h = 300 kOhm 2h = 500 kOhm 3h = 800 kOhm |  |  |  |
| 2   | COTEST_DIR                                 | R/W  | Oh    | CO test output direction 0h = pull-down 1h = pull-up                                      |  |  |  |
| 1   | COTEST_EN                                  | R/W  | Oh    | Enable COTEST output on PREF  0h = disabled  1h = enabled                                 |  |  |  |
| 0   | COAMP_EN                                   | R/W  | Oh    | CO amplifier control 0h = disabled 1h = enabled                                           |  |  |  |

# 7.6.13 LEDLDO Register (Offset = Fh) [reset = 0h]

LEDLDO is shown in Table 7-17.

Return to Summary Table.

### Table 7-17. LEDLDO Register Field Descriptions

| Bit | Field    | Туре | Reset | Description |
|-----|----------|------|-------|-------------|
| 7-4 | RESERVED | R    | 0h    | Reserved    |

Product Folder Links: TPS8804

Table 7-17. LEDLDO Register Field Descriptions (continued)

|     |          |      | r tog.oto. | Tield Bescriptions (continued) |  |  |  |
|-----|----------|------|------------|--------------------------------|--|--|--|
| Bit | Field    | Туре | Reset      | Description                    |  |  |  |
| 3-1 | LEDLDO   | R/W  | 0h         | LED LDO settings               |  |  |  |
|     |          |      |            | 0h = 7.5V                      |  |  |  |
|     |          |      |            | 1h = 8.0V                      |  |  |  |
|     |          |      |            | 2h = 8.5V                      |  |  |  |
|     |          |      |            | 3h = 9.0V                      |  |  |  |
|     |          |      | 4h = 9.5V  |                                |  |  |  |
|     |          |      | 5h = 10V   |                                |  |  |  |
|     |          |      |            | 6h = Reserved                  |  |  |  |
|     |          |      |            | 7h = Reserved                  |  |  |  |
| 0   | RESERVED | R    | 0h         | Reserved                       |  |  |  |

## 7.6.14 PH\_CTRL Register (Offset = 10h) [reset = 0h]

PH\_CTRL is shown in Table 7-18.

Return to Summary Table.

### Table 7-18. PH\_CTRL Register Field Descriptions

|     | Table 7-10. Fit CTRL Register Fleid Descriptions |                        |    |                                                                                                                                                   |  |  |  |  |  |  |  |  |
|-----|--------------------------------------------------|------------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Bit | Field                                            | Type Reset Description |    |                                                                                                                                                   |  |  |  |  |  |  |  |  |
| 7   | RESERVED                                         | R                      | 0h | Reserved                                                                                                                                          |  |  |  |  |  |  |  |  |
| 6-5 | TEMPCOB                                          | R/W                    | Oh | LED B Temperature Coefficient Setting 0h = 0.347 mV/C 1h = 0.416 mV/C 2h = 0.693 mV/C 3h = 1.040 mV/C                                             |  |  |  |  |  |  |  |  |
| 4-3 | TEMPCOA                                          | R/W                    | 0h | LED A Temperature Coefficient Setting  0h = 0.347 mV/C  1h = 0.416 mV/C  2h = 0.693 mV/C  3h = 1.040 mV/C                                         |  |  |  |  |  |  |  |  |
| 2   | PREF_SEL                                         | R/W                    | 0h | Photo Reference setting  0h = Photo gain amplifier referenced to 0mV  1h = Photo gain amplifier and PREF pin connected to 50mV internal reference |  |  |  |  |  |  |  |  |
| 1-0 | PGAIN                                            | R/W                    | Oh | Photo Gain setting 0h = 5 1h = 11 2h = 20 3h = 35                                                                                                 |  |  |  |  |  |  |  |  |

## 7.6.15 LED\_DAC\_A Register (Offset = 11h) [reset = 0h]

LED\_DAC\_A is shown in Table 7-19.

Return to Summary Table.

### Table 7-19. LED\_DAC\_A Register Field Descriptions

| Bit | Field  | Туре | Reset | Description                                    |
|-----|--------|------|-------|------------------------------------------------|
| 7-0 | PDAC_A | R/W  |       | LED DAC A setting<br>00h to FFh = 0mV to 300mV |

## 7.6.16 LED\_DAC\_B Register (Offset = 12h) [reset = 0h]

LED\_DAC\_B is shown in Table 7-20.



## Return to Summary Table.

# Table 7-20. LED\_DAC\_B Register Field Descriptions

| Bit | Field  | Туре | Reset | Description                                    |
|-----|--------|------|-------|------------------------------------------------|
| 7-0 | PDAC_B | R/W  | 0h    | LED DAC B setting<br>00h to FFh = 0mV to 300mV |

Product Folder Links: TPS8804



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS8804 supports a variety of smoke alarm platforms, including single-wave or dual-wave photoelectric smoke and CO detection.

## **8.2 Typical Application**



Figure 8-1. Dual-Wave Photoelectric Smoke and CO Detector



#### 8.2.1 Design Requirements

In this example, a smoke alarm requires the following:

- 100 MΩ photoamplifier transconductance with sub-nanoamp detection
- 100 mA IR LED current with 1-mA/°C temperature compensation
- 50mA blue LED current with 0.1mA/°C temperature compensation

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Photo Amplifier Component Selection

To meet the 100-M $\Omega$  photoamplifier transconductance requirement, set the gain stage to 35x with PGAIN = 11. Because the application requires sub-nanoamp current detection, reference the photo amplifier to PREF and set PREF SEL = 1. This reference offsets the input stage output by 50 mV and offsets the gain stage output by 225 mV. Because the application uses PREF, the gain stage amplification reduces to 32.25x. Divide 100 MΩ by 32.25x to get 3.1 M $\Omega$ . The gain is distributed across two resistors, therefore use a resistor with a value of approximately 1.55 M $\Omega$ . A 1.5-M $\Omega$  resistor is selected. The achieved transconductance is 96.8 M $\Omega$ . Use 10-pF of compensation capacitance in parallel with the 1.5-M $\Omega$  resistors. Use an oscilloscope with averaging to verify the photo amplifier is quickly settling but not overshooting. If the photo amplifier has overshoot, increase the compensation capacitance. If the photo amplifier is settling slowly, decrease the compensation capacitance.

#### 8.2.2.2 LED Driver Component Selection

The LED current depends on the TEMPCO bits, PDAC register and CSA and CSB resistors. Changing any of these values affects the LED current and temperature compensation. The following method selects the TEMPCO, PDAC, and CSA resistor value based on the required LED current and temperature compensation. The 100-mA LED current and 1 mA/°C temperature compensation is used as an example for LED A. Repeat the process for LED B.

- 1. Determine the room temperature current and temperature compensation required by the application.
  - 100mA and 1mA/°C is required by the design.
- 2. Calculate the compensation in percentage per degree by dividing the compensation coefficient by the current and multiplying by 100.
  - 1 mA/°C divided by 100 mA is 1%/°C.
- 3. Use Table 8-1 or Table 8-2 to select a TEMPCO setting which contains the required compensation. If the required compensation is in two ranges, use the range with a higher TEMPCO setting. If the required temperature coefficient is not in any of the ranges, choose the TEMPCO and PDAC setting closest to the required temperature coefficient, then go to step 5.
  - 1%/°C is between the mimumum and maximum for TEMPCO = 11.
- 4. Calculate the target CSA voltage. Divide the driver temperature coefficient [mV/°C] by the desired temperature coefficient [%/°C] and multiply by 100.
  - 1.040 mV/°C divided by 1 %/°C is 104 mV.
- 5. Calculate the CSA resistor by dividing the target CSA voltage by the required current and subtracting 0.1 Ω for internal resistance.
  - 104 mV divided by 100 mA is 1.04  $\Omega$ . Subtract 0.1  $\Omega$  to get 0.94  $\Omega$ .
- 6. Select the closest available resistor and calculate the final CSA voltage by multiplying the required current by the total resistance (external and internal).
  - Use a 0.92  $\Omega$  resistor. Multiply 100 mA and 1.02  $\Omega$  to get 102mV CSA voltage.
- 7. Calculate the PDAC value by subtracting the final CSA voltage by the specified CSA voltage at PDAC = 0x00 and dividing the result by 1.176 mV (the DAC LSB, equal to 300 mV divided by 255).
  - 102 mV minus 79 mV is 23 mV, divided by 1.176 mV is 20. Write 0x14 to the PDAC register.
- 8. Calibrate the PDAC value. If using the LED A driver, read the CSA BIN register bits and add 0x11 if CSA BIN=00b, add 0x06 if CSA BIN=01b, subtract 0x06 if CSA BIN=10b, or subtract 0x11 if CSA\_BIN=11b. The CSA\_BIN value varies from unit to unit and must be read on each unit calibrated using this method. Alternatively, measure the CSA or CSB voltage using the MCU ADC and adjust PDAC accordingly.
  - The microcontroller reads that a unit has CSA\_BIN=01b. 0x20 is written to PDAC\_A.

Product Folder Links: TPS8804

Table 8-1. Temperature Coefficients for Each TEMPCOA and DAC\_A Setting

| Table 6-1. Temperature coefficients for Each TemperoA and DAC_A Setting |                               |                                 |                                |                         |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------|-------------------------------|---------------------------------|--------------------------------|-------------------------|--|--|--|--|--|--|--|
| Register Setting                                                        | CSA Voltage [mV],<br>T = 27°C | Temperature Coefficient [mV/°C] | Temperature Coefficient [%/°C] | Coefficient Information |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 11,<br>PDAC_A = 0x00                                     | 79                            | 1.040                           | 1.316%                         | Max for TEMPCO = 11b    |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 11,<br>PDAC_A = 0xFF                                     | 376                           | 1.040                           | 0.277%                         | Min for TEMPCO = 11b    |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 10,<br>PDAC_A = 0x00                                     | 188                           | 0.693                           | 0.369%                         | Max for TEMPCO = 10b    |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 10,<br>PDAC_A = 0xFF                                     | 484                           | 0.693                           | 0.143%                         | Min for TEMPCO = 10b    |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 01,<br>PDAC_A = 0x00                                     | 277                           | 0.416                           | 0.150%                         | Max for TEMPCO = 01b    |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 01,<br>PDAC_A = 0xFF                                     | 572                           | 0.416                           | 0.073%                         | Min for TEMPCO = 01b    |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 00,<br>PDAC_A = 0x00                                     | 299                           | 0.347                           | 0.116%                         | Max for TEMPCO = 00b    |  |  |  |  |  |  |  |
| TEMPCOA[1:0] = 00,<br>PDAC_A = 0xFF                                     | 593                           | 0.347                           | 0.059%                         | Min for TEMPCO = 00b    |  |  |  |  |  |  |  |

Table 8-2. Temperature Coefficients for Each TEMPCOB and DAC\_B Setting

| Table 6 2: Temperature decinicions for Each TEMP GOD and DAG_B detaing |                            |                                 |                                |                         |  |  |  |  |  |  |
|------------------------------------------------------------------------|----------------------------|---------------------------------|--------------------------------|-------------------------|--|--|--|--|--|--|
| Register Setting                                                       | CSB Voltage [mV], T = 27°C | Temperature Coefficient [mV/°C] | Temperature Coefficient [%/°C] | Coefficient Information |  |  |  |  |  |  |
| TEMPCOB[1:0] = 11,<br>PDAC_B = 0x00                                    | 81                         | 1.040                           | 1.284%                         | Max for TEMPCO = 11b    |  |  |  |  |  |  |
| TEMPCOB[1:0] = 11,<br>PDAC_B = 0xFF                                    | 379                        | 1.040                           | 0.272%                         | Min for TEMPCO = 11b    |  |  |  |  |  |  |
| TEMPCOB[1:0] = 10,<br>PDAC_B = 0x00                                    | 189                        | 0.693                           | 0.369%                         | Max for TEMPCO = 10b    |  |  |  |  |  |  |
| TEMPCOB[1:0] = 10,<br>PDAC_B = 0xFF                                    | 486                        | 0.693                           | 0.143%                         | Min for TEMPCO = 10b    |  |  |  |  |  |  |
| TEMPCOB[1:0] = 01,<br>PDAC_B = 0x00                                    | 277                        | 0.416                           | 0.150%                         | Max for TEMPCO = 01b    |  |  |  |  |  |  |
| TEMPCOB[1:0] = 01,<br>PDAC_B = 0xFF                                    | 572                        | 0.416                           | 0.073%                         | Min for TEMPCO = 01b    |  |  |  |  |  |  |
| TEMPCOB[1:0] = 00,<br>PDAC_B = 0x00                                    | 299                        | 0.347                           | 0.116%                         | Max for TEMPCO = 00b    |  |  |  |  |  |  |
| TEMPCOB[1:0] = 00,<br>PDAC_B = 0xFF                                    | 594                        | 0.347                           | 0.059%                         | Min for TEMPCO = 00b    |  |  |  |  |  |  |

Use the same procedure for the blue LED, requiring 50 mA and 0.1 mA/°C, to calculate TEMPCOB = 10, RCSB =  $6.8 \Omega$ , VCSB = 345 mV, PDAC\_B =  $0.85 \Omega$  (before calibration).

The two drivers are identical, except for the CSA\_BIN code to improve the accuracy of the LED\_A driver for IR LEDs. Connect the IR LED to the LED A driver and the blue LED to the LED B driver in multi-wave systems.

#### 8.2.2.3 LED Voltage Supply Selection

Each of the LED anodes must have enough voltage to forward bias the LED, regulate the CSA and CSB voltage, and exceed the driver dropout voltage requirement from DINA to CSA and DINB to CSB. A typical IR LED at 100 mA has 1.5-V forward voltage. The LED driver dropout voltage at 100 mA is 300 mV. With the CSA voltage set to 100 mV, the dropout voltage of 300 mV, and forward voltage of 1.5 V, at least 1.9 V must be applied to the IR LED anode for current regulation. Connect the IR LED anode to LEDLDO and set LEDLDO\_EN = 1 to charge the IR LED anode capacitor.

A typical blue LED at 50 mA has 4 V forward voltage. For the blue LED, the CSB voltage is 340 mV, the dropout voltage is 300 mV, and the forward voltage is 4 V. Supply over 4.64 V to the anode for the duration of the LED pulse. With a 47  $\mu$ F capacitor derated to 30  $\mu$ F, 100  $\mu$ S LED pulse, the anode voltage drops by 170 mV.

Thus, the capacitor must be charged to 4.81 V. If the VCC voltage is between 5 V and 6 V, connect the blue LED anode to VCC through a 1-k $\Omega$  resistor. If VCC is between 6 V and 15 V, connect the blue LED anode to LEDLDO and set LEDLDO\_EN = 1 to charge the blue LED anode capacitor. The LED LDO has a diode voltage drop between the VSLC voltage and LEDLDO voltage. The LEDLDO prevents the DINA pin from exceeding its recommended operating limit of 11.5 V.

### 8.2.2.4 Regulator Component Selection

To stabilize the output voltage on each regulator, install 1- $\mu$ F capacitors on VINT, VMCU, and PLDO. Connect the MCUSEL pin to GND to set the MCU LDO voltage to 1.8V. The MCU LDO can be set to other voltages by changing the MCUSEL pin connection. Connect the MCUSEL pin to GND through a 1 nF capacitor to set the MCU LDO voltage to 3.3 V. Connect MCUSEL to VINT to set the MCU LDO to 2.5 V. Connect MCUSEL to GND with a 620- $\Omega$  resistor to set the MCU LDO to 1.5 V.

## 8.2.3 Application Curves

All curves use the schematics shown in Figure 8-1. The photo amplifier curves do not have the 470 k $\Omega$  PREF resistor installed.



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



## 9 Power Supply Recommendations

A 4.5-V to 15-V power supply is recommended on VCC and VSLC. If a blue LED is used with the LED driver, higher voltage may be required. Ensure the power supply can tolerate transient currents caused by the LED driver. A supply capable of 5 mA average current is generally sufficient. Ensure the power supply's rise time is less than 100 ms.



#### 10 Layout

## 10.1 Layout Guidelines

These blocks require careful layout placement:

- Photo amplifier
- CO amplifier
- · Ground plane and traces

#### 10.1.1 Photo Amplifier Layout

The photo amplifier is a very sensitive analog block in the TPS8804 device. Minimal trace lengths must be used to connect the photodiode and relevant external components to PDP, PDN, PDO, PREF and AGND. It is recommended to shield the PDP, PDN, PDO, and PREF traces with the AGND plane.

## 10.1.2 CO Amplifier Layout

Similar to the photo amplifier, the CO amplifier is very sensitive to noise. Connect the CO electrochemical sensor close to the TPS8804 device and shield the COP, CON, and COO traces with the AGND plane.

## 10.1.3 Ground Plane Layout

Connect AGND and DGND to the ground plane. Ensure there is a short path from AGND to DGND. Route PGND and its associated blocks (LED driver, SLC transmitter) separately from the ground plane. Connect PGND to AGND at a single point near the IC.

## 10.2 Layout Example



Figure 10-1. Photo Amplifier Layout

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



Figure 10-2. CO Amplifier Layout





Figure 10-3. Ground Layout

## 11 Device and Documentation Support

## 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS8804

Submit Document Feedback

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS8804DCPR           | Active     | Production    | HTSSOP (DCP)   38 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | TPS8804DCP       |
| TPS8804DCPR.A         | Active     | Production    | HTSSOP (DCP)   38 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | TPS8804DCP       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS8804DCPR | HTSSOP          | DCP                | 38 | 2000 | 330.0                    | 16.4                     | 6.75       | 10.1       | 1.8        | 12.0       | 16.0      | Q1               |
| TPS8804DCPR | HTSSOP          | DCP                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS8804DCPR | HTSSOP       | DCP             | 38   | 2000 | 353.0       | 353.0      | 32.0        |
| TPS8804DCPR | HTSSOP       | DCP             | 38   | 2000 | 367.0       | 367.0      | 38.0        |

4.4 x 9.7, 0.5 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



www.ti.com

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated