TPS7H2221-SEP SLVSGP1A - AUGUST 2022 - REVISED OCTOBER 2022 # TPS7H2221-SEP Radiation Tolerant 5.5-V, 1.25-A, 115-mΩ Load Switch #### 1 Features - Vendor item drawing available, VID V62/22609 - Total ionizing dose (TID) characterized to 30 krad(Si) - TID RLAT (radiation lot acceptance testing) for every wafer lot to 20 krad(Si) - Single-event effects (SEE) characterized - Single-event latch-up (SEL), single-event burnout (SEB) and single-event gate rupture (SEGR) immune to effective linear energy transfer (LET<sub>FFF</sub>) of 43 MeV– cm<sup>2</sup>/mg. - Single-event transient (SET) and single-event functional interrupt (SEFI) characterized to LET<sub>FFF</sub> of 43 MeV– cm<sup>2</sup>/mg. - Input operating voltage range (V<sub>IN</sub>): 1.6 to 5.5 V - Recommended continuous current (I<sub>MAX</sub>): 1.25 A - On-resistance (R<sub>ON</sub>): - 116 mΩ (typ.) at V<sub>IN</sub> = 5 V - 115 m $\Omega$ (typ.) at $V_{IN}$ = 3.3 V - 133 mΩ (typ.) at V<sub>IN</sub> = 1.8 V - Output short protection (I<sub>SC</sub>): 3 A (typ.) - Low power consumption: - ON state (I<sub>Q</sub>): 8.3 μA (typ.) - OFF state (I<sub>SD</sub>): 3 nA (typ.) - Slow turn ON timing to limit inrush current (t<sub>ON</sub>): - t<sub>ON</sub> at 5 V = 1.68 ms at 3.61 mV/ $\mu$ s - t<sub>ON</sub> at 3.3 V = 1.51 ms at 2.91 mV/ $\mu$ s - t<sub>ON</sub> at 1.8 V = 1.32 ms at 2.15 mV/μs - Adjustable output discharge and fall time: - Internal QOD resistance = 9.2 $\Omega$ (typ.) at $V_{IN}$ = 3.3 V - Space Enhanced Plastic (SEP) - Controlled baseline - Gold bondwire - NiPdAu lead finish - One assembly and test site - One fabrication site - Military (–55°C to 125°C) temperature range - Extended product life cycle - Extended product-change notification (PCN) - Product traceability - Enhance mold compound for low outgassing ## 2 Applications - Space satellite power management and distribution - Radiation tolerant power tree applications - Enables switching power rails for controller power up and power down - Satellite electrical power systems (EPS) ## 3 Description The TPS7H2221-SEP device is a small, single channel load switch with controlled slew rate. The device contains an N-channel MOSFET that can operate over an input voltage range of 1.6 V to 5.5 V and can support a maximum continuous current of 1.25 A. The switch ON state is controlled by a digital input that is capable of interfacing directly with low-voltage control signals. When power is first applied, a Smart Pull Down is used to keep the ON pin from floating until system sequencing is complete. Once the pin is deliberately driven high (V<sub>ON</sub>>V<sub>IH</sub>), the Smart Pull Down will be disconnected to prevent unnecessary power loss. The TPS7H2221-SEP load switch is also selfprotected, meaning that it protects against short circuit events on the output of the device. The TPS7H2221-SEP is available in a standard SC-70 package characterized for operation over an ambient temperature range of -55°C to 125°C. | PART NUMBER <sup>(1)</sup> | GRADE | PACKAGE (2) | |----------------------------|------------------|-------------------------------------------------| | TPS7H2221MDCKTSEP | | SC-70 (6)<br>2.10 mm × 2.00 mm<br>Mass = 6.9 mg | | TPS7H2221EVM | Evaluation board | EVM | - For all available packages, see the orderable addendum at the end of the data sheet. - Dimensions and mass are nominal values. Typical Application Schematic # **Table of Contents** | 1 Features | 8.3 Feature Description15 | |---------------------------------------------------|--------------------------------------------------------| | 2 Applications1 | 8.4 Device Functional Modes16 | | 3 Description | 9 Application and Implementation17 | | 4 Revision History2 | 9.1 Application Information | | 5 Pin Configuration and Functions3 | 9.2 Typical Application17 | | 6 Specifications4 | 9.3 Application Curves19 | | 6.1 Absolute Maximum Ratings4 | 9.4 Power Supply Recommendations20 | | 6.2 ESD Ratings4 | 9.5 Layout20 | | 6.3 Recommended Operating Conditions4 | 10 Device and Documentation Support21 | | 6.4 Thermal Information4 | 10.1 Related Documentation21 | | 6.5 Electrical Characteristics4 | 10.2 Receiving Notification of Documentation Updates21 | | 6.6 Switching Characteristics6 | 10.3 Support Resources21 | | 6.7 Derating Curves6 | 10.4 Electrostatic Discharge Caution21 | | 6.8 Typical Characteristics8 | 10.5 Glossary21 | | 7 Parameter Measurement Information13 | 10.6 Export Control Notice21 | | 7.1 Test Circuit and Timing Waveforms Diagrams 13 | 10.7 Third-Party Products Disclaimer21 | | 8 Detailed Description14 | 11 Mechanical, Packaging, and Orderable | | 8.1 Overview14 | Information22 | | 8.2 Functional Block Diagram14 | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | Changes from Revision * (August 2022) to Revision A (September 2022) | | | | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--| | • | Updated marketing status from Advance Information to Initial Release | 1 | | | | • | Added links for VID data sheet, TID, SEE report. Updated the typical values for $t_{\text{ON}}$ at different $V_{\text{IN}}$ and | | | | | | R <sub>PD,QOD</sub> | 1 | | | | • | Added R <sub>PD,QOD</sub> typical values for V <sub>IN</sub> = 1.8 V, 3.3 V and 5 V | | | | | • | Added $t_{FALL}$ with $R_{OUT}$ =Open, $C_{OUT}$ =10 $\mu$ F, $R_{QOD}$ =100 $\Omega$ , $R_{OUT}$ =Open, $C_{OUT}$ =100 $\mu$ F and $R_{QOD}$ =0 $\Omega$ | 4 | | | | • | Added links to related documentation | 21 | | | # **5 Pin Configuration and Functions** Figure 5-1. DCK Package 6-Pin SC-70 (Top View) **Table 5-1. Pin Functions** | PIN | | I/O <sup>(1)</sup> | DESCRIPTION | |-----|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1/0 | DESCRIPTION | | 1 | IN | I | Switch input. | | 2 | GND | _ | Device ground. | | 3 | ON | I | Active high switch control input. Do not leave floating. | | 4 | NC | _ | No connect. This pin is not internally connected. It is recommended to connect this pin to GND to prevent charge buildup; however, this pin can also be left open or tied to any voltage between GND and IN. | | 5 | QOD | 0 | <ul> <li>Quick Output Discharge pin. This pin can be utilized in one of three ways:</li> <li>Placing an external resistor between V<sub>OUT</sub> and QOD</li> <li>Tying QOD directly to V<sub>OUT</sub> and using the internal resistor value (R<sub>PD</sub>)</li> <li>Disabling QOD by leaving pin floating</li> <li>See the Fall Time (t<sub>FALL</sub>) and Quick Output Discharge (QOD) section for more information.</li> </ul> | | 6 | OUT | 0 | Switch output. | (1) I = Input, O = Output, — = Other # **6 Specifications** ### 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------|------|-----|------| | V <sub>IN</sub> | Maximum Input Voltage Range (IN to GND) | -0.3 | 6 | V | | V <sub>OUT</sub> | Maximum Output Voltage Range (OUT to GND) | -0.3 | 6 | V | | V <sub>ON</sub> | Maximum ON Pin Voltage Range (ON to GND) | -0.3 | 6 | V | | $V_{QOD}$ | Maximum QOD Pin Voltage Range (QOD to GND) | -0.3 | 6 | V | | I <sub>MAX</sub> | Maximum Continuous Current | | 1.5 | А | | I <sub>PLS</sub> | Maximum Pulsed Current (ts=2 ms, 2% Duty Cycle) | | 2.5 | А | | TJ | Junction temperature | -55 | 150 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | TYP MAX | UNIT | |------------------|-----------------------------------|-----|---------|------| | V <sub>IN</sub> | Input Voltage Range (IN to GND) | 1.6 | 5.5 | | | V <sub>OUT</sub> | Output Voltage Range (OUT to GND) | 0 | 5.5 | V | | V <sub>ON</sub> | ON Voltage Range (ON to GND) | 0 | 5.5 | | | I <sub>MAX</sub> | Maximum Continuous Current | 0 | 1.25 | Α | | TJ | Junction temperature | -55 | 125 | °C | #### 6.4 Thermal Information | | | TPS7H2221-SEP | | |-----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC(1) | DCK (SC-70) | UNIT | | | | 6 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 237.7 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 173.7 | | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 93.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 74.4 | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 93.6 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: TPS7H2221-SEP # **6.5 Electrical Characteristics** Over $V_{IN}$ = 1.6 to 5.5 -V, $V_{ON} \ge V_{IH}$ , over the temperature range ( $T_A$ =-55 °C to 125 °C), unless otherwise specified. All voltage levels are reference to GND. | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------|------------------------------------------------------------|-------------------------|------|------|------|----------| | Input Supp | ly (VIN) | | | | | | | | | V 0: 10 1 | V <sub>OUT</sub> = Open, | 25 °C | | 8.3 | 15 | | | $I_{Q, VIN}$ | V <sub>IN</sub> Quiescent Current | V <sub>OUT</sub> = Open, | | | 8.7 | 20 | μA | | | V 01 11 0 1 | $V_{ON} \le V_{IL}, V_{OUT} = GND$ | 25 ℃ | | 3 | 20 | | | I <sub>SD, VIN</sub> | V <sub>IN</sub> Shutdown Current | V <sub>ON</sub> ≤ V <sub>IL</sub> , V <sub>OUT</sub> = GND | | | | 800 | nA | | ON-Resista | nce (RON) | | | | | | | | | | | -55 °C | | 90 | 150 | | | | | V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = -200 mA | 25 °C | | 116 | 150 | mΩ | | | | | 125 °C | | 150 | 200 | | | | | | -55 °C | | 89 | 150 | | | R <sub>ON</sub> | ON-State Resistance | V <sub>IN</sub> = 3.3 V, I <sub>OUT</sub> = -200 mA | 25 °C | | 115 | 150 | mΩ | | | | | 125 °C | | 150 | 250 | | | | | V <sub>IN</sub> = 1.8 V, I <sub>OUT</sub> = -200 mA | -55 °C | | 103 | 300 | | | | | | 25 °C | | 133 | 300 | - 1 | | | | | 125 °C | | 173 | 350 | | | Output Sho | rt Protection (ISC) | | | | | | | | | Chart Cinavit Commant Limit | V <sub>OUT</sub> ≤ V <sub>IN</sub> - 1.5 V | | | 3 | | Α | | I <sub>SC</sub> | Short Circuit Current Limit | V <sub>OUT</sub> ≤ V <sub>SC</sub> | | 30 | 512 | 900 | mA | | V <sub>SC</sub> | Output Short Detection Threshold | 25 ℃ | | 0.22 | 0.36 | 0.57 | V | | _ | Thermal Shutdown | Rising | | | 180 | | °C | | T <sub>SD</sub> | Thermal Shutdown | Falling | | | 145 | | | | Enable Pin | (ON) | | | | | | | | I <sub>ON</sub> | ON Pin Leakage | $V_{ON} \ge V_{IH}$ | | | | 100 | nA | | R <sub>PD, ON</sub> | Smart Pull Down Resistance | V <sub>ON</sub> ≤ V <sub>IL</sub> | | | 499 | | kΩ | | V <sub>IH,ON</sub> | ON Pin Input High (V <sub>IH</sub> Rising) | | | 1 | | | V | | $V_{IL,ON}$ | ON Pin Input Low (V <sub>IL</sub> Falling) | | | | | 0.35 | <b>v</b> | | Quick-outp | ut Discharge (QOD) | | | | | ' | | | | | V <sub>ON</sub> ≤ V <sub>IL</sub> | V <sub>IN</sub> = 1.8-V | | 45.4 | | | | $R_{PD, QOD}$ | QOD Pin Internal Discharge Resistance | | V <sub>IN</sub> = 3.3-V | | 8.5 | | Ω | | | | | V <sub>IN</sub> = 5-V | | 6 | | | ## 6.6 Switching Characteristics Unless otherwise noted, the typical characteristics in the following table apply to an input voltage of 3.3V, an ambient temperature of 25°C, $R_{QQD}$ = 0 $\Omega$ and a load of $C_{QUT}$ = 0.1 $\mu$ F, $R_{QUT}$ = 100 $\Omega$ . See Figure 7-2 | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|----------------------|---------------------------------|--------------------------------------------|-----|------|-----|-------| | | | V <sub>IN</sub> = 5.0 V | | | 1680 | | | | t <sub>ON</sub> | Turn ON Time | V <sub>IN</sub> = 3.3 V | | | 1510 | | μs | | | | V <sub>IN</sub> = 1.8 V | | | 1320 | | | | | | V <sub>IN</sub> = 5.0 V | | | 1120 | | | | t <sub>R</sub> | Output Rise Time | V <sub>IN</sub> = 3.3 V | | | 915 | | μs | | | | V <sub>IN</sub> = 1.8 V | | | 674 | | | | | | V <sub>IN</sub> = 5.0 V | | | 3.61 | | | | SR <sub>ON</sub> | Turn ON Slew Rate | V <sub>IN</sub> = 3.3 V | | | 2.91 | | mV/μs | | | | V <sub>IN</sub> = 1.8 V | | | 2.15 | | | | t <sub>OFF</sub> | Turn OFF Time | V <sub>IN</sub> = 1.8 V to 5.0V | $R_{OUT} = 100\Omega$ , $C_{OUT} = 0.1$ uF | | 5.22 | | μs | | | | | | | 9.6 | | μs | | | Output Fall Time (1) | | $C_{OUT}$ = 10uF, $R_{QOD}$ =0 $\Omega$ | | 0.35 | | ms | | t <sub>FALL</sub> | Output Fall Time (*) | R <sub>OUT</sub> = Open (2) | $C_{OUT}$ = 10uF, $R_{QOD}$ =100 $\Omega$ | | 3.12 | | ms | | | | | $C_{OUT} = 100uF; R_{QOD} = 0 \Omega$ | | 4.3 | | ms | <sup>(1)</sup> Output may not discharge completely if QOD is not connected to V<sub>OUT</sub> ## **6.7 Derating Curves** Figure 6-1. Estimated Life Rating Due to Electromigration vs Junction Temperature at 50% Duty Cycle Submit Document Feedback <sup>(2)</sup> See the *Timing Application* section for information on how R<sub>OUT</sub> and C<sub>OUT</sub> affect Fall Time. Figure 6-2. Estimated Life Rating Due to Electromigration vs Junction Temperature at 100% Duty Cycle ## **6.8 Typical Characteristics** Figure 6-9. Turn ON Time vs Input Voltage Figure 6-10. Rise Time vs Input Voltage Figure 6-11. Output Slew Rate vs Input Voltage Figure 6-12. Turn ON Time vs Input Voltage Across **Load Capacitance** Figure 6-13. Rise Time vs Input Voltage Across **Load Capacitance** Figure 6-14. Slew Rate vs Input Voltage Across **Load Capacitance** ## 7 Parameter Measurement Information # 7.1 Test Circuit and Timing Waveforms Diagrams - A. Rise and fall times of the control signal are 100 ns. - B. Turn-off times and fall times are dependent on the time constant at the load. For the TPS7H2221-SEP, the internal pull-down resistance QOD is enabled when the switch is disabled. When QOD is connected to OUT using a resistor ( $R_{QOD}$ ), the time constant is ( $R_{QOD} + R_{PD,QOD} || R_{OUT}$ ) × $C_{OUT}$ . Figure 7-1. Test Circuit Figure 7-2. Timing Waveforms ## **8 Detailed Description** ### 8.1 Overview The TPS7H2221-SEP device is a 5.5-V, 1.25-A load switch in a 6-pin SOT-23 package. To reduce voltage drop for low voltage and high current rails, the device implements a low resistance N-channel MOSFET that reduces the drop out voltage across the device. The TPS7H2221-SEP device has a slow slew rate, which helps reduce or eliminate power supply droop because of large inrush currents during power up. Furthermore, the device features a Quick-Output-Discharge (QOD) pin, which allows the configuration of the discharge rate of $V_{OUT}$ once the switch is disabled. During shutdown, the device has very low leakage currents, thereby reducing unnecessary leakages for downstream devices during standby. Integrated control logic, driver, charge pump, and output discharge FET eliminates the need for any external components, which reduces solution size and bill of materials (BOM) count. The TPS7H2221-SEP load switch is also self-protected, meaning that it will protect from short circuit events on the output of the device. It also has thermal shutdown to prevent thermal runaway. ### 8.2 Functional Block Diagram Submit Document Feedback ### 8.3 Feature Description **Table 8-1. Smart-ON Pull Down** | VON | PULL DOWN | |----------------------|--------------| | ≤ V <sub>IL,ON</sub> | Connected | | ≥ V <sub>IH,ON</sub> | Disconnected | #### 8.3.1 On and Off Control The ON pin controls the state of the switch. The ON pin is compatible with standard CMOS logic threshold so it can be used in a wide variety of applications. When power is first applied to $V_{IN}$ a Smart Pull Down is used to keep the ON pin from floating until the system sequencing is complete. Once the ON pin is deliberately driven high ( $\geq V_{IH,ON}$ ), the Smart Pull Down is disconnected to prevent unnecessary power loss. See Table 8-1 to determine the state of the ON Pin Smart Pull Down state as function of ON pin voltage. ## 8.3.2 Output Short Circuit Protection (I<sub>SC</sub>) The device will limit current to the output in case of output shorts. When a short occurs, the large $V_{IN}$ to $V_{OUT}$ voltage drop causes the switch to limit the output current ( $I_{SC}$ ). When the output is below the hard short threshold ( $V_{SC}$ ), a lower limit is used to minimize the power dissipation while the fault is present. The device will continue to limit the current until it reaches thermal shutdown temperature. At this time, the device will turn off until its temperature has lowered by the thermal hysteresis (35°C typical) before turning on again. Figure 8-1. Output Short Circuit Current Limit ### 8.3.3 Fall Time (t<sub>FALL</sub>) and Quick Output Discharge (QOD) The TPS7H2221-SEP device includes a QOD pin that can be configured in one of three ways: - QOD pin shorted to V<sub>OUT</sub> pin. Using this method, after the switch becomes disabled the discharge rate is controlled with the value of the internal resistance QOD (R<sub>PD QOD</sub>). - QOD pin connected to V<sub>OUT</sub> pin using an external resistor R<sub>QOD</sub>. After the switch becomes disabled, the discharge rate is controlled by the value of the total discharge resistance. To adjust the total discharge resistance, Equation 1 can be used: $$R_{DIS} = R_{PD,QOD} + R_{QOD} \tag{1}$$ #### where: - $R_{DIS}$ is the total output discharge resistance ( $\Omega$ ) - $-R_{PD,QOD}$ (6 $\Omega$ typ.) is the internal pulldown resistance ( $\Omega$ ) - R<sub>QOD</sub> is the external resistance placed between the V<sub>OUT</sub> and QOD pins (Ω) - QOD pin is unused and left floating. Using this method, there will be no quick output discharge functionality and the output will remain floating after the switch is disabled. The fall times of the device depend on many factors including the total discharge resistance ( $R_{DIS}$ ) and the output capacitance ( $C_{OUT}$ ). To calculate the approximate fall time of $V_{OUT}$ use Equation 2. $$t_{FALL} = 2.2 \times (R_{DIS} \parallel R_{OUT}) \times C_{OUT}$$ (2) #### where: - t<sub>FALL</sub> is the output fall time from 90% to 10% (μs) - $R_{DIS}$ is the total QOD + $R_{QOD}$ resistance ( $\Omega$ ) - R<sub>OUT</sub> is the output load resistance (Ω) - $C_{OUT}$ is the output load capacitance ( $\mu F$ ) ### 8.3.3.1 QOD When System Power is Removed The adjustable QOD can be used to control the power down sequencing of a system even when the system power supply is removed. When the power is removed, the input capacitor discharges at $V_{IN}$ . Past a certain $V_{IN}$ level, the strength of the $R_{PD}$ will be reduced. If there is still remaining charge on the output capacitor, this will result in longer fall times. For further information regarding this condition, see the Setting Fall Time for Shutdown Power Sequencing section. #### 8.4 Device Functional Modes Table 8-2 describes the connection of the $V_{OUT}$ pin depending on the logical state of the ON pin as well as the various QOD pin configurations. Table 8-2. V<sub>OUT</sub> Connection | ON | QOD CONFIGURATION | V <sub>OUT</sub> | |------|-------------------------------------------------|-----------------------------------------------------------| | Low | QOD pin connected to VOUT with R <sub>QOD</sub> | Pull-down with (R <sub>PD, QOD</sub> + R <sub>QOD</sub> ) | | Low | QOD pin tied to VOUT directly | Pull-down with (R <sub>PD, QOD</sub> ) | | Low | QOD pin left open | Floating | | High | N/A | V <sub>IN</sub> | Submit Document Feedback # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information This section highlights some of the design considerations when implementing this device in various applications. ## 9.2 Typical Application This typical application demonstrates how the TPS7H2221-SEP devices can be used to power downstream modules. Figure 9-1. Typical Application Schematic #### 9.2.1 Design Requirements For this design example, use the values listed in Design Parameters as the design parameters: **Table 9-1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | | | | |---------------------------------------------|---------------|--|--|--| | Input voltage (V <sub>IN</sub> ) | 3.3 V | | | | | Load current resistance (R <sub>OUT</sub> ) | 1 kΩ | | | | | Load capacitance (C <sub>OUT</sub> ) | 47 μF | | | | | Minimum fall time (t <sub>F</sub> ) | 40 ms | | | | | Maximum inrush current (I <sub>RUSH</sub> ) | 150 mA | | | | ### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Limiting Inrush Current Use Equation 3 to find the maximum slew rate value to limit inrush current for a given capacitance: (Slew Rate) = $$I_{RUSH} \div C_{OUT}$$ (3) #### where - I<sub>INRUSH</sub> = maximum acceptable inrush current (mA) - C<sub>OUT</sub> = capacitance on V<sub>OUT</sub> (μF) - Slew Rate = Output Slew Rate during turn on (mV/µs) Based on Equation 3, the required slew rate to limit the inrush current to 150 mA is 3.2 mV/ $\mu$ s. The TPS7H2221-SEP has a slew rate of 2.3 mV/ $\mu$ s, so the inrush current will be below 150 mA. #### 9.2.2.2 Setting Fall Time for Shutdown Power Sequencing Microcontrollers and processors often have a specific shutdown sequence in which power must be removed. Using the adjustable Quick Output Discharge function of the TPS7H2221-SEP device, adding a load switch to each power rail can be used to manage the power down sequencing. To determine the QOD values for each load switch, first confirm the power down order of the device you wish to power sequence. Be sure to check if there are voltage or timing margins that must be maintained during power down. Once the required fall time is determined, the maximum external discharge resistance (R<sub>DIS</sub>) value can be found using Equation 2: $$t_{\text{FALL(min)}} = 2.2 \times (R_{\text{DIS}} \parallel R_{\text{OUT}}) \times C_{\text{OUT}}$$ (4) $$R_{DIS(min)} = 630 \Omega \tag{5}$$ Equation 1 can then be used to calculate the R<sub>QOD</sub> resistance needed to achieve a particular discharge value: $$R_{DIS} = QOD + R_{QOD}$$ (6) $$R_{QOD} = 624 \Omega \tag{7}$$ To ensure a fall time greater than, choose an $R_{QQD}$ value greater than 624 $\Omega$ . ## 9.2.2.3 Application Curves Figure 9-2. Fall Time ( $R_{QOD} = 1 \text{ k}\Omega$ ) # 9.3 Application Curves Figure 9-3. Fall Time ( $R_{QOD} = 1 \text{ k}\Omega$ ) $R_{OUT} = 1 k\Omega$ $R_{OUT} = 1 k\Omega$ # 9.4 Power Supply Recommendations The device is designed to operate with a $V_{IN}$ range of 1.6 V to 5.5 V. The $V_{IN}$ power supply must be well regulated. The power supply must be able to withstand all transient load current steps. In most situations, using an minimum input capacitance ( $C_{IN}$ ) of 1 $\mu$ F is sufficient to prevent the supply voltage from dipping when the switch is turned on. In cases where the power supply is slow to respond to a large transient current or large load current step, additional bulk capacitance may be required on the input. #### 9.5 Layout ## 9.5.1 Layout Guidelines For best performance, all traces must be as short as possible. To be most effective, the input and output capacitors must be placed close to the device to minimize the effects that parasitic trace inductances may have on normal operation. Using wide traces for IN, OUT, and GND helps minimize the parasitic electrical effects. ### 9.5.2 Layout Example Figure 9-4. Recommended Board Layout Submit Document Feedback # 10 Device and Documentation Support #### 10.1 Related Documentation For related documentation see the following: - Texas Intruments, TPS7H2221-SEP Total Ionizing Dose (TID) - Texas Intruments, TPS7H2221-SEP Single-Event Effects (SEE) Test Report - Texas Intruments, TPS7H2221-SEP Neutron Displacement Damage (NDD) Characterization - Texas Intruments, TPS7H2221-SEP Evaluation Module (EVM) - Texas Intruments, TPS7H2221-SEP PSpice Transient Model - Texas Intruments, Basics of Load Switches ### 10.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 10.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10.6 Export Control Notice Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws. #### 10.7 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 8-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TPS7H2221MDCKTSEP | Active | Production | SC70 (DCK) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | | | TPS7H2221MDCKTSEP.A | Active | Production | SC70 (DCK) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | | | V62/22609-01XE | Active | Production | SC70 (DCK) 6 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Nov-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` ' | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|------|--------------------|---|-----|--------------------------|--------------------------|------|------------|------------|------------|-----------|------------------| | TPS7H2221MDCKTSEP | SC70 | DCK | 6 | 250 | 180.0 | 8.4 | 2.47 | 2.3 | 1.25 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Nov-2022 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------------|--------------|-----------------|------|-----|-------------|------------|-------------| | ı | TPS7H2221MDCKTSEP | SC70 | DCK | 6 | 250 | 202.0 | 201.0 | 28.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. 4. Falls within JEDEC MO-203 variation AB. SMALL OUTLINE TRANSISTOR NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated