







**TPS7A53A-Q1** SBVS412A - NOVEMBER 2022 - REVISED DECEMBER 2022

# TPS7A53A-Q1 3-A, High-Accuracy, Automotive-Grade, Low-Noise, LDO Voltage Regulator

# 1 Features

Texas

INSTRUMENTS

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1:  $-40^{\circ}C \le T_A \le +125^{\circ}C$
  - HBM ESD classification level 2
  - CDM ESD classification level C4A
- Extended junction temperature  $(T_1)$  range: – –40°C to +150°C
- Input voltage range:
  - IN: V<sub>IN</sub> + V<sub>DO</sub> to 6.0 V
  - BIAS: V<sub>OUT</sub> + V<sub>DO(BIAS)</sub> to 6.0 V
- Low dropout: 130 mV at 3 A
- Output voltage noise: 5.6  $\mu V_{RMS}$
- Accuracy over line, load, and temperature:
- 1.3% (max) · Power-supply ripple rejection:
- 40 dB at 500 kHz
- Adjustable soft-start inrush control
- Open-drain power-good (PG) output
- Package:
  - 4-mm × 4-mm, 20-pin WQFN with wettable flanks and high CTE (12 ppm/°C) mold compound

# 2 Applications

- **Telematic control units**
- Infotainment and clusters
- Imaging radar



**Powering RF Components** 

## **3 Description**

The TPS7A53A-Q1 is a low-noise (5.6 µV<sub>RMS</sub>), lowdropout linear regulator (LDO) capable of sourcing 3 A with only 130 mV of dropout.

The combination of low noise (5.6  $\mu V_{RMS}$ ), high PSRR, and high output current capability makes the TPS7A53A-Q1 designed for powering noise-sensitive components, such as those found in radar power and infotainment applications. The high performance of this device limits power-supply-generated phase noise and clock jitter, making this device useful for powering RF amplifiers, radar sensors, and chipsets. Specifically, signal chain components benefit from the high-performance of the device. The TPS7A53A-Q1 is available with a wettable flanks option to facilitate optical inspection.

For digital loads [such as application-specific integrated circuits (ASICs), field-programmable gate arrays (FPGAs), and digital signal processors (DSPs)] that require low-input, low-output (LILO) voltage operation, the exceptional accuracy (1.3% over load and temperature), remote sensing, excellent transient performance, and soft-start capabilities of the TPS7A53A-Q1 provide optimal system performance.

The versatility of the TPS7A53A-Q1 makes the device a component of choice for many demanding applications.

| PART NUMBER | BODY SIZE (NOM)                       |                   |  |  |  |  |  |
|-------------|---------------------------------------|-------------------|--|--|--|--|--|
| TPS7A53A-Q1 | RTJ (WQFN, 20)<br>with wettable flank | 4.00 mm × 4.00 mm |  |  |  |  |  |

aleana Infamatian(1)

For all available packages, see the package option (1) addendum at the end of the data sheet.



Spectral Noise Density vs Frequency and Output Current



# **Table of Contents**

| 1 Features                            |
|---------------------------------------|
| 4 Revision History2                   |
| 5 Pin Configuration and Functions     |
| 6 Specifications4                     |
| 6.1 Absolute Maximum Ratings4         |
| 6.2 ESD Ratings4                      |
| 6.3 Recommended Operating Conditions4 |
| 6.4 Thermal Information5              |
| 6.5 Electrical Characteristics5       |
| 6.6 Typical Characteristics7          |
| 7 Detailed Description                |
| 7.1 Overview                          |
| 7.2 Functional Block Diagram13        |
| 7.3 Feature Description14             |

| 7.4 Device Functional Modes                         | 17 |
|-----------------------------------------------------|----|
| 8 Application and Implementation                    | 18 |
| 8.1 Application Information                         | 18 |
| 8.2 Typical Application                             |    |
| 8.3 Power Supply Recommendations                    | 23 |
| 8.4 Layout                                          | 23 |
| 9 Device and Documentation Support                  |    |
| 9.1 Documentation Support                           | 25 |
| 9.2 Receiving Notification of Documentation Updates | 25 |
| 9.3 Support Resources                               | 25 |
| 9.4 Trademarks                                      |    |
| 9.5 Electrostatic Discharge Caution                 | 25 |
| 9.6 Glossary                                        |    |
| 10 Mechanical, Packaging, and Orderable             |    |
| Information                                         | 25 |
| 10.1 Mechanical Data                                |    |
|                                                     |    |

# **4 Revision History**

| Cł | nanges from Revision * (November 2022) to Revision A (December 2022) | Page |
|----|----------------------------------------------------------------------|------|
| •  | Changed document status from Advance Information to Production Data  | 1    |



## **5** Pin Configuration and Functions



Figure 5-1. RTJ Package (Fixed), 4-mm × 4-mm, 20-Pin WQFN (Top View)

### Table 5-1. Pin Functions

| PIN           |                                |      |                                                                                                                                                                                                                                                                                                                                                                                            |  |
|---------------|--------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME          | RTJ<br>(Fixed)                 | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                |  |
| BIAS          | 12                             | I    | BIAS supply voltage. This pin enables the use of low-input voltage, low-output (LILO) voltage conditions (that is, $V_{IN} = 1.3 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ ) to reduce power dissipation across the die. Using a BIAS voltage improves dc and ac performance for $V_{IN} \le 2.2 \text{ V}$ . A 0.1- $\mu$ F capacitor or larger must be connected between this pin and ground. |  |
| EN            | 14                             | I    | Enable pin. Driving this pin to logic high enables the device; driving this pin to logic low disables the device.<br>If enable functionality is not required, this pin must be connected to IN or BIAS.                                                                                                                                                                                    |  |
| FB            | _                              | I    | Feedback pin connected to the error amplifier. Although not required, a 10-nF, feed-forward capacitor from FB to OUT (as close to the device as possible) maximizes ac performance. Using a feed-forward capacitor can disrupt PG (power-good) functionality.                                                                                                                              |  |
| GND           | 8                              | _    | Ground pin. This pin must be connected to ground and the thermal pad with a low-impedance connection.                                                                                                                                                                                                                                                                                      |  |
| IN            | 15-17                          | I    | Input supply voltage pin. A 1- $\mu$ F or larger ceramic capacitor (0.5 $\mu$ F or greater of capacitance) from IN to ground reduces the impedance of the input supply. Place the input capacitor as close to the input as possible.                                                                                                                                                       |  |
| NC            | 3, 5, 6, 7,<br>9, 10,11,<br>18 | _    | No internal connection.                                                                                                                                                                                                                                                                                                                                                                    |  |
| SS            | 13                             | _    | Noise-reduction and soft-start pin. Connecting an external capacitor between this pin and ground enables the soft-start function.                                                                                                                                                                                                                                                          |  |
| OUT           | 1, 19, 20                      | 0    | Regulated output pin. A 10- $\mu$ F or larger ceramic capacitor (5 $\mu$ F or greater of capacitance) from OUT to ground is required for stability and must be placed as close to the output as possible. Minimize the impedance from the OUT pin to the load.                                                                                                                             |  |
| PG            | 4                              | 0    | Active-high, power-good pin. An open-drain output indicates when the output voltage reaches V <sub>IT(PG)</sub> of the target. The use of a feed-forward capacitor can disrupt PG (power-good) functionality.                                                                                                                                                                              |  |
| SNS           | 2                              | I    | Sense pin connected to the error amplifier.                                                                                                                                                                                                                                                                                                                                                |  |
| Thermal pad — |                                | _    | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to GND.                                                                                                                                                                                                                                                                                      |  |



## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                               | MIN                | MAX                   | UNIT |
|-------------|-------------------------------|--------------------|-----------------------|------|
|             | IN, BIAS, PG, EN              | -0.3               | 6.5                   | V    |
| Voltage     | OUT                           | -0.3               | V <sub>IN</sub> + 0.3 | V    |
|             | SS, FB                        | -0.3               | 6.5                   | V    |
| Current     | OUT                           | Internally limited |                       | mA   |
| Current     | PG (sink current into device) | 0                  | 1.5                   |      |
| Temperature | Junction, T <sub>J</sub>      | -40                | 150                   | °C   |
| remperature | Storage, T <sub>stg</sub>     | -55                | 150                   | C    |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                                            |                                                            | VALUE | UNIT |
|--------------------|--------------------------------------------|------------------------------------------------------------|-------|------|
| V                  | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup>    | ±2000 | V    |
| V <sub>(ESD)</sub> |                                            | Charged device model (CDM), per AEC specification Q100-011 | ±500  | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                               | MI                                            | NOM  | MAX                               | UNIT |
|-------------------|-----------------------------------------------|-----------------------------------------------|------|-----------------------------------|------|
| V <sub>IN</sub>   | Input supply voltage                          | V <sub>OUT</sub> + V <sub>D</sub> (IN         |      | 6.0                               | V    |
| V <sub>EN</sub>   | Enable supply voltage                         |                                               |      | 6.0                               | V    |
| V <sub>BIAS</sub> | BIAS supply voltage                           | V <sub>OUT</sub> + V <sub>D</sub><br>(BIAS)(1 | }    | 6.0                               | V    |
| V <sub>OUT</sub>  | Output voltage                                | 0.4                                           | 3    | V <sub>IN</sub> - V <sub>DO</sub> | V    |
| I <sub>OUT</sub>  | Output current                                |                                               | )    | 3                                 | А    |
| C <sub>OUT</sub>  | Output capacitor <sup>(3)</sup>               | 11                                            | )    |                                   | μF   |
| C <sub>IN</sub>   | Input capacitor <sup>(1)</sup> <sup>(2)</sup> |                                               | 1    |                                   | μF   |
| C <sub>BIAS</sub> | Bias capacitor                                | 0.                                            | 1 1  |                                   | μF   |
| C <sub>SS</sub>   | Soft-start capacitor                          |                                               | ) 10 | 100                               | nF   |
| TJ                | Operating junction temperature                | -4                                            | )    | 150                               | °C   |

(1)  $V_{BIAS}$  has a minimum voltage of 1.7 V or  $V_{OUT}$  +  $V_{DO}$  ( $V_{BIAS}$ ), whichever is higher.

(2) If V<sub>IN</sub> and V<sub>BIAS</sub> are connected to the same supply, the recommended minimum capacitor for the supply is 4.7 µF.

(3) A maximum capacitor derating of 25% is considered for minimum capacitance.



### 6.4 Thermal Information

|                       |                                              | TPS7A53A-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTJ (VQFN)  | UNIT |
|                       |                                              | 20 PINS     |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 42.5        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 35.2        | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 18.8        | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 1.7         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 18.7        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.9         | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC package thermal metrics* application report.

## **6.5 Electrical Characteristics**

at V<sub>EN</sub> = 1.1 V, V<sub>IN</sub> = V<sub>OUT</sub> + 0.3 V, C<sub>BIAS</sub> = 0.1  $\mu$ F, C<sub>IN</sub> = C<sub>OUT</sub> = 10  $\mu$ F, C<sub>NR</sub> = 1 nF, I<sub>OUT</sub> = 50 mA, V<sub>BIAS</sub> = 5.0 V <sup>(5)</sup>, and T<sub>J</sub> = -40°C to 150°C (unless otherwise noted); typical values are at T<sub>J</sub> = 25°C

| PARAMETER                                    |                                                  | TEST CONDITIONS                                                                                                                  | MIN  | ТҮР   | MAX | UNIT  |
|----------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|-------|-----|-------|
| V <sub>REF</sub>                             | Internal reference                               | Fixed 1 V only                                                                                                                   |      | 1.0   |     | V     |
| V <sub>NR/SS</sub>                           | NR/SS pin voltage                                | Fixed 1 V only <sup>(4)</sup>                                                                                                    |      | 1     |     | V     |
| V <sub>BIAS(UVLO)</sub>                      | Rising bias supply UVLO                          |                                                                                                                                  |      | 1.4   | 1.8 | V     |
| V <sub>BIAS(UVLO),HY</sub><br>ST             | Bias supply UVLO<br>hysteresis                   |                                                                                                                                  | 25   | 50    | 75  | mV    |
| $\Delta V_{OUT}$ (AVIN)                      | Accuracy <sup>(1) (6)</sup>                      | $V_{OUT}$ + 2.5 V $\leq V_{BIAS} \leq$ 5.5 V, 50 mA $\leq I_{OUT} \leq$ 3 A,<br>-40°C $\leq T_J \leq$ 125°C                      | -1   | ±0.5  | 1   | %     |
| ,                                            |                                                  | $V_{OUT}$ + 2.5 V ≤ $V_{BIAS}$ ≤ 5.5 V, 50 mA ≤ $I_{OUT}$ ≤ 3 A                                                                  | -1.3 | ±0.5  | 1.3 |       |
| $\Delta V_{OUT (\Delta IOUT)}$               | Line regulation                                  | $V_{OUT(nom)} + 0.3 V \le V_{IN} \le 6.0 V$                                                                                      |      | 0.025 |     | %/V   |
| V <sub>OUT</sub>                             | Load regulation                                  | 50 mA ≤ I <sub>OUT</sub> ≤ 3 A                                                                                                   |      | 0.025 |     | %/A   |
| V <sub>DO(IN)</sub>                          | V <sub>IN</sub> dropout voltage <sup>(2)</sup>   | $I_{OUT} = 3 \text{ A}, V_{BIAS} - V_{OUT(nom)} \ge 3.25 \text{ V}^{(3)}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ |      | 130   | 275 | mV    |
| ()                                           |                                                  | $I_{OUT} = 3 \text{ A}, V_{BIAS} - V_{OUT(nom)} \ge 3.25 \text{ V}^{(3)}$                                                        |      | 130   | 285 |       |
| V <sub>DO(BIAS)</sub>                        | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup> | I <sub>OUT</sub> = 3 A, V <sub>IN</sub> = V <sub>BIAS</sub>                                                                      |      | 1.4   | 1.9 | V     |
| I <sub>CL</sub> (Fixed<br>V <sub>OUT</sub> ) | Fixed V <sub>OUT</sub> , output<br>current limit | V <sub>OUT</sub> = 80% × V <sub>OUT(nom)</sub>                                                                                   | 4.0  | 4.7   | 5.5 | А     |
| I <sub>BIAS</sub>                            | BIAS pin current                                 | I <sub>OUT</sub> = 50 mA                                                                                                         |      | 0.7   | 1.2 | mA    |
| I <sub>SHDN</sub>                            | Shutdown supply current (I <sub>GND</sub> )      | $V_{EN} \le 0.4 \text{ V}, V_{IN} = 1.25 \text{ V}, V_{BIAS} = 6 \text{ V}$                                                      |      | 1     | 25  | μA    |
| I <sub>FB/SNS</sub>                          | Feedback/sense pin current                       |                                                                                                                                  | -0.3 | 0.12  | 0.3 | μA    |
|                                              | Power-supply rejection                           | 1 kHz, I <sub>OUT</sub> = 2 A, V <sub>IN</sub> = 1.25 V, V <sub>OUT</sub> = 1.0 V                                                |      | 70    |     | dB    |
| PSRR                                         | (V <sub>IN</sub> to V <sub>OUT</sub> )           | 3 MHz, I <sub>OUT</sub> = 2 A, V <sub>IN</sub> = 1.25 V, V <sub>OUT</sub> = 1.0 V                                                |      | 27    |     | dB    |
| PORK                                         | Power-supply rejection                           | 1 kHz, I <sub>OUT</sub> = 2 A, V <sub>IN</sub> = 1.25 V, V <sub>OUT</sub> = 1.0 V                                                |      | 65    |     | dB    |
|                                              | (V <sub>BIAS</sub> to V <sub>OUT</sub> )         | 3 MHz, I <sub>OUT</sub> = 2 A, V <sub>IN</sub> = 1.25 V, V <sub>OUT</sub> = 1.0 V                                                |      | 28    |     | dB    |
| V <sub>n</sub>                               | Output noise voltage                             | BW = 10 Hz to 100 kHz, I <sub>OUT</sub> = 2 A, C <sub>SS</sub> = 1 nF                                                            |      | 7     |     | μVrms |
| t <sub>STR</sub>                             | Minimum startup time                             | C <sub>SS</sub> = 10 nF, V <sub>OUT</sub> = 1.0 V                                                                                |      | 2     |     | ms    |
| I <sub>SS</sub>                              | Soft-start charging current                      | t <sub>SS</sub> = 4.8 x V <sub>OUT(NOM)</sub> / 0.8 V, V <sub>OUT</sub> = 1.0 V                                                  |      | 6     |     | μA    |
| V <sub>EN(hi)</sub>                          | Enable input high level                          |                                                                                                                                  | 1.1  |       | 5.5 | V     |
| V <sub>EN(lo)</sub>                          | Enable input low level                           |                                                                                                                                  | 0    |       | 0.4 | V     |
| V <sub>EN(hys)</sub>                         | Enable pin hysteresis                            |                                                                                                                                  |      | 70    |     | mV    |
| V <sub>EN(dg)</sub>                          | Enable pin deglitch time                         |                                                                                                                                  |      | 15    |     | μs    |



## 6.5 Electrical Characteristics (continued)

at V<sub>EN</sub> = 1.1 V, V<sub>IN</sub> = V<sub>OUT</sub> + 0.3 V, C<sub>BIAS</sub> = 0.1  $\mu$ F, C<sub>IN</sub> = C<sub>OUT</sub> = 10  $\mu$ F, C<sub>NR</sub> = 1 nF, I<sub>OUT</sub> = 50 mA, V<sub>BIAS</sub> = 5.0 V <sup>(5)</sup>, and T<sub>J</sub> = -40°C to 150°C (unless otherwise noted); typical values are at T<sub>J</sub> = 25°C

| PARAMETER                               |                              | TEST CONDITIONS                                                      | MIN | ТҮР   | MAX  | UNIT              |
|-----------------------------------------|------------------------------|----------------------------------------------------------------------|-----|-------|------|-------------------|
| I <sub>EN</sub>                         | Enable pin current           | V <sub>EN</sub> = 5 V                                                |     | 0.1   | 0.25 | μA                |
| V <sub>IT</sub>                         | PG trip threshold            | V <sub>OUT</sub> decreasing                                          | 85  | 90    | 94   | %V <sub>OUT</sub> |
| V <sub>HYS</sub>                        | PG trip hysteresis           |                                                                      |     | 2.5   |      | %V <sub>OUT</sub> |
| V <sub>PG(lo)</sub>                     | PG output low voltage        | I <sub>PG</sub> = 1 mA (sinking), V <sub>OUT</sub> < V <sub>IT</sub> |     |       | 0.3  | V                 |
| I <sub>PG(lkg)</sub> PG leakage current |                              | V <sub>PG</sub> = 5.25 V, V <sub>OUT</sub> > V <sub>IT</sub>         |     | 0.001 | 0.05 | μA                |
| R <sub>PULLDOWN</sub>                   | Output Pulldown resistor     | V <sub>BIAS</sub> = 5 V, V <sub>EN</sub> = 0 V                       |     | 0.5   |      | kΩ                |
| T <sub>SD</sub>                         | Thermal shutdown temperature | Shutdown, temperature increasing                                     |     | 165   |      | °C                |
|                                         |                              | Reset, temperature decreasing                                        |     | 140   |      | C                 |

(1) Adjustable devices tested at 0.8 V; resistor tolerance is not taken into account.

(2) Dropout is defined as the voltage from  $V_{IN}$  to  $V_{OUT}$  when  $V_{OUT}$  is 3% below nominal.

(3) 3.25 V is a test condition of this device and can be adjusted by referring to Figure 6.

(4) For fixed voltage, NR/SS voltage is equal to output voltage.

(5)  $V_{\text{BIAS}} = V_{\text{DO}_{\text{MAX}(\text{BIAS})}} + V_{\text{OUT}} \text{ for } V_{\text{OUT}} \ge 3.1 \text{V}.$ 

(6) The device is not tested under conditions where  $V_{IN} > V_{OUT} + 0.85$  V and  $I_{OUT} = 3$  A, because the power dissipation is higher than the maximum rating of the package. Also, this accuracy specification does not apply on any application condition that exceeds the power dissipation limit of the package under test.



## 6.6 Typical Characteristics



























## 7 Detailed Description

## 7.1 Overview

The TPS7A53A-Q1 is a low-input, low-output (LILO), low-quiescent-current linear regulator optimized to support excellent transient performance. This regulator uses a low-current bias rail to power all internal control circuitry, allowing the n-type field effect transistor (NMOS) pass transistor to regulate very-low input and output voltages.

Using an NMOS-pass transistor offers several critical advantages for many applications. Unlike a p-channel metal-oxide-semiconductor field effect transistor (PMOS) topology device, the output capacitor has little effect on loop stability. This architecture allows the TPS7A53A-Q1 to be stable with any ceramic capacitor 10  $\mu$ F or greater. Transient response is also superior to PMOS topologies, particularly for low V<sub>IN</sub> applications.

The TPS7A53A-Q1 features a programmable, voltage-controlled, soft-start circuit that provides a smooth, monotonic start-up and limits start-up inrush currents that can be caused by large capacitive loads. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low  $V_{IN}$  and  $V_{OUT}$  capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often required by processor-intensive systems.



#### 7.2 Functional Block Diagram



(1)

## 7.3 Feature Description

### 7.3.1 Enable and Shutdown

The enable (EN) pin is active high and compatible with standard digital-signaling levels. Setting  $V_{EN}$  below 0.4 V turns the regulator off, and setting  $V_{EN}$  above 1.1 V turns the regulator on. Unlike many regulators, the enable circuitry has hysteresis and deglitching for use with relatively slowly ramping analog signals. This configuration allows the device to be enabled by connecting the output of another supply to the EN pin. The enable circuitry typically has 70 mV of hysteresis and a deglitch circuit to help avoid on-off cycling as a result of small glitches in the  $V_{EN}$  signal.

The enable threshold is typically 0.75 V and varies with temperature and process variations. Temperature variation is approximately  $-1.2 \text{ mV/}^{\circ}\text{C}$ ; process variation accounts for most of the remaining variation to the 0.4-V and 1.1-V limits. If precise turn-on timing is required, a fast rise-time signal must be used.

If not used, EN can be connected to BIAS. Place the connection as close as possible to the bias capacitor.

### 7.3.2 Active Discharge

The TPS7A53A-Q1 has an internal active pulldown circuits on the OUT pin.

This active discharge function uses an internal metal-oxide-semiconductor field-effect transistor (MOSFET) that connects a resistor ( $R_{PULLDOWN}$ ) to ground when the low-dropout resistor (LDO) is disabled in order to actively discharge the output voltage. The active discharge circuit is activated when the device is disabled by driving EN to logic low, when the voltage at IN or BIAS is below the UVLO threshold, or when the regulator is in thermal shutdown.

The discharge time after disabling the device depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_L$ ) in parallel with the pulldown resistor.

The active pulldown circuit connects the output to GND through a 500- $\Omega$  resistor when the device is disabled.

$$T_{OUT} = (500 \times R_L / (500 + R_L) \times C_{OUT})$$

Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can flow from the output to the input and can cause damage to the device. Limit reverse current to no more than 5% of the device-rated current.



#### 7.3.3 Power-Good Output (PG)

The PG signal provides an easy solution to meet demanding sequencing requirements because PG signals when the output nears the nominal value. PG can be used to signal other devices in a system when the output voltage is near, at, or above the set output voltage ( $V_{OUT(nom)}$ ). Figure 7-1 shows a simplified schematic.

The PG signal is an open-drain digital output that requires a pullup resistor to a voltage source and is active high. The PG circuit sets the PG pin into a high-impedance state to indicate that the power is good.

Using a large feed-forward capacitor ( $C_{FF}$ ) delays the output voltage and, because the PG circuit monitors the FB pin, the PG signal can indicate a false positive.



Figure 7-1. Simplified PG Circuit

#### 7.3.4 Internal Current Limit

The device has an internal current-limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above  $V_{FOLDBACK}$ , the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below  $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current when the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the *short-circuit current limit* ( $I_{SC}$ ).  $I_{CL}$  and  $I_{SC}$  are listed in the *Electrical Characteristics* table.

For this device,  $V_{FOLDBACK}$  is approximately 60% ×  $V_{OUT(nom)}$ .

#### TPS7A53A-Q1 SBVS412A – NOVEMBER 2022 – REVISED DECEMBER 2022



The output voltage is not regulated when the device is in current limit. When a current-limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in a brick-wall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below  $V_{FOLDBACK}$ , the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . If thermal shutdown is triggered, the device turns off. When the device sufficiently cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note. Figure 7-2 shows a diagram of the foldback current limit.



Figure 7-2. Foldback Current Limit

### 7.3.5 Thermal Shutdown Protection (T<sub>SD</sub>)

The internal thermal shutdown protection circuit disables the output when the thermal junction temperature (T<sub>J</sub>) of the pass transistor rises to the thermal shutdown temperature threshold,  $T_{SD(shutdown)}$  (typical). The thermal shutdown circuit hysteresis makes sure that the LDO resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time constant of the semiconductor die is fairly short; thus, the device can cycle on and off when thermal shutdown is reached until the power dissipation is reduced. Power dissipation during start up can be high from large  $V_{IN} - V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start up completes.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the regulator into thermal shutdown, or above the maximum recommended junction temperature, reduces long-term reliability.



### 7.4 Device Functional Modes

Table 7-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

| OPERATING MODE                                               | PARAMETER                                                                                |                                             |                                       |                                    |                                                  |  |
|--------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------|------------------------------------|--------------------------------------------------|--|
| OF ERATING MODE                                              | V <sub>IN</sub>                                                                          | V <sub>BIAS</sub>                           | V <sub>EN</sub>                       | I <sub>OUT</sub>                   | TJ                                               |  |
| Normal mode                                                  | $V_{IN} \geq V_{OUT (nom)} + V_{DO(IN)} \text{ and } V_{IN} \geq V_{IN(min)}$            | $V_{BIAS} \ge V_{OUT} + V_{DO(BIAS)}$       | $V_{EN} \ge V_{HI(EN)}$               | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for<br>shutdown |  |
| Dropout mode                                                 | V <sub>IN(min)</sub> < V <sub>IN</sub> <<br>V <sub>OUT (nom)</sub> + V <sub>DO(IN)</sub> | $V_{BIAS} < V_{OUT} + V_{DO(BIAS)}$         | $V_{EN} > V_{HI(EN)}$                 | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < T <sub>SD</sub> for<br>shutdown |  |
| Disabled mode<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO(IN)</sub>                                                  | V <sub>BIAS</sub> < V <sub>BIAS(UVLO)</sub> | V <sub>EN</sub> < V <sub>LO(EN)</sub> |                                    | T <sub>J</sub> ≥ T <sub>SD</sub> for<br>shutdown |  |

| Table 7-1 | . Device | Functional | Mode | Comparison |
|-----------|----------|------------|------|------------|
|-----------|----------|------------|------|------------|

### 7.4.1 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage ( $V_{OUT(nom)} + V_{DO(IN)}$ )
- The bias voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO(BIAS)</sub>)
- The output current is less than the current limit ( $I_{OUT} < I_{CL}$ )
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD(shutdown)</sub>)
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. Similarly, if the bias voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode as well. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and functions as a switch. Line or load transients in dropout can result in large output voltage deviations.

When the device is in a steady dropout state, defined as when the device is in dropout ( $V_{IN} < V_{OUT} + V_{DO(IN)}$  or  $V_{BIAS} < V_{OUT} + V_{DO(BIAS)}$  directly after being in normal regulation state, but not during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO(IN)}$ ), the output voltage can overshoot for a short time when the device pulls the pass transistor back into the linear region.

### 7.4.3 Disabled

The output of the device can be shutdown by forcing the voltage of the enable pin to less than  $V_{IL(EN)}$  (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground.

The device is disabled under the following conditions:

- The input or bias voltages are below the respective minimum specifications
- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold
- The device junction temperature is greater than the thermal shutdown temperature



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS7A53A-Q1 is a low-input, low-output (LILO), low-dropout regulator (LDO) that features soft-start capability. This regulator uses a low-current bias input to power all internal control circuitry, allowing the NMOS pass transistor to regulate very low input and output voltages.

Using an NMOS pass transistor offers several critical advantages for many applications. Unlike a PMOS topology device, the output capacitor has little effect on loop stability. This architecture allows stability with ceramic capacitors of 10  $\mu$ F or greater. Transient response is also superior to PMOS topologies, particularly for low V<sub>IN</sub> applications.

A programmable voltage-controlled, soft-start circuit provides a smooth, monotonic start-up and limits start-up inrush currents that can be caused by large capacitive loads. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low  $V_{IN}$  and  $V_{OUT}$  capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often required by processor-intensive systems.

#### 8.1.1 Input, Output, and Bias Capacitor Requirements

The device is designed to be stable for ceramic capacitor of values  $\ge$  10 µF. The device is also stable with multiple capacitors in parallel, which can be of any type or value.

The capacitance required on the IN and BIAS pins strongly depends on the input supply source impedance. To counteract any inductance in the input, the minimum recommended capacitor for  $V_{IN}$  is 1  $\mu$ F and the minimum recommended capacitor for  $V_{BIAS}$  is 0.1  $\mu$ F. If  $V_{IN}$  and  $V_{BIAS}$  are connected to the same supply, the recommended minimum capacitor for  $V_{BIAS}$  is 4.7  $\mu$ F. Use good quality, low equivalent series resistance (ESR) and equivalent series inductance (ESL) capacitors on the input; ceramic X5R and X7R capacitors are preferred. Place these capacitors as close the pins as possible for optimum performance.

Low ESR and ESL capacitors improve high-frequency PSRR.

### 8.1.2 Dropout Voltage

The TPS7A53A-Q1 offers very low dropout performance, making the device designed for high-current, low  $V_{IN}$  and low  $V_{OUT}$  applications. The low dropout allows the device to be used in place of a dc/dc converter and still achieve good efficiency. Equation 2 provides a quick estimate of the efficiency.

Efficiency 
$$\approx \frac{V_{OUT} \times I_{OUT}}{\left[V_{IN} \times (I_{IN} + I_{Q})\right]} \approx \frac{V_{OUT}}{V_{IN}} \text{ at } I_{OUT} >> I_{Q}$$
(2)

This efficiency provides designers with the power architecture for applications to achieve the smallest, simplest, and lowest cost solutions.

For this architecture, there are two different specifications for dropout voltage. The first specification (see Figure 6-19) is referred to as  $V_{IN}$  dropout and is used when an external bias voltage is applied to achieve low dropout. This specification assumes that  $V_{BIAS}$  is at least 2.8 V above  $V_{OUT}$ , which is the case for  $V_{BIAS}$  when powered by a 5.0-V rail with 5% tolerance and with  $V_{OUT}$  = 1.5 V. If  $V_{BIAS}$  is higher than  $V_{OUT}$  + 2.8 V, the  $V_{IN}$  dropout is less than specified.



#### Note

2.8 V is a test condition of this device and can be adjusted by referring to the *Electrical Characteristics* table.

The second specification (illustrated in Figure 6-20) is referred to as  $V_{BIAS}$  dropout and applies to applications where IN and BIAS are tied together. This option allows the device to be used in applications where an auxiliary bias voltage is not available or low dropout is not required. Dropout is limited by BIAS in these applications because  $V_{BIAS}$  provides the gate drive to the pass transistor; therefore,  $V_{BIAS}$  must be 1.9 V above  $V_{OUT}$ . Because of this usage, having IN and BIAS tied together become a highly inefficient solution that can consume large amounts of power. Pay attention not to exceed the power rating of the device package.

#### 8.1.3 Output Noise

The TPS7A53A-Q1 provides low output noise when a soft-start capacitor is used. When the device reaches the end of the soft-start cycle, the soft-start capacitor serves as a filter for the internal reference. By using a 10-nF, soft-start capacitor, the output noise is reduced by half and is typically 7.1  $\mu$ V<sub>RMS</sub> for a 1-V output (10 Hz to 100 kHz). Further increasing C<sub>SS</sub> has little effect on noise. Because most of the output noise is generated by the internal reference, the noise is a function of the set output voltage. Equation 3 gives the RMS noise with a 10-nF, soft-start capacitor:

$$V_{N}(\mu V_{RMS}) = 7.1 \cdot \left(\frac{\mu V_{RMS}}{V}\right) \cdot V_{OUT}(V)$$
(3)

The low output noise makes this LDO a good choice for powering transceivers, phase-locked loops (PLLs), or other noise-sensitive circuitry.



(4)

#### 8.1.4 Estimating Junction Temperature

By using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in Equation 4). For backwards compatibility, an older  $\theta_{JC(top)}$  parameter is listed as well.

$$\Psi_{JT}: T_{J} = T_{T} + \Psi_{JT} \bullet P_{D}$$
$$\Psi_{JB}: T_{J} = T_{B} + \Psi_{JB} \bullet P_{D}$$

where:

- P<sub>D</sub> is the power dissipation
- $T_T$  is the temperature at the center-top of the package
- T<sub>B</sub> is the PCB temperature measured 1 mm away from the package on the PCB surface

Note Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the *Using New Thermal Metrics* application note, available for download at www.ti.com.

For a more detailed discussion of why TI does not recommend using  $\theta_{JC(top)}$  to determine thermal characteristics, see the *Using New Thermal Metrics* application note, available for download at www.ti.com. For further information, see the *Semiconductor and IC Package Thermal Metrics* application note, also available on the TI website.

#### 8.1.5 Soft Start, Sequencing, and Inrush Current

Soft-start refers to the ramp-up characteristic of the output voltage during LDO turn-on after EN and UVLO achieve threshold voltage. The soft start current is fixed for fixed output voltage versions.

Although the device does not have any sequencing requirement, following the sequencing order of BIAS, IN, and EN makes sure that the soft start starts from zero.

Figure 8-1 shows an example of the device behavior when the EN pin is enabled prior to having either power supply up. Under this condition, the output jumps from 0 V to approximately 0.3 V almost instantly when the IN voltage is sufficient to power the circuit.



Figure 8-1. Sequencing and Soft-Start Behavior



As shown in Figure 8-2, connecting EN to IN, in conjunction with a slow input or output voltage ramp, can have undesired behavior in the application. For a smooth IN and OUT ramp, consider using the EN pin separate from the IN voltage.



Figure 8-2. V<sub>EN</sub> = V<sub>IN</sub> Behavior

Inrush current is defined as the current into the LDO at the IN pin during start-up. Inrush current then consists primarily of the sum of load current and the current used to charge the output capacitor. This current is difficult to measure because the input capacitor must be removed, which is not recommended. However, Equation 5 can estimate this soft-start current:

$$I_{\text{OUT}(t)} = \left(\frac{C_{\text{OUT}} \times dV_{\text{OUT}}(t)}{dt}\right) + \left(\frac{V_{\text{OUT}}(t)}{R_{\text{LOAD}}}\right)$$

where:

- V<sub>OUT</sub>(t) is the instantaneous output voltage of the turn-on ramp
- dV<sub>OUT</sub>(t) / dt is the slope of the V<sub>OUT</sub> ramp
- R<sub>LOAD</sub> is the resistive load impedance

### 8.1.6 Power-Good Operation

For proper operation of the power-good circuit, the pullup resistor value must be between 10 k $\Omega$  and 100 k $\Omega$ . The lower limit of 10 k $\Omega$  results from the maximum pulldown strength of the power-good transistor, and the upper limit of 100 k $\Omega$  results from the maximum leakage current at the power-good node. If the pullup resistor is outside of this range, then the power-good signal can possibly not read a valid digital logic level.

The state of PG is only valid when the device operates above the minimum supply voltage. During short UVLO events and at light loads, power-good does not assert because the output voltage is sustained by the output capacitance.



### 8.2 Typical Application

This section discusses the implementation of the fixed 1.0-V TPS7A53A-Q1 to regulate a 3-A load requiring good PSRR at high frequency with low noise. Figure 8-3 provides a schematic for this typical application circuit.



Figure 8-3. Typical Fixed Voltage Application

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 8-1 as the input parameters.

| PARAMETER                   | DESIGN REQUIREMENT                                                    |  |  |  |
|-----------------------------|-----------------------------------------------------------------------|--|--|--|
| Input voltage               | 1.3 V, $\pm$ 3%, provided by the dc/dc converter switching at 500 kHz |  |  |  |
| Bias voltage                | 5.0 V                                                                 |  |  |  |
| Output voltage              | 1.0 V, ±1%                                                            |  |  |  |
| Output current              | 3.0 A (maximum), 10 mA (minimum)                                      |  |  |  |
| RMS noise, 10 Hz to 100 kHz | < 10 µV <sub>RMS</sub>                                                |  |  |  |
| PSRR at 500 kHz             | > 40 dB                                                               |  |  |  |
| Start-up time               | < 25 ms                                                               |  |  |  |

#### Table 8-1. Design Parameters

### 8.2.2 Detailed Design Procedure

At 3.0 A and 1.0  $V_{OUT}$ , the dropout of the TPS7A53A-Q1 has a 285-mV maximum dropout over temperature; thus, a 300-mV headroom is sufficient for operation over both input and output voltage accuracy. At full load and high temperature on some devices, the TPS7A53A-Q1 can enter dropout if both the input and output supply are beyond the edges of the respective accuracy specification.

To satisfy the required start-up time and still maintain low noise performance, a 10-nF  $C_{SS}$  is selected. Equation 6 calculates this value.

$$t_{SS} = (V_{SS} \times C_{SS}) / I_{SS}$$

(6)

At the 3.0-A maximum load, the internal power dissipation is 0.9 W and corresponds to a 38.3°C junction temperature rise for the RTJ package on a standard JEDEC board. With an 55°C maximum ambient temperature, the junction temperature is at 93.3°C.



### 8.2.3 Application Curve



 $V_{OUT} = 1.0 \text{ V} \text{ and } I_{OUT} = 3 \text{ A}$ 

### 8.3 Power Supply Recommendations

The TPS7A53A-Q1 is designed to operate from an input voltage up to 6.0 V, provided the bias rail is at least 1.3 V higher than the input supply and dropout requirements are met. The bias rail and the input supply must both provide adequate headroom and current for the device to operate normally. Connect a low output impedance power supply directly to the IN pin. This supply must have at least 1  $\mu$ F of capacitance near the IN pin for optimal performance. A supply with similar requirements must also be connected directly to the BIAS rail with a separate 0.1  $\mu$ F or larger capacitor. If the IN pin is tied to the BIAS pin, a minimum 4.7- $\mu$ F capacitor is required for performance. To increase the overall PSRR of the solution at higher frequencies, use a pi-filter or ferrite bead before the input capacitor.

### 8.4 Layout

### 8.4.1 Layout Guidelines

#### 8.4.1.1 Board Layout

For best overall performance, place all circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close to each other as possible, connected by a wide, component-side, copper surface. To avoid negative system performance, do not use of vias and long traces to the input and output capacitors. The grounding and layout scheme illustrated in Figure 8-5 minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability.

To improve performance, use a ground reference plane, either embedded in the PCB or placed on the bottom side of the PCB opposite the components. This reference plane serves to provide accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread (or sink) heat from the LDO device when connected to the thermal pad. In most applications, this ground plane is necessary to meet thermal requirements.

### 8.4.1.2 RTJ Package — High CTE Mold Compound

The RTJ package uses a mold compound with a high coefficient of thermal expansion (CTE) of 12 ppm/°C. This mold compound allows for the CTE of the packaged device to more closely match the CTE of a conventional FR4 PCB (approximately 14 ppm/°C to 17 ppm/°C). This CTE match is important when considering the effects that temperature swings can induce on a board with large differences in CTE values. Package and board combinations with widely dissimilar CTEs can experience mechanical cracking or fracturing of the solder joints caused by frequent changes in temperature, and the corresponding differences in expansion. Devices with



normal mold compounds in similar packages typically have CTE values that are 25% lower than values found with the RTJ package.

### 8.4.2 Layout Example



Vias used for application purposes.

Figure 8-5. Example Layout



## 9 Device and Documentation Support

### 9.1 Documentation Support

### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, TPS3702 High-Accuracy, Overvoltage and Undervoltage Monitor data sheet
- Texas Instruments, Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator application note
- Texas Instruments, 6 A Current-Sharing Dual LDO design guide

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **10.1 Mechanical Data**



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





**RTJ0020L** 

# EXAMPLE BOARD LAYOUT

#### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



**RTJ0020L** 



# EXAMPLE STENCIL DESIGN

#### WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|---------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |               |                |                       |                    | (4)                           | (5)                        |              |                     |
| TPS7A5310AQWRTJRQ1    | Active        | Production    | QFN (RTJ)   20 | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 7A5310A             |
| TPS7A5310AQWRTJRQ1.A  | Active        | Production    | QFN (RTJ)   20 | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 150   | 7A5310A             |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated