# -36V, -200mA, ULTRALOW-NOISE, NEGATIVE LINEAR REGULATOR ### **FEATURES** - Input Voltage Range: –3V to –36V - Noise: - 14 $\mu$ V<sub>RMS</sub> (20Hz to 20kHz) - 15.1 $\mu$ V<sub>RMS</sub> (10Hz to 100kHz) - · Power-Supply Ripple Rejection: - 72dB (120Hz) - ≥ 55dB (10Hz to 700kHz) - Adjustable Output: –1.18V to –35V - Maximum Output Current: 200mA - Dropout Voltage: 216mV at 100mA - Stable with Ceramic Capacitors ≥ 2.2µF - CMOS Logic-Level-Compatible Enable Pin - Built-In, Fixed, Current-Limit and Thermal Shutdown Protection - Available in High Thermal Performance MSOP-8 PowerPAD™ Package ### **APPLICATIONS** - Supply Rails for Op Amps, DACs, ADCs, and Other High-Precision Analog Circuitry - Audio - Post DC/DC Converter Regulation and Ripple Filtering - Test and Measurement - RX, TX, and PA Circuitry - Industrial Instrumention - Base Stations and Telecom Infrastrucure - –12V and –24V Industrial Buses # SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS - Controlled Baseline - One Assembly/Test Site - One Fabrication Site - Available in Military (–55°C/125°C) Temperature Range - Extended Product Life Cycle - Extended Product-Change Notification - Product Traceability # **DESCRIPTION** The TPS7A3001 is a negative, high-voltage (-36V), ultralow-noise ( $15.1\mu V_{RMS}$ , 72dB PSRR) linear regulator capable of sourcing a maximum load of 200mA. These linear regulators include a CMOS logic-level-compatible enable pin and capacitor-programmable soft-start function that allows for customized power-management schemes. Other features available include built-in current limit and thermal shutdown protection to safeguard the device and system during fault conditions. The TPS7A3001 is designed using bipolar technology, and is ideal for high-accuracy, high-precision instrumentation applications where clean voltage rails are critical to maximize system performance. This design makes it an excellent choice to power operational amplifiers, analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and other high-performance analog circuitry. M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. In addition, the TPS7A3001 of linear regulators is suitable for post dc/dc converter regulation. By filtering out the output voltage ripple inherent to dc/dc switching conversion, maximum system performance is provided in sensitive instrumentation, test and measurement, audio, and RF applications. For applications where positive and negative high-performance rails are required, consider Tl's TPS7A49xx family of positive high-voltage, ultralow-noise linear regulators. Figure 1. Typical Application Post DC/DC Converter Regulation for High-Performace Analog Circuitry This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # ORDERING INFORMATION(1) | TJ | PACKAGE | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING | VID NUMBER | | |----------------|---------|--------------------------|---------------------|----------------|--| | –55°C to 125°C | DGN | TPS7A3001MDGNTEP | PXCM | V62/11619-01XE | | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. # **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range (unless otherwise noted). | | | VALUE | | | |--------------------------------|--------------------------------------------|--------|----------------------------|------| | | | MIN | MAX | UNIT | | | IN pin to GND pin | -36 | +0.3 | V | | | OUT pin to GND pin | -33 | +0.3 | V | | | OUT pin to IN pin | -0.3 | +36 | V | | | FB pin to GND pin | -2 | +0.3 | V | | Voltage | FB pin to IN pin | -0.3 | +36 | V | | | EN pin to IN pin | -0.3 | +36 | V | | | EN pin to GND pin | -36 | +36 | V | | | NR/SS pin to IN pin | -0.3 | +36 | V | | | NR/SS pin to GND pin | -2 | +0.3 | V | | Current | Peak output | Intern | -2 +0.3 Internally limited | | | - | Operating virtual junction, T <sub>J</sub> | -55 | +135 | °C | | Temperature | Storage, T <sub>stg</sub> | -65 | +150 | °C | | | Human body model (HBM) | | 1500 | V | | Electrostatic discharge rating | Charged device model (CDM) | | 500 | V | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum rated conditions for extended periods may affect device reliability. ### THERMAL INFORMATION | | | TPS7A3001 | | |-----------------------|----------------------------------------------|-----------|--------| | | THERMAL METRIC <sup>(1)</sup> | DGN | UNITS | | | | 8 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 69.3 | | | $\theta_{JC(top)}$ | Junction-to-case(top) thermal resistance | 40.3 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 39.0 | °C /// | | ΨЈТ | Junction-to-top characterization parameter | 2.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 38.7 | | | $\theta_{JC(bottom)}$ | Junction-to-case(bottom) thermal resistance | 17.8 | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. # **ELECTRICAL CHARACTERISTICS**(1) At $T_J = -55^{\circ}\text{C}$ to +125°C, $|V_{IN}| = |V_{OUT(NOM)}| + 1.0V$ or $|V_{IN}| = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 2.2\mu\text{F}$ , $C_{OUT} = 2.2\mu\text{F}$ , $C_{NR/SS} = 0\text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|-----------|-------------------| | V <sub>IN</sub> | Input voltage range | | -36.0 | | -3.0 | V | | $V_{REF}$ | Internal reference | $V_{NR/SS} = V_{REF}$ | -1.22 | -1.184 | -1.142 | V | | | Output voltage range <sup>(2)</sup> | $ V_{IN} \ge V_{OUT(NOM)} + 1.0V$ | -35.0 | | $V_{REF}$ | V | | $V_{OUT}$ $\frac{\left \frac{\Delta V_{OUT}(\Delta V_{IN})}{V_{OUT(NOM)}}\right }{\left \frac{\Delta V_{OUT}(\Delta V_{IN})}{V_{OUT(NOM)}}\right }$ | Nominal accuracy | $T_J = +25^{\circ}C, V_{IN} = V_{OUT(NOM)} + 0.5V$ | -1.5 | | +1.5 | %V <sub>OUT</sub> | | | Overall accuracy | $ V_{OUT(NOM)} + 1.0V \le V_{IN} \le 35V$<br>$1mA \le I_{OUT} \le 200mA$ | -2.85 | | +2.85 | %V <sub>OUT</sub> | | | Line regulation | $T_J = +25^{\circ}C, V_{OUT(NOM)} + 1.0V \le V_{IN} \le 35V$ | | 0.14 | | %V <sub>OUT</sub> | | $\left \frac{\Delta V_{OUT}(\Delta I_{OUT})}{V_{OUT(NOM)}}\right $ | Load regulation | T <sub>J</sub> = +25°C, 1mA ≤ I <sub>OUT</sub> ≤ 200mA | | 0.04 | | %V <sub>OUT</sub> | | IV I | Dropout voltage | V <sub>IN</sub> = 95% V <sub>OUT(NOM)</sub> , I <sub>OUT</sub> = 100mA | | 216 | | mV | | $ V_{DO} $ | Dropout voltage | V <sub>IN</sub> = 95% V <sub>OUT(NOM)</sub> , I <sub>OUT</sub> = 200mA | | 325 | 600 | mV | | I <sub>LIM</sub> | Current limit | V <sub>OUT</sub> = 90% V <sub>OUT(NOM)</sub> | 220 | 330 | 500 | mA | | _ | Cround ourrent | I <sub>OUT</sub> = 0mA | | 55 | 100 | μΑ | | I <sub>GND</sub> | Ground current | I <sub>OUT</sub> = 100mA | | 950 | | μΑ | | | Chutdown ounnly ourrent | $V_{EN} = +0.4V$ | | 1.0 | 3.0 | μΑ | | I <sub>SHDN</sub> | Shutdown supply current | $V_{EN} = -0.4V$ | | 1.0 | 3.0 | μΑ | | I <sub>FB</sub> | Feedback current <sup>(3)</sup> | | | 14 | 100 | nA | | | | $V_{EN} = V_{IN} = V_{OUT(NOM)} + 1.0V$ | | 0.48 | 1.0 | μΑ | | I <sub>EN</sub> | Enable current | $V_{IN} = V_{EN} = -35V$ | | 0.51 | 1.0 | μΑ | | | | V <sub>IN</sub> = -35V, V <sub>EN</sub> = +15V | | 0.50 | 1.2 | μΑ | | V <sub>+EN_HI</sub> | Positive enable high-level voltage | $T_J = -55^{\circ}\text{C to } +125^{\circ}\text{C}$ | +2.0 | | +15 | V | | V <sub>+EN_LO</sub> | Positive enable low- level voltage | | 0 | | +0.4 | V | | V_EN_HI | Negative enable high-level voltage | | V <sub>IN</sub> | | -2.0 | V | | V_EN_LO | Negative enable low- level voltage | | -0.4 | | 0 | V | | | | $V_{IN} = -3V$ , $V_{OUT(NOM)} = V_{REF}$ , $C_{OUT} = 10\mu F$ , $C_{NR/SS} = 10nF$ , $BW = 10Hz$ to $100kHz$ | | 15.1 | | $\mu V_{RMS}$ | | V <sub>NOISE</sub> | Output noise voltage | $V_{IN} = -6.2V$ , $V_{OUT(NOM)} = -5V$ , $C_{OUT} = 10 \mu F$ , $C_{NR/SS} = C_{BYP}^{~(4)} = 10 n F$ , $BW = 10 Hz$ to $100 k Hz$ | | 17.5 | | $\mu V_{RMS}$ | | PSRR | Power-supply rejection ratio | $V_{IN} = -6.2V$ , $V_{OUT(NOM)} = -5V$ , $C_{OUT} = 10\mu F$ , $C_{NR/SS} = C_{BYP}^{(4)} = 10nF$ , $f = 120Hz$ | | 72 | | dB | | т — | Thormal chutdown tomporature | Shutdown, temperature increasing | | +170 | | °C | | T <sub>SD</sub> | Thermal shutdown temperature | Reset, temperature decreasing | | +150 | | °C | | T <sub>J</sub> | Operating junction temperature range | | <b>–</b> 55 | | +125 | °C | At operating conditions, $V_{IN} \le 0V$ , $V_{OUT(NOM)} \le V_{REF} \le 0V$ . At regulation, $V_{IN} \le V_{OUT(NOM)} - |V_{DO}|$ . $I_{OUT} > 0$ flows from OUT to IN. To ensure stability at no load conditions, a current from the feedback resistive network equal to or greater than 5µA is required. $I_{FB} > 0$ flows into the device. $C_{BYP}$ refers to a bypass capacitor connected to the FB and OUT pins. <sup>(2)</sup> (3) (4) # **DEVICE INFORMATION** # **FUNCTIONAL BLOCK DIAGRAM** # TYPICAL APPLICATION CIRCUIT Maximize PSRR Performance and Minimize RMS Noise # **PIN CONFIGURATION** ### DGN PACKAGE MSOP-8 (TOP VIEW) # **PIN DESCRIPTIONS** | NAME | NO. | DESCRIPTION | |-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OUT | 1 | Regulator output. A capacitor ≥ 2.2µF must be tied from this pin to ground to assure stability. | | FB | 2 | This pin is the input to the control-loop error amplifier. It is used to set the output voltage of the device. | | NC | 3 | Not internally connected. This pin must either be left open or tied to GND. | | GND | 4 | Ground | | EN | 5 | This pin turns the regulator on or off. If $V_{EN} \ge V_{+EN\_HI}$ or $V_{EN} \le V_{-EN\_HI}$ , the regulator is enabled. If $V_{+EN\_LO} \ge V_{EN} \ge V_{-EN\_LO}$ , the regulator is disabled. The EN pin can be connected to IN, if not used. $ V_{EN} \le V_{IN} $ . | | NR/SS | 6 | Noise reduction pin. Connecting an external capacitor to this pin bypasses noise generated by the internal bandgap. This capacitor allows RMS noise to be reduced to very low levels and also controls the soft-start function. | | DNC | 7 | DO NOT CONNECT. Do not route this pin to any electrical net, not even GND or IN. | | IN | 8 | Input supply | | Powe | rPAD | Must either be left open or tied to GND. Solder to printed circuit board (PCB) plane to enhance thermal performance. | ### TYPICAL CHARACTERISTICS At $T_J = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $|V_{IN}| = |V_{OUT(NOM)}| + 1.0 \text{V}$ or $|V_{IN}| = 3.0 \text{V}$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1 \text{mA}$ , $C_{IN} = 2.2 \mu \text{F}$ , $C_{OUT} = 2.2 \mu \text{F}$ , $C_{NR/SS} = 0 \text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. #### FEEDBACK VOLTAGE vs INPUT VOLTAGE Figure 2. # FEEDBACK CURRENT vs TEMPERATURE Figure 3. #### **GROUND CURRENT vs INPUT VOLTAGE** Figure 4. #### **GROUND CURRENT vs INPUT VOLTAGE** Figure 5. # **GROUND CURRENT vs OUTPUT CURRENT** Figure 6. #### **ENABLE CURRENT vs ENABLE VOLTAGE** Figure 7. # **TYPICAL CHARACTERISTICS (continued)** At $T_J = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $|V_{IN}| = |V_{OUT(NOM)}| + 1.0V$ or $|V_{IN}| = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 2.2\mu\text{F}$ , $C_{OUT} = 2.2\mu\text{F}$ , $C_{NR/SS} = 0\text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. Figure 8. **ISTRUMENTS** Figure 9. Figure 10. Figure 11. **CURRENT LIMIT vs TEMPERATURE** Figure 13. # TYPICAL CHARACTERISTICS (continued) At $T_J = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $|V_{IN}| = |V_{OUT(NOM)}| + 1.0V$ or $|V_{IN}| = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 2.2\mu\text{F}$ , $C_{OUT} = 2.2\mu\text{F}$ , $C_{NR/SS} = 0\text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. # **ENABLE THRESHOLD VOLTAGE vs TEMPERATURE** Figure 14. Figure 15. ### LINE REGULATION Figure 16. # POWER-SUPPLY REJECTION RATIO vs C<sub>NR/SS</sub> Figure 17. POWER-SUPPLY REJECTION RATIO vs CBYP ### LOAD REGULATION Figure 19. # TYPICAL CHARACTERISTICS (continued) At $T_J = -55^{\circ}\text{C}$ to +125°C, $|V_{IN}| = |V_{OUT(NOM)}| + 1.0V$ or $|V_{IN}| = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 2.2\mu\text{F}$ , $C_{OUT} = 2.2\mu\text{F}$ , $C_{NR/SS} = 0\text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. ### **OUTPUT SPECTRAL NOISE DENSITY vs OUTPUT CURRENT** | | RMS NOISE | | | | | | |------------------|----------------|-----------------|--|--|--|--| | I <sub>OUT</sub> | 10Hz to 100kHz | 100Hz to 100kHz | | | | | | 1mA | 15.13 | 14.73 | | | | | | 200mA | 17.13 | 16.71 | | | | | Figure 20. # **OUTPUT SPECTRAL NOISE DENSITY vs C<sub>NR/SS</sub>** | | RMS NOISE | | | | | | |--------------------|----------------|-----------------|--|--|--|--| | C <sub>NR/SS</sub> | 10Hz to 100kHz | 100Hz to 100kHz | | | | | | 0nF | 80.00 | 79.83 | | | | | | 10nF | 17.29 | 16.81 | | | | | Figure 21. # OUTPUT SPECTRAL NOISE DENSITY vs V<sub>OUT(NOM)</sub> | | RMS NOISE | | | | | | | |-----------------------|----------------|-----------------|--|--|--|--|--| | V <sub>OUT(NOM)</sub> | 10Hz to 100kHz | 100Hz to 100kHz | | | | | | | -5V | 17.50 | 15.04 | | | | | | | -1.2V | 15.13 | 14.73 | | | | | | Figure 22. # TYPICAL CHARACTERISTICS (continued) At $T_J = -55^{\circ}\text{C}$ to +125°C, $|V_{IN}| = |V_{OUT(NOM)}| + 1.0V$ or $|V_{IN}| = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 2.2\mu\text{F}$ , $C_{OUT} = 2.2\mu\text{F}$ , $C_{NR/SS} = 0\text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. ### CAPACITOR-PROGRAMMABLE SOFT START Figure 23. # CAPACITOR-PROGRAMMABLE SOFT START Figure 24. #### **CAPACITOR-PROGRAMMABLE SOFT START** Figure 25. # CAPACITOR-PROGRAMMABLE SOFT START Figure 26. # LINE TRANSIENT RESPONSE Figure 27. #### LINE TRANSIENT RESPONSE Figure 28. # TYPICAL CHARACTERISTICS (continued) At $T_J = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $|V_{IN}| = |V_{OUT(NOM)}| + 1.0V$ or $|V_{IN}| = 3.0V$ (whichever is greater), $V_{EN} = V_{IN}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 2.2\mu\text{F}$ , $C_{OUT} = 2.2\mu\text{F}$ , $C_{NR/SS} = 0\text{nF}$ , and the FB pin tied to OUT, unless otherwise noted. Figure 29. ### THEORY OF OPERATION ### **GENERAL DESCRIPTION** The TPS7A3001 belongs to a family of new generation linear regulators that use an innovative bipolar process to achieve ultralow-noise and very high PSRR levels at a wide input voltage range. These features, combined with a high thermal performance MSOP-8 with PowerPAD package make this device ideal for high-performance analog applications. ### **ADJUSTABLE OPERATION** The TPS7A3001 has an output voltage range of -1.174 to -35V. The nominal output voltage of the device is set by two external resistors, as shown in Figure 30. Figure 30. Adjustable Operation for Maximum AC Performance $R_1$ and $R_2$ can be calculated for any output voltage range using the formula shown in Equation 1. To ensure stability under no load conditions, this resistive network must provide a current equal to or greater than $5\mu$ A. $$R_1 = R_2 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right), \text{ where } \frac{V_{OUT}}{R_1 + R_2} \ge 5\mu A$$ (1) If greater voltage accuracy is required, take into account the output voltage offset contributions because of the feedback pin current and use 0.1% tolerance resistors. #### **ENABLE PIN OPERATION** The TPS7A3001 provides a dual polarity enable pin (EN) that turns on the regulator when $|V_{EN}| > 2.0V$ , whether the voltage is positive or negative, as shown in Figure 31. This functionality allows for different system power management topologies: - Connecting the EN pin directly to a negative voltage, such as V<sub>IN</sub>, or - Connecting the EN pin directly to a positive voltage, such as the output of digital logic circuitry. Figure 31. Enable Pin Positive/Negative Threshold #### **CAPACITOR RECOMMENDATIONS** Low ESR capacitors should be used for the input, output, noise reduction, and bypass capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved over-temperature performance, while ceramic X5R capacitors are the most cost-effective and are available in higher values. Note that high ESR capacitors may degrade PSRR. ### INPUT AND OUTPUT CAPACITOR REQUIREMENTS This negative, high-voltage linear regulator achieves stability with a minimum input and output capacitance of 2.2µF; however, it is highly recommended to use a 10µF capacitor to maximize ac performance. # NOISE REDUCTION AND BYPASS CAPACITOR REQUIREMENTS Although noise reduction and bypass capacitors ( $C_{NR/SS}$ and $C_{BYP}$ , respectively) are not needed to achieve stability, it is highly recommended to use $0.01\mu F$ capacitors to minimize noise and maximize ac performance. ### **MAXIMUM AC PERFORMANCE** In order to maximize noise and PSRR performance, it is recommended to include $10\mu F$ or higher input and output capacitors, and $0.01\mu F$ noise reduction and bypass capacitors, as shown in Figure 30. The solution shown delivers minimum noise levels of $15.1\mu V_{RMS}$ and power-supply rejection levels above 55dB from 10Hz to 700kHz; see Figure 19 and Figure 20. ### **OUTPUT NOISE** The TPS7A3001 provides low output noise when a noise reduction capacitor (C<sub>NR/SS</sub>) is used. The noise reduction capacitor serves as a filter for the internal reference. By using a $0.01\mu\text{F}$ noise reduction capacitor, the output noise is reduced by almost 80% (from $80\mu\text{V}_{RMS}$ ); see Figure 21. TPS7A3001 low output voltage noise makes it an ideal solution for powering noise-sensitive circuitry. # **POWER-SUPPLY REJECTION** The 0.01µF noise reduction capacitor greatly improves TPS7A3001 power-supply rejection, achieving up to 20dB of additional power-supply rejection for frequencies between 110Hz and 400KHz. Additionally, ac performance can be maximized by adding a $0.01\mu\text{F}$ bypass capacitor ( $C_{BYP}$ ) from the FB pin to the OUT pin. This capacitor greatly improves power-supply rejection at lower frequencies, for the band from 10Hz to 200kHz; see Figure 19. The very high power-supply rejection of the TPS7A3001 makes it a good choice for powering high-performance analog circuitry, such as operational amplifiers, ADCs, DACS, and audio amplifiers. ### TRANSIENT RESPONSE As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases duration of the transient response. #### APPLICATION INFORMATION # **POWER FOR PRECISION ANALOG** One of the primary TPS7A3001 applications is to provide ultralow noise voltage rails to high-performance analog circuitry in order to maximize system accuracy and precision. In conjunction with its positive counterpart, the TPS7A49xx family of positive high-voltage linear regulators, this negative high voltage linear regulator provides ultralow noise positive and negative voltage rails to high-performance analog circuitry, such as operational amplifiers, ADCs, DACs, and audio amplifiers. Because of the ultralow noise levels at high voltages, analog circuitry with high-voltage input supplies can be used. This characteristic allows for high-performance analog solutions to optimize the voltage range, maximizing system accuracy. # POST DC/DC CONVERTER FILTERING Most of the time, the voltage rails available in a system do not match the voltage specifications demanded by one or more of its circuits; these rails must be stepped up or down, depending on specific voltage requirements. DC/DC converters are the preferred solution to step up or down a voltage rail when current consumption is not negligible. They offer high efficiency with minimum heat generation, but they have one primary disadvantage: they introduce a high-frequency component, and the associated harmonics, on top of the dc output signal. This high-frequency component, if not filtered properly, degrades analog circuitry performance, reducing overall system accuracy and precision. The TPS7A3001 offers a wide-bandwidth, very-high power-supply rejection ratio. This specification makes it ideal for post dc/dc converter filtering, as shown in Figure 32. It is highly recommended to use the maximum performance schematic shown in Figure 30. Also, verify that the fundamental frequency (and its first harmonic, if possible) is within the bandwidth of the regulator PSRR, shown in Figure 19. Figure 32. Post DC/DC Converter Regulation to High-Performance Analog Circuitry # **AUDIO APPLICATIONS** Audio applications are extremely sensitive to any distortion and noise in the audio band from 20Hz to 20kHz. This stringent requirement demands clean voltage rails to power critical high-performance audio systems. The very-high power-supply rejection ratio (> 55dB) and low noise at the audio band of the TPS7A3001 maximize performance for audio applications; see Figure 19. TEXAS INSTRUMENTS SBVS174 – OCTOBER 2011 www.ti.com ### **LAYOUT** #### PACKAGE MOUNTING Solder pad footprint recommendations for the TPS7A3001 are available at the end of this product datasheet and at www.ti.com. #### BOARD LAYOUT RECOMMENDATIONS TO IMPROVE PSRR AND NOISE PERFORMANCE To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for IN and OUT, with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should connect directly to the GND pin of the device. Equivalent series inductance (ESL) and equivalent series resistance (ESR) must be minimized in order to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ , $C_{OUT}$ , $C_{NR/SS}$ , $C_{BYP}$ ) must be placed as close as possible to the device and on the same side of the printed circuit board (PCB) as the regulator itself. Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because they may impact system performance negatively and even cause instability. If possible, and to ensure the maximum performance denoted in this product datasheet, use the same layout pattern used for TPS7A30 evaluation board, available at www.ti.com. ### THERMAL PROTECTION Thermal protection disables the output when the junction temperature rises to approximately +170°C, allowing the device to cool. When the junction temperature cools to approximately +150°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to a maximum of +125°C. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +35°C above the maximum expected ambient condition of your particular application. This configuration produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worst-case load. The internal protection circuitry of the TPS7A3001 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TPS7A3001 into thermal shutdown degrades device reliability. ### POWER DISSIPATION The ability to remove heat from the die is different for each package type, presenting different considerations in the PCB layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat dissipating layers also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions. Power dissipation (P<sub>D</sub>) is equal to the product of the output current times the voltage drop across the output pass element, as shown in Equation 2: $$P_{D} = (V_{IN} - V_{OUT}) I_{OUT}$$ (2) # SUGGESTED LAYOUT AND SCHEMATIC Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with a X5R or X7R dielectric. The GND pin should be tied directly to the PowerPAD under the IC. The PowerPAD should be connected to any internal PCB ground planes using multiple vias directly under the IC. It may be possible to obtain acceptable performance with alternate PCB layouts; however, the layout shown in Figure 33 and the schematic shown in Figure 34 have been shown to produce good results and are meant as a guideline. Figure 33. PCB Layout Example Figure 34. Schematic for PCB Layout Example www.ti.com 20-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TPS7A3001MDGNTEP | Active | Production | HVSSOP (DGN) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | PXCM | | V62/11619-01XE | Active | Production | HVSSOP (DGN) 8 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | PXCM | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS7A3001MDGNTEP | HVSSOP | DGN | 8 | 250 | 180.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 # \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |------------------|---------------------|-----|------|-----|-------------|------------|-------------|--| | TPS7A3001MDGNTEP | HVSSOP | DGN | 8 | 250 | 213.0 | 191.0 | 35.0 | | 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com # $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$ SMALL OUTLINE PACKAGE ### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE ### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 11. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated