

# TPS792 Ultra-Low Noise, High-PSRR, Fast RF, 100mA, **Low-Dropout Linear Regulator**

# 1 Features

- For a more updated portfolio device, see the TPS7A20
- 100mA low-dropout regulator with enable
- Available in fixed-voltage versions and adjustable
- Low noise:
  - 50μV<sub>RMS</sub> (legacy chip)
  - 69µV<sub>RMS</sub> (new chip)
- Fast start-up time:
  - 50µs (legacy chip)
  - 500µs (new chip)
- Very-low dropout voltage: 55mV (typ)

# 2 Applications

- TV applications
- **Building automation**
- Smartphones and tablets
- Connected peripherals and printers
- Home theater and entertainment applications

# 3 Description

The TPS792 is a low-dropout (LDO) voltage regulators that features high power-supply rejection ratio (PSRR), and offers excellent line and load transient responses. This device is stable with a small 2.2µF ceramic capacitor on the output. The TPS792 offers low dropout voltages for example, 55mV (typical) at 100mA. The low output noise and great PSRR makes this device suitable to power sensitive analog loads. The TPS792 offers a flexible option for post regulation with its adjustable capability.

## **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |
|-------------|------------------------|-----------------------------|--|
| TPS792      | DBV (SOT-23, 6)        | 2.9mm × 2.8mm               |  |
|             | DBV (SOT-23, 5)        | 2.9mm × 2.8mm               |  |

- For more information, see the Mechanical, Packaging, and Orderable Information
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Typical Application Circuit** 



# **Table of Contents**

| 1 Features1                           | 7 Application and Implementation                     | 19 |
|---------------------------------------|------------------------------------------------------|----|
| 2 Applications1                       | 7.1 Application Information                          |    |
| 3 Description1                        | 7.2 Typical Application                              |    |
| 4 Pin Configuration and Functions2    | 7.3 Power Supply Recommendations                     |    |
| 5 Specifications3                     | 7.4 Layout                                           | 24 |
| 5.1 Absolute Maximum Ratings3         | 8 Device and Documentation Support                   | 26 |
| 5.2 ESD Ratings3                      | 8.1 Device Support                                   | 26 |
| 5.3 Recommended Operating Conditions3 | 8.2 Documentation Support                            |    |
| 5.4 Thermal Information4              | 8.3 Receiving Notification of Documentation Updates. | 26 |
| 5.5 Electrical Characteristics4       | 8.4 Support Resources                                | 26 |
| 5.6 Typical Characteristics7          | 8.5 Trademarks                                       |    |
| 6 Detailed Description13              | 8.6 Electrostatic Discharge Caution                  | 27 |
| 6.1 Overview                          | 8.7 Glossary                                         |    |
| 6.2 Functional Block Diagrams         | 9 Revision History                                   |    |
| 6.3 Feature Description14             | 10 Mechanical, Packaging, and Orderable              |    |
| 6.4 Device Functional Modes18         | Information                                          | 27 |

# **4 Pin Configuration and Functions**





Figure 4-1. DBV Package, 5-Pin SOT-23 Fixed Voltage Version (Top View)

Figure 4-2. DBV Package, 6-Pin SOT-23 Adjustable Voltage Version (Top View)

# **Table 4-1. Pin Functions**

|       | PIN |     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-----|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | DBV | YZQ | · I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| EN    | 3   | А3  | I     | Enable pin. Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used.                                                                                                                                                                                                                                                                                                               |
| FB    | 5   | _   | I     | Feedback pin. This terminal is the feedback input pin for the adjustable device. Fixed voltage versions in the DBV package do not have this pin.                                                                                                                                                                                                                                                                                                                                      |
| GND   | 2   | A1  | -     | Regulator ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IN    | 1   | C3  | I     | Input to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| NR/NC | 4   | B2  | _     | Noise Reduction pin (legacy chip only). Connecting an external capacitor to this pin filters noise generated by the internal bandgap. This configuration improves power-supply rejection and reduces output noise for the legacy chip and YZQ package only.  No Connect pin (new chip only). This pin is not internally connected. Connect to GND for improved thermal performance or leave floating. For lower noise performance on a fixed device, consider looking at the TPS7A20. |
| OUT   | 6   | C1  | 0     | Output of the regulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



# 5 Specifications

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|             |                                                                    | MIN       | MAX                                  | UNIT |
|-------------|--------------------------------------------------------------------|-----------|--------------------------------------|------|
| Voltage     | V <sub>IN</sub> , V <sub>EN</sub> , V <sub>OUT</sub> (Legacy Chip) | -0.3      | 6                                    | V    |
|             | V <sub>IN</sub> , V <sub>EN</sub> (New Chip)                       | -0.3      | -0.3 6.5                             |      |
|             | V <sub>OUT</sub> (New Chip)                                        | -0.3      | V <sub>IN</sub> + 0.3 <sup>(2)</sup> | V    |
| Current     | Output, I <sub>OUT</sub>                                           | Internall | Internally limited                   |      |
| Temperature | Operating junction, T <sub>J</sub>                                 | -40       | 150                                  | °C   |
|             | Storage, T <sub>stg</sub>                                          | -65       | 150                                  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The absolute maximum rating is  $V_{IN}$  + 0.3 V or 6.5 V, whichever is smaller.

# 5.2 ESD Ratings

|                    |                         |                                                                                            | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------------------|-------|------|
| V                  |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                |       | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, V all pins <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                                  | MIN       | NOM  | MAX | UNIT |
|------------------|--------------------------------------------------|-----------|------|-----|------|
| V <sub>IN</sub>  | Input voltage                                    | 2.7       |      | 5.5 | V    |
| V <sub>EN</sub>  | Enable voltage                                   | 0         |      | 5.5 | V    |
| V <sub>OUT</sub> | Output voltage                                   | $V_{FB}$  |      | 5   | V    |
| I <sub>OUT</sub> | Output current                                   | 0         |      | 100 | mA   |
| TJ               | Operating junction temperature                   | -40       |      | 125 | °C   |
| C                | Input capacitor (Legacy Chip)                    | 0.1       | 1    |     |      |
| C <sub>IN</sub>  | Input capacitor (New Chip)                       | 1         |      |     | μF   |
| C <sub>OUT</sub> | Output capacitor                                 | 2.2(1)(2) | 10   |     | μF   |
| C <sub>NR</sub>  | Noise reduction capacitor <sup>(3)</sup>         | 0         | 10   |     | nF   |
| C                | Feed-forward capacitor (Legacy Chip)             |           | 15   |     | pF   |
| C <sub>FF</sub>  | Feed-forward capacitor (New Chip) <sup>(4)</sup> | 0         | 10   | 100 | nF   |
| R <sub>2</sub>   | Lower feedback resistor (Legacy Chip)            |           | 30.1 |     | kΩ   |
| F <sub>EN</sub>  | Enable toggle frequency (New Chip)               |           |      | 10  | kHz  |

- (1) If  $C_{FF}$  is not used or  $V_{OUT}(nom) < 1.8V$ , the minimum recommended  $C_{OUT} = 4.7\mu F$ .
- (2) The minimum effective capacitance is 0.47 µF for the new chip only.
- (3) Legacy Chip only. The New Chip does not have a Noise Reduction pin. For more information please refer to Pin Functions table.
- (4) Feed-forward capacitor is optional and not required for stability.



# **5.4 Thermal Information**

|                       |                                              | TPS792 |                              |               |                              |      |
|-----------------------|----------------------------------------------|--------|------------------------------|---------------|------------------------------|------|
|                       | THERMAL METRIC(1)                            |        | DBV (SOT23-6) <sup>(2)</sup> | DBV (SOT23-5) | DBV (SOT23-5) <sup>(2)</sup> | UNIT |
|                       |                                              | 6 PINS | 6 PINS                       | 5 PINS        | 5 PINS                       |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 225.1  | 171.7                        | 225.1         | 171.7                        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 78.4   | 110.8                        | 78.4          | 110.8                        | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 54.7   | 85.4                         | 54.7          | 85.4                         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 3.3    | 54.4                         | 3.3           | 54.4                         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 53.8   | 85.2                         | 53.8          | 85.2                         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A    | N/A                          | N/A           | N/A                          | °C/W |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Packaging application note.
- (2) New Chip.

# 5.5 Electrical Characteristics

over recommended operating temperature range,  $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$   $V_{EN} = V_{IN}$ ,  $V_{IN} = V_{O(typ)} + 1V$ ,  $I_{OUT} = 1$  mA,  $C_{OUT} = 10$   $\mu\text{F}$ ,  $C_{NR} = 0.01$   $\mu\text{F}$  (Legacy Chip) (unless otherwise noted). All typical values at  $T_J = 25^{\circ}\text{C}$ .

| PAR                             | PARAMETER                             |                                                      | TEST CONDITIONS                                                      |                       | TYP              | MAX                   | UNIT          |  |
|---------------------------------|---------------------------------------|------------------------------------------------------|----------------------------------------------------------------------|-----------------------|------------------|-----------------------|---------------|--|
|                                 |                                       | TPS79201 <sup>(1)</sup>                              | 0μA < I <sub>OUT</sub> <<br>100mA 1.22V <<br>V <sub>OUT</sub> < 5.2V | 0.98 V <sub>OUT</sub> | V <sub>OUT</sub> | 1.02 V <sub>OUT</sub> | V             |  |
| V                               | Output                                | TPS79225<br>(Legacy chip<br>only)                    | 0μA < I <sub>OUT</sub> <<br>100mA 1.22V <<br>V <sub>OUT</sub> < 5.2V | 2.45                  | 2.5              | 2.55                  | V             |  |
| V <sub>OUT</sub>                | accuracy                              | TPS79228<br>(Legacy chip<br>only)                    | 0μA < I <sub>OUT</sub> <<br>100mA 1.22V <<br>V <sub>OUT</sub> < 5.2V | 2.744                 | 2.8              | 2.856                 | V             |  |
|                                 |                                       | TPS79230                                             | 0μA < I <sub>OUT</sub> <<br>100mA, 4V <<br>V <sub>IN</sub> < 5.5V    | 2.94                  | 3                | 3.06                  | V             |  |
|                                 | Quiescent                             | 0μA ≤ I <sub>O</sub> ≤ 100m                          | A (Legacy Chip)                                                      |                       | 170              | 250                   |               |  |
| I <sub>GND</sub>                | current (GND current)                 | 0μA ≤ I <sub>O</sub> ≤ 100m                          | A(New Chip)                                                          |                       | 250              | 1000                  | μΑ            |  |
| $\Delta V_{OUT}/\Delta I_{OUT}$ | Load<br>regulation <sup>(2)</sup>     | 0μA ≤ I <sub>OUT</sub> ≤ 100                         | )mA                                                                  | 5                     |                  |                       | mV            |  |
| ΔV <sub>OUT</sub> /ΔVIN         | Line regulation                       | V <sub>OUT</sub> + 1V ≤ V <sub>IN</sub>              | ≤ 5.5V                                                               |                       | 0.05             | 0.12                  | %/V           |  |
|                                 |                                       | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.001µF                                            |                       | 50               |                       |               |  |
|                                 | Output noise<br>voltage<br>(TPS7928)  | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.0047μF                                           |                       | 33               |                       |               |  |
| Vn                              | (Legacy chip only)                    | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.01µF                                             |                       | 31               |                       | $\mu V_{RMS}$ |  |
|                                 |                                       | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.1µF                                              |                       | 27               |                       |               |  |
|                                 | Output noise<br>voltage<br>(TPS79230) | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | (New Chip)                                                           |                       | 69               |                       |               |  |
|                                 |                                       |                                                      | C <sub>NR</sub> = 0.001µF                                            |                       | 50               |                       |               |  |
| t                               | Time, start-up                        | $R_L = 14 \Omega$ ,                                  | $C_{NR} = 0.0047 \mu F$                                              |                       | 70               |                       | ue            |  |
| t <sub>STR</sub>                | (TPS79230)                            | C <sub>OUT</sub> = 1µF                               | C <sub>NR</sub> = 0.01µF                                             |                       | 90               |                       | μs            |  |
|                                 |                                       |                                                      | (New Chip)                                                           |                       | 500              |                       |               |  |

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

# **5.5 Electrical Characteristics (continued)**

over recommended operating temperature range,  $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$   $V_{EN} = V_{IN}$ ,  $V_{IN} = V_{O(typ)} + 1V$ ,  $I_{OUT} = 1$  mA,  $C_{OUT} = 10$  µF,  $C_{NIR} = 0.01$  µF (Legacy Chip) (unless otherwise noted). All typical values at  $T_J = 25^{\circ}\text{C}$ .

| PARAMETER TEST       |                                               | CONDITIONS                                     | MIN                                                           | TYP   | MAX   | UNIT            |    |
|----------------------|-----------------------------------------------|------------------------------------------------|---------------------------------------------------------------|-------|-------|-----------------|----|
| lcL                  | Output current limit                          | V <sub>OUT</sub> = 0V(Legacy Chip)             |                                                               | 285   |       | 600             | mA |
| CL                   | Output current limit                          | $V_{IN} = V_{OUT(NO)}$<br>x $V_{OUT(NOM)}$ (1) | <sub>M)</sub> + 1 V, V <sub>OUT</sub> = 0.9<br>New Chip only) | 320   |       | 460             | mA |
| I <sub>SC</sub>      | Short-circuit current limit                   | V <sub>OUT</sub> = 0V (Ne                      | ew Chip)                                                      |       | 175   |                 | mA |
| 1                    | Shutdown                                      | V <sub>EN</sub> = 0V, 2.7V<br>5.5V(Legacy 0    |                                                               |       | 0.07  | 1               | μA |
| SHDN                 | current                                       | V <sub>EN</sub> = 0V, 2.7V<br>Chip)            | V < V <sub>I</sub> < 5.5V(New                                 |       | 0.01  | 1               | μΛ |
| V <sub>EN(HI)</sub>  | High-level<br>enable input<br>voltage         | 2.7V ≤ V <sub>IN</sub> ≤ 5                     | i.5V                                                          | 1.7   |       | V <sub>IN</sub> | ٧  |
| V <sub>EN(HI)</sub>  | High-level<br>enable input<br>voltage         | 2.7V ≤ V <sub>IN</sub> ≤ 5                     | i.5V (New Chip)                                               | 0.85  |       | V <sub>IN</sub> | V  |
| V <sub>EN(LOW)</sub> | Low-level<br>enable input<br>voltage          | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V                  |                                                               | 0     |       | 0.7             | V  |
| V <sub>EN(LOW)</sub> | Low-level<br>enable input<br>voltage          | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V (New Chip)       |                                                               | 0     |       | 0.425           | V  |
| I <sub>EN</sub>      | Enable pin current                            | V <sub>EN</sub> = 0 V                          |                                                               | -1    |       | 1               | μΑ |
| $V_{REF}$            | Internal<br>reference<br>(TPS79201)           |                                                |                                                               | 1.201 | 1.225 | 1.25            | V  |
|                      | Power-supply<br>rejection ratio<br>(TPS79228) |                                                | I <sub>OUT</sub> = 10mA<br>(Legacy Chip)                      |       | 70    |                 |    |
|                      | Power-supply rejection ratio (TPS79230)       | - f = 100Hz                                    | I <sub>OUT</sub> = 10mA<br>(New Chip)                         |       | 64    |                 |    |
|                      | Power-supply rejection ratio (TPS79228)       | ] - 100 <b>n</b> z                             | I <sub>OUT</sub> = 100mA<br>(Legacy Chip)                     |       | 72    |                 |    |
| PSRR                 | Power-supply rejection ratio (TPS79230)       |                                                | I <sub>OUT</sub> = 100mA<br>(New Chip)                        |       | 64    |                 | ٩D |
| FORK                 | Power-supply rejection ratio (TPS79228)       | f = 10kHz                                      | I <sub>OUT</sub> = 100mA<br>(Legacy Chip)                     |       | 75    |                 | dB |
| re<br>('<br>F        | Power-supply rejection ratio (TPS79230)       | - I = TUKHZ                                    | I <sub>OUT</sub> = 100mA<br>(New Chip)                        |       | 49    |                 |    |
|                      | Power-supply rejection ratio (TPS79228)       | - f = 100kHz                                   | I <sub>OUT</sub> = 100mA<br>(Legacy Chip)                     |       | 47    |                 |    |
|                      | Power-supply rejection ratio (TPS79230)       | I - IOUKIIZ                                    | I <sub>OUT</sub> = 100mA<br>(New Chip)                        |       | 39    |                 |    |

# 5.5 Electrical Characteristics (continued)

over recommended operating temperature range,  $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$   $V_{EN} = V_{IN}$ ,  $V_{IN} = V_{O(typ)} + 1V$ ,  $I_{OUT} = 1$  mA,  $C_{OUT} = 10$  µF,  $C_{NR} = 0.01$  µF (Legacy Chip) (unless otherwise noted). All typical values at  $T_J = 25^{\circ}\text{C}$ .

| PARAI                                   | PARAMETER TEST CONDITIONS                                      |                                                                                        | MIN  | TYP | MAX  | UNIT |
|-----------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>DO</sub> <sup>(3)</sup>          | Dropout voltage<br>(TPS79228)                                  | V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V, I <sub>OUT</sub> = 100mA (Legacy Chip only) |      | 60  | 110  | mV   |
| Dropout vol<br>(TPS79230                | Dropout voltage<br>(TPS79230)                                  | V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V, I <sub>OUT</sub> = 100mA                    |      | 55  | 100  | IIIV |
| V                                       | UVLO threshold                                                 | V <sub>IN</sub> rising (Legacy Chip)                                                   | 2.25 |     | 2.65 | V    |
| V <sub>UVLO</sub>                       | OVLO tillesiloid                                               | VIN rising (New Chip)                                                                  | 1.32 |     | 1.6  | V    |
| V <sub>UVLO(HYST)</sub> UVLO hysteresis | T <sub>J</sub> = 25°C, V <sub>CC</sub> rising (Legacy<br>Chip) |                                                                                        | 100  |     | mV   |      |
|                                         | nysteresis                                                     | T <sub>J</sub> = 25°C, V <sub>CC</sub> rising (New Chip)                               |      | 130 |      |      |

<sup>(1)</sup> The minimum IN operating voltage is 2.7 V or V<sub>O(typ)</sub> + 1 V, whichever is greater. The maximum IN voltage is 5.5 V. The maximum output current is 100 mA.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

# **5.6 Typical Characteristics**







Capacitance







Figure 5-23. TPS792 Ripple Rejection vs Frequency

Figure 5-24. TPS792 Ripple Rejection vs Frequency





Figure 5-25. TPS792 Ripple Rejection vs Frequency



Figure 5-26. TPS792 Output Voltage and Enable Voltage vs Time (Start-Up)



Figure 5-27. TPS792 Output Voltage and Enable Voltage vs Time (Start-Up)



Figure 5-28. TPS792 Line Transient Response





Figure 5-30. TPS792 Load Transient Response





Figure 5-33. Typical Regions of Stability Equivalent Series Resistance (ESR) vs Output Current

Legacy chip

Figure 5-34. Typical Regions of Stability Equivalent Series Resistance (ESR) vs Output Current

Legacy chip

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



# **6 Detailed Description**

# **6.1 Overview**

The TPS792xx family of LDO regulators has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, ultra-low output noise, low quiescent current, and enable-input to reduce supply currents to less than  $1\mu A$  when the regulator is turned off..

# **6.2 Functional Block Diagrams**



Figure 6-1. Functional Block Diagram – Adjustable Version (Legacy Chip)



Figure 6-2. Functional Block Diagram – Adjustable Version (New Chip)





Figure 6-3. Functional Block Diagram – Fixed Version (Legacy Chip)



Figure 6-4. Functional Block Diagram – Fixed Version (New Chip)

# **6.3 Feature Description**

## 6.3.1 Undervoltage Lockout (UVLO)

The TPS792xx uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage. This circuit makes sure that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry, V<sub>IN(min)</sub>.

#### 6.3.2 Shutdown

The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed  $V_{EN(high)}$  (2V minimum). Turn off the device by forcing the EN pin to drop below 0.7V. If shutdown capability is not required, connect EN to IN.

# 6.3.3 Active Discharge (New Chip)

The device has an internal pulldown MOSFET that connects an R<sub>PULLDOWN</sub> resistor to ground when the device is disabled to actively discharge the output voltage. The active discharge circuit is activated by the enable pin.

Submit Document Feedback

Do not rely on the active discharge circuit to discharge the output voltage after the input supply has collapsed because reverse current can possibly flow from the output to the input. This reverse current flow can cause damage to the device especially when a large output capacitor is used. Limit reverse current to no more than 5% of the device rated current for a short period of time.

#### 6.3.4 Foldback Current Limit

The legacy chip of TPS792 features internal current limiting and thermal protection. During normal operation, the TPS792 limits output current to approximately 400mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care must be taken not to exceed the power dissipation ratings of the package or the absolute maximum voltage ratings of the device.

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above  $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below  $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ).  $I_{CL}$  and  $I_{SC}$  are listed in the *Electrical Characteristics* table.

For this device,  $V_{FOLDBACK} = 0.4 \times V_{OUT(NOM)}$ .

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below  $V_{FOLDBACK}$ , the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report.

Figure 6-5 shows a diagram of the foldback current limit.



Figure 6-5. Foldback Current Limit



#### 6.3.5 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation, protecting the device from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The TPS792xx internal protection circuitry is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TPS792xx into thermal shutdown degrades device reliability.

#### 6.3.6 Reverse Current

The legacy chip of TPS792xx PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended.

The new chip of TPS792xx, as with most modern LDOs, excessive reverse current can damage this device.

Reverse current flows through the body diode on the pass element instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device as a result of one of the following conditions:

- Degradation caused by electromigration
- Excessive heat dissipation
- · Potential for a latch-up condition

Product Folder Links: TPS792

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} > V_{IN} + 0.3V$ :

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, external protection must be used to protect the device. The image below shows one approach of protecting the device.



Figure 6-6. Example Circuit for Reverse Current Protection Using a Schottky Diode



## **6.4 Device Functional Modes**

## 6.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage is at least as high as V<sub>IN(min)</sub>.
- The input voltage is greater than the nominal output voltage added to the dropout voltage.
- The enable voltage is greater than V<sub>EN(min)</sub>.
- The output current is less than the current limit.
- The device junction temperature is less than the maximum specified junction temperature.

#### 6.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in the linear region and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

#### 6.4.3 Disabled

The device is disabled under the following conditions:

- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold.
- The device junction temperature is greater than the thermal shutdown temperature.
- The input voltage is less than UVLO<sub>falling</sub>.

Table 6-1 lists the conditions that lead to the different modes of operation.

**Table 6-1. Device Functional Mode Comparison** 

| OPERATING                                                          | PARAMETER                                                   |                                         |                                     |                                       |  |
|--------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------|-------------------------------------|---------------------------------------|--|
| MODE                                                               | V <sub>IN</sub>                                             | V <sub>EN</sub>                         | l <sub>оит</sub>                    | T <sub>J</sub>                        |  |
| Normal mode                                                        | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>EN</sub> > V <sub>EN(high)</sub> | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 125°C                |  |
| Dropout mode                                                       | $V_{IN(min)} < VIN < V_{OUT(nom)} + V_{DO}$                 | $V_{EN} > V_{EN(high)}$                 | _                                   | T <sub>J</sub> < 125°C                |  |
| Disabled mode<br>(any true<br>condition<br>disables the<br>device) | $V_{IN}$ < UVLO <sub>falling</sub>                          | V <sub>EN</sub> < V <sub>EN(low)</sub>  | _                                   | T <sub>J</sub> > 165°C <sup>(1)</sup> |  |

(1) Approximate value for thermal shutdown

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 7.1 Application Information

The TPS792xx family of LDO regulators has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, low output noise, low quiescent current, and enable-input to reduce supply currents to less than 1µA when the regulator is turned off.

# 7.1.1 Adjustable Operation

The output voltage of the TPS792xx01 adjustable regulator is programmed using an external resistor divider as shown in the image below. The output voltage is calculated using the equation below:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$

where:

V<sub>REF</sub> = 1.2246V typ (the internal reference voltage)

Resistors  $R_1$  and  $R_2$  must be selected for approximately 50µA divider current. Lower value resistors can be used for improved noise performance, but the solution consumes more power. Higher resistors values can cause accuracy issues and other problems. The recommended design procedure is to choose  $R_2$  = 30.1k $\Omega$  to set the divider current at 50µA,  $C_{FF}$  = 15pF for stability, and then calculate  $R_1$  using the equation below:

$$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_2 \tag{2}$$

To improve the stability of the adjustable version, place a small compensation capacitor between OUT and FB. For output voltages less than 1.8V, the value of this capacitor must be 100pF. For output voltages greater than 1.8V, the approximate value of this capacitor can be calculated as shown in the equation below:

$$C_{FF} = \frac{(3 \times 10^{-7}) \times (R_1 + R_2)}{(R_1 \times R_2)}$$
(3)

The suggested value of this capacitor for several resistor ratios is shown in the table in the image below. If this capacitor is not used (such as in a unity-gain configuration) or if an output voltage less than 1.8V is chosen, then the minimum recommended output capacitor is 4.7µF instead of 2.2µF.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback





**Table 7-1. OUTPUT VOLTAGE PROGRAMMING GUIDE** 

| OUTPUT VOLTAGE | R <sub>1</sub> | R <sub>2</sub> | C <sub>FF</sub> |
|----------------|----------------|----------------|-----------------|
| 1.22V          | Short          | Open           | 0pF             |
| 2.5V           | 31.6kΩ         | 30.1kΩ         | 22pF            |
| 3.3V           | 51kΩ           | 30.1kΩ         | 15pF            |
| 3.6V           | 59kΩ           | 30.1kΩ         | 15pF            |

Figure 7-1. TPS792xx01 Adjustable LDO Regulator Programming

# 7.1.2 Exiting Dropout

Some applications have transients that place the LDO into dropout, such as slower ramps on  $V_{\text{IN}}$  during start-up. As with other LDOs, the output can overshoot on recovery from these conditions. A ramping input supply causes an LDO to overshoot on start-up, as shown in Figure 7-2, when the slew rate and voltage levels are in the correct range. Use an enable signal to avoid this condition.



Figure 7-2. Start-Up Into Dropout

Line transients out of dropout can also cause overshoot on the output of the regulator. These overshoots are caused by the error amplifier having to drive the gate capacitance of the pass element and bring the gate back to the correct voltage for proper regulation. Figure 7-3 illustrates what is happening internally with the gate voltage and how overshoot can be caused during operation. When the LDO is placed in dropout, the gate voltage ( $V_{\rm GS}$ ) is pulled all the way down to ground to give the pass device the lowest on-resistance as possible. However, if a line transient occurs when the device is in dropout, the loop is not in regulation and can cause the output to overshoot until the loop responds and the output current pulls the output voltage back down into regulation. If these transients are not acceptable, then continue to add input capacitance in the system until the transient is slow enough to reduce the overshoot.





Figure 7-3. Line Transients From Dropout

# 7.2 Typical Application

A typical application circuit is shown in Figure 7-4.



Figure 7-4. Typical Application Circuit

# 7.2.1 Design Requirements

Table 7-2 lists the design requirements.

Table 7-2. Design Parameters

| PARAMETER                   | DESIGN REQUIREMENTS           |  |  |  |
|-----------------------------|-------------------------------|--|--|--|
| Input voltage               | 3V – 4V (lithium ion battery) |  |  |  |
| Output voltage              | 2.8V                          |  |  |  |
| DC output current           | 10mA                          |  |  |  |
| Peak output current         | 75mA                          |  |  |  |
| Maximum ambient temperature | 65°C                          |  |  |  |

## 7.2.2 Detailed Design Procedure

#### 7.2.2.1 Capacitor Recommendations

Low equivalent series resistance (ESR) capacitors must be used for the input, output, noise reduction, and bypass capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved over-temperature performance, while ceramic X5R capacitors are more cost-effective and are available in higher values.

## 7.2.2.2 Input and Output Capacitor Requirements

A 0.1µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the legacy chip of TPS792xx, is required for stability and improves transient response, noise rejection, and ripple rejection. A 1µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the new chip of TPS792xx, is required for stability and improves transient response, noise rejection, and ripple rejection. A higher-value input capacitor can be necessary if large, fast-rise-time load transients are anticipated or the device is located several inches from the power source.

Like most low-dropout regulators, the TPS792xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is  $2.2\mu F$ . Any  $2.2\mu F$  or larger ceramic capacitor is suitable, provided the capacitance does not vary significantly over temperature. If load current is not expected to exceed 100 mA, a  $1.0\mu F$  ceramic capacitor can be used. If a feed-forward capacitor is not used (such as in a unity-gain configuration) or if an output voltage less than 1.8V is chosen, then the minimum recommended output capacitor is  $4.7\mu F$  instead of  $2.2\mu F$ . The table below lists the recommended output capacitor sizes for several common configurations.

**Table 7-3. Output Capacitor Sizing** 

| Condition                                         | C <sub>OUT</sub> (μF) |
|---------------------------------------------------|-----------------------|
| V <sub>OUT</sub> < 1.8V or C <sub>FF</sub> = 0nF  | 4.7                   |
| V <sub>OUT</sub> > 1.8V, I <sub>OUT</sub> > 100mA | 2.2                   |
| V <sub>OUT</sub> > 1.8V, I <sub>OUT</sub> < 100mA | 1                     |

# 7.2.2.3 Noise Reduction and Feed-Forward Capacitor Requirements

The internal voltage reference is a key source of noise in an LDO regulator. The legacy chip of TPS792xx has an NR pin which is connected to the voltage reference through a  $250k\Omega$  internal resistor. The  $250k\Omega$  internal resistor, in conjunction with an external bypass capacitor connected to the NR pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. In order for the regulator to operate properly, the current flow out of the NR pin must be at a minimum, because any leakage current creates an IR drop across the internal resistor, thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. The bypass capacitor must be no more than  $0.1\mu\text{F}$  to verify that the capacitor is fully charged during the quick-start time provided by the internal switch in the *Functional Block Diagrams*.

A feed-forward capacitor is recommended when using the adjustable version, to improve the stability of the device. If  $R_2 = 30.1 k\Omega$ , set  $C_1$  to 15pF for optimal performance. For voltages less than 1.8V, the value of this

capacitor must be 100pF. For voltages greater than 1.8V, calculate the approximate value of this capacitor as given in the *Functional Block Diagrams*.

## 7.2.3 Application Curves



## 7.3 Power Supply Recommendations

This device is designed to operate from an input voltage supply range from 2.7V to 5.5V. The input voltage range must provide adequate headroom for the device to have a regulated output. This input supply must be well-regulated and stable. A  $0.1\mu F$  input capacitor is required for stability (legacy chip) or a  $1\mu F$  (new chip); if the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

# 7.4 Layout

## 7.4.1 Layout Guidelines

Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with an X5R or X7R dielectric.

Equivalent series inductance (ESL) and equivalent series resistance (ESR) must be minimized to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ ,  $C_{OUT}$ ,  $C_{NR}$ ,  $C_{FF}$ ) must be placed as close as possible to the device and on the same side of the PCB as the regulator itself. Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because these circuits may impact system performance negatively, and even cause instability.

### 7.4.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance

To improve ac measurements like PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device.

# 7.4.1.2 Power Dissipation and Junction Temperature

Specified regulator operation is to a junction temperature of 125°C; the maximum junction temperature should be restricted to 125°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_D$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum power dissipation limit is determined using Equation 4.

$$P_{D(max)} = \frac{T_{J} max - T_{A}}{R_{\theta JA}}$$
(4)

#### where

- T<sub>J</sub>max = Maximum allowable junction temperature
- $R_{\theta JA}$  = Thermal resistance, junction to ambient, for the package, see the Thermal Information table.
- T<sub>A</sub> = Ambient temperature

The regulator dissipation is calculated using the below equation.

$$P_{D} = (V_{I} - V_{O}) \times I_{O} \tag{5}$$

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit.

# 7.4.2 Layout Example



Figure 7-7. Layout Example (DBV 6-Pin Package)



O Denotes a via to a connection made on another layer

Figure 7-8. Layout Example (DBV 5-Pin Package, New Chip)



# 8 Device and Documentation Support

# 8.1 Device Support

# 8.1.1 Development Support

#### 8.1.1.1 Evaluation Modules

Several evaluation modules (EVMs) are available to assist in the initial circuit performance evaluation using the TPS793:

- TPS79301EVM
- TPS793285YEQEVM
- TPS79328EVM

These EVMs can be requested at the Texas Instruments website through the device product folders or purchased directly from the TI eStore.

#### 8.1.1.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS793 is available through the product folders under *Tools & Software*.

## 8.1.2 Device Nomenclature

Table 8-1. Ordering Information

| PRODUCT <sup>(1)</sup> (2)        | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS792xx <b>xx <i>yyy</i>M3</b> z | <ul> <li>XX(X) is the nominal output voltage (for example, 28 = 2.8 V; 285 = 2.85 V; 01 = adjustable version).</li> <li>YYY is the package designator.</li> <li>M3 is a suffix designator for the devices that only use the latest manufacturing flow (CSO:RFB). Devices without this suffix can ship with the legacy chip (CSO:DLN) or the new chip (CSO:RFB). The reel packaging label provides CSO information to distinguish which chip is being used.</li> <li>Z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

#### 8.2 Documentation Support

## 8.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Using New Thermal Metrics application note
- Texas Instruments, Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator application note
- Texas Instruments, TPS79301EVM, TPS79328EVM LDO Linear Regulator Evaluation Module EVM user's guide

# 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> Output voltages from 1.2 V to 4.8 V in 50-mV increments are available. Contact the factory for details and availability.



# 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes fro                                                 | m Revision D (December 2024) to Revision E (January 2025)                                                                                    | Page  |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Added Ne                                                    | w Chip to Layout Example (DBV 5-Pin Package) figure caption                                                                                  | 25    |
| Changes fro                                                 | m Revision C (December 2024) to Revision D (December 2024)                                                                                   | Page  |
| Added La                                                    | yout Example (DBV 5-Pin Package) figure                                                                                                      | 25    |
| Changes fro                                                 | m Revision B (May 2002) to Revision C (December 2024)                                                                                        | Page  |
| <ul> <li>Updated t</li> </ul>                               |                                                                                                                                              | . ∽ອ` |
| opaa.ca.                                                    | he numbering format for tables, figures, and cross-references throughout the document                                                        |       |
| •                                                           | , , ,                                                                                                                                        |       |
| <ul> <li>Changed</li> </ul>                                 | he numbering format for tables, figures, and cross-references throughout the document<br>entire document to align with current family format |       |
| <ul><li>Changed</li><li>Added M3</li></ul>                  | entire document to align with current family format                                                                                          |       |
| <ul><li>Changed</li><li>Added M3</li><li>Added N0</li></ul> | entire document to align with current family format                                                                                          |       |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2025 Texas Instruments Incorporated



www.ti.com

18-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       |          |               |                  |                       |      | (4)                           | (5)                        |              |              |
| TPS79201DBVR          | Active   | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEVI         |
| TPS79201DBVR.A        | Active   | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEVI         |
| TPS79201DBVRG4        | Active   | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEVI         |
| TPS79201DBVRG4.A      | Active   | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEVI         |
| TPS79201DBVRM3        | Active   | Production    | SOT-23 (DBV)   6 | 3000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | PEVI         |
| TPS79225DBVR          | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEXI         |
| TPS79225DBVR.A        | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEXI         |
| TPS79225DBVT          | Obsolete | Production    | SOT-23 (DBV)   5 | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | PEXI         |
| TPS79228DBVR          | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEWI         |
| TPS79228DBVR.A        | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEWI         |
| TPS79228DBVT          | Obsolete | Production    | SOT-23 (DBV)   5 | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | PEWI         |
| TPS79230DBVR          | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEYI         |
| TPS79230DBVR.A        | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEYI         |
| TPS79230DBVRG4        | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEYI         |
| TPS79230DBVRG4.A      | Active   | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | PEYI         |
| TPS79230DBVT          | Obsolete | Production    | SOT-23 (DBV)   5 | -                     | -    | Call TI                       | Call TI                    | -40 to 125   | PEYI         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Jun-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS79201DBVR   | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS79201DBVRG4 | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS79201DBVRM3 | SOT-23          | DBV                | 6 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS79225DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS79228DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS79230DBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TPS79230DBVRG4 | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |



www.ti.com 18-Jun-2025



# \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS79201DBVR   | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS79201DBVRG4 | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS79201DBVRM3 | SOT-23       | DBV             | 6    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS79225DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS79228DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS79230DBVR   | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TPS79230DBVRG4 | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |





## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated