



## **TPS71501-EP**

SGLS396-SEPTEMBER 2008

# 50-mA, 24-V, 3.2-µA SUPPLY CURRENT, LOW-DROPOUT LINEAR REGULATOR

## FEATURES

www.ti.com

- Controlled Baseline
  - One Assembly Site
  - One Test Site
  - One Fabrication Site
- **Extended Temperature Performance of** -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- **Enhanced Product-Change Notification**
- Qualification Pedigree<sup>(1)</sup>
- 24-V Maximum Input Voltage
- Low 3.2-µA Quiescent Current at 50 mA
- Stable With Any Capacitor ( $\geq$  0.47 µF)
- 50-mA Low-Dropout Regulator
- Adjustable Output Voltage (1.2 V to 15 V)
- **Designed to Support MSP430 Families:** .
  - 1.9-V Version Ensured to be Higher Than Minimum V<sub>IN</sub> of 1.8 V
  - 2.3-V Version Ensured to Meet 2.2-V Minimum V<sub>IN</sub> for Flash on MSP430F2xx
  - 3.45-V Version Ensured to be Lower Than Maximum V<sub>IN</sub> of 3.6 V
  - Wide Variety of Fixed Output Voltage Options to Match V<sub>IN</sub> to the Minimum **Required for Desired MSP430 Speed**
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- Minimum/Maximum Specified Current Limit •
- 5-Pin SC70/SOT-323 (DCK) Package •
- For 80-mA Rated Current and Higher Power Package, See TPS715Axx

## APPLICATIONS

- **Ultra-Low Power Microcontrollers**
- **Cellular/Cordless Handsets**
- **Portable/Battery-Powered Equipment**

## DESCRIPTION

The TPS71501 low-dropout (LDO) voltage regulators offer the benefits of high input voltage, low dropout voltage, low-power operation, and miniaturized packaging. The device, which operates over an input range of 2.5 V to 24 V, is stable with any capacitor ( $\geq 0.47 \ \mu$ F). The low dropout voltage and low quiescent current allow operation at extremely low power levels. Therefore, the devices are ideal for powering battery-management ICs. Specifically, because the devices are enabled as soon as the applied voltage reaches the minimum input voltage, the output is quickly available to power continuously operating battery-charging ICs.

The usual PNP pass transistor has been replaced by a PMOS pass element. Because the PMOS pass element behaves as a low-value resistor, the low dropout voltage, typically 415 mV at 50 mA of load current, is directly proportional to the load current. The low quiescent current (3.2 µA typically) is stable over the entire range of output load current (0 mA to 50 mA).





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

## TPS71501-EP



www.ti.com

### SGLS396-SEPTEMBER 2008

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ORDERING INFORMATION<sup>(1)</sup>

| TJ             | PACK       | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------|--------------------|-----------------------|------------------|--|
| –55°C to 125°C | SC70 – DCK | Reel of 3000       | TPS71501MDCKREP       | CVP              |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

### **ABSOLUTE MAXIMUM RATINGS**

over operating junction temperature range unless otherwise noted<sup>(1)(2)</sup>

| V <sub>IN</sub>  | Input voltage range                | IN                            | –0.3 V to 24 V |
|------------------|------------------------------------|-------------------------------|----------------|
| V <sub>OUT</sub> | Output voltage range               | OUT                           | –0.3 V to 6 V  |
|                  | Peak output current                | Internally limited            |                |
|                  | Continuous total power dissipation | See Dissipation Ratings Table |                |
| TJ               | Junction temperature range         |                               | –55°C to 150°C |
| T <sub>stg</sub> | Storage temperature range          |                               | –65°C to 150°C |
| ESD              | Electrostatic discharge rating     | Human-Body Model (HBM)        | 2000 V         |
| ESD              |                                    | Charged-Device Model (CDM)    | 500 V          |

(1) Stresses beyond those listed under *absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under the Electrical Characteristics is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal.

### **DISSIPATION RATINGS**

| BOARD                 | PACKAGE | PACKAGE R <sub>0JC</sub> °C/W |     |            |        | DERATING FACTOR<br>ABOVE T <sub>A</sub> = +25°C | T <sub>A</sub> ≤ 25°C<br>POWER RATING | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|-----------------------|---------|-------------------------------|-----|------------|--------|-------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|--|
| Low-K <sup>(1)</sup>  | DCK     | 165                           | 395 | 2.52 mW/°C | 250 mW | 140 mW                                          | 100 mW                                |                                       |                                       |  |
| High-K <sup>(2)</sup> | DCK     | 165                           | 315 | 3.18 mW/°C | 320 mW | 175 mW                                          | 130 mW                                |                                       |                                       |  |

(1) The JEDEC Low-K (1s) board design used to derive this data was a 3-in x 3-in, two-layer board with 2-oz copper traces on top of the board.

(2) The JEDEC High-K (2s2p) board design used to derive this data was a 3-in x 3-in, multilayer board with 1-oz internal power and ground planes and 2-oz copper traces on top and bottom of the board.



SGLS396-SEPTEMBER 2008

www.ti.com

### **ELECTRICAL CHARACTERISTICS**

Over operating junction temperature range ( $T_J = -55^{\circ}C$  to 125°C),  $V_{IN} = V_{OUT(NOM)} + 1$  V,  $I_{OUT} = 1$  mA, and  $C_{OUT} = 1 \mu F$  (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}C$ .

| PARAMETER                                        |                                                                       | TEST CONDITIONS                       | MIN                                                                                  | TYP   | MAX   | UNIT  |       |  |
|--------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------|-------|-------|-------|-------|--|
| Input voltage <sup>(1)</sup> V <sub>IN</sub>     |                                                                       |                                       | I <sub>O</sub> = 10 mA                                                               | 2.5   |       | 24    |       |  |
| input voltage                                    |                                                                       | V <sub>IN</sub>                       | I <sub>O</sub> = 50 mA                                                               | 3     |       |       | V     |  |
| V <sub>OUT</sub> voltage rang                    | е                                                                     |                                       |                                                                                      | 1.2   |       | 15    | V     |  |
| V <sub>OUT</sub> accuracy <sup>(1)</sup>         | Over V <sub>IN</sub> , I <sub>OL</sub>                                | <sub>JT</sub> , and                   | $V_{IN}$ + 1.0 V $\leq$ $V_{IN}$ $\leq$ 24 V                                         | -6.25 |       | +6.25 | %     |  |
| VOUT accuracy                                    | temperature $100 \ \mu\text{A} \le I_{\text{OUT}} \le 50 \ \text{mA}$ | $100 \ \mu A \le I_{OUT} \le 50 \ mA$ | -0.25                                                                                |       | +0.25 | 70    |       |  |
|                                                  |                                                                       |                                       | $0 \le I_{OUT} \le 50 \text{ mA}, T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 3.2   |       | 4.2   |       |  |
| Ground pin curren                                | (2)                                                                   | I <sub>GND</sub>                      | $0 \text{ mA} \le I_{OUT} \le 50 \text{ mA}$                                         |       | 3.2   | 4.8   | μΑ    |  |
|                                                  |                                                                       |                                       | $0 \text{ mA} \le I_{OUT} \le 50 \text{ mA}, \text{ V}_{IN} = 24 \text{ V}$          |       |       | 5.8   |       |  |
| Load regulation                                  | egulation ΔV <sub>OUT</sub> /ΔI <sub>OUT</sub>                        |                                       | I <sub>OUT</sub> = 100 μA to 50 mA                                                   |       | 22    |       | mV    |  |
| Output voltage<br>line regulation <sup>(1)</sup> | $\Delta V_{OUT} / \Delta V_{IN}$                                      |                                       | $V_{OUT}$ + 1 V < $V_{IN}$ ≤ 24 V                                                    |       | 20    | 75    | mV    |  |
| Output noise volta                               | ge                                                                    | V <sub>n</sub>                        | BW = 200 Hz to 100 kHz, $C_{OUT}$ = 10 $\mu$ F, $I_{OUT}$ = 50 mA                    |       | 575   |       | μVrms |  |
| Quitaut ourreat lim                              | :.                                                                    |                                       | $V_{OUT} = 0 \text{ V}, V_{IN} \ge 3.5 \text{ V}$                                    | 125   |       | 750   | mA    |  |
| Output current lim                               | It                                                                    | I <sub>CL</sub>                       | V <sub>OUT</sub> = 0 V, V <sub>IN</sub> < 3.5 V                                      | 90    |       | 750   | mA    |  |
| Power-supply ripp                                | wer-supply ripple rejection PSRR                                      |                                       | f = 100 kHz, C <sub>OUT</sub> = 10 μF 6                                              |       | 60    |       | dB    |  |
|                                                  |                                                                       | V <sub>DO</sub>                       | I <sub>OUT</sub> = 50 mA                                                             |       | 415   | 750   | mV    |  |

Minimum V<sub>IN</sub> = V<sub>OUT</sub> + V<sub>DO</sub> or the value shown for *Input voltage* in this table, whichever is greater.
 See Figure 1. The TPS71501 employs a leakage null control circuit. This circuit is active only if output current is less than pass FET leakage current. The circuit is typically active when output load is less than 5 μA, V<sub>IN</sub> is greater than 18 V, and die temperature is greater than 100°C.

Texas Instruments

www.ti.com

### SGLS396-SEPTEMBER 2008

FUNCTIONAL BLOCK DIAGRAM



### Figure 1. Functional Block Diagram

| TERMI                    | NAL | DESCRIPTION                                                                                       |
|--------------------------|-----|---------------------------------------------------------------------------------------------------|
| NAME                     | NO. | DESCRIPTION                                                                                       |
| FB 1 Feedback. This terr |     | Feedback. This terminal is used to set the output voltage.                                        |
| GND                      | 2   | Ground                                                                                            |
| NC                       | 3   | No connection                                                                                     |
| IN                       | 4   | Input supply                                                                                      |
| OUT                      | 5   | Output of the regulator, any output capacitor $\ge 0.47 \ \mu\text{F}$ can be used for stability. |

SGLS396-SEPTEMBER 2008

www.ti.com

Texas

INSTRUMENTS

### **TYPICAL CHARACTERISTICS**



TEXAS INSTRUMENTS

www.ti.com

SGLS396-SEPTEMBER 2008

## **TYPICAL CHARACTERISTICS (continued)**





www.ti.com

### APPLICATION INFORMATION

The TPS71501 LDO regulator has been optimized for ultra-low power applications such as the MSP430 microcontroller. Its ultra-low supply current maximizes efficiency at light loads, and its high input voltage range makes it suitable for supplies such as unconditioned solar panels.

### **External Capacitor Requirements**

Although not required, a 0.047- $\mu$ F or larger input bypass capacitor, connected between IN and GND and located close to the device, is recommended to improve transient response and noise rejection of the power supply as a whole. A higher-value input capacitor may be necessary if large, fast-rise-time load transients are anticipated and the device is located several inches from the power source.

The TPS71501 requires an output capacitor connected between OUT and GND to stabilize the internal control loop. Any capacitor (including ceramic and tantalum)  $\geq$  0.47 µF properly stabilizes this loop. X7R type capacitors are recommended but X5R and others may be used.

### Power Dissipation and Junction Temperature

To ensure reliable operation, worst-case junction temperature should not exceed +125°C. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_D$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum-power-dissipation limit is determined using the following equation:

$$\mathsf{P}_{\mathsf{D}(\mathsf{max})} = \frac{\mathsf{T}_{\mathsf{J}}\mathsf{max} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}} \tag{1}$$

where:

- T<sub>J</sub>max is the maximum allowable junction temperature.
- $R_{\theta JA}$  is the thermal resistance junction-to-ambient for the package (see the Dissipation Ratings table).
- T<sub>A</sub> is the ambient temperature.

The regulator dissipation is calculated using:

$$\mathsf{P}_{\mathsf{D}} = \left(\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}\right) \times \mathsf{I}_{\mathsf{OUT}}$$

For a higher power package version of the TPS715xx, see the TPS715Axx.

### **Regulator Protection**

The TPS71501 PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (e.g., during power-down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting might be appropriate.

The TPS71501 features internal current limiting. During normal operation, the TPS71501 limits output current to approximately 500 mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. Take care not to exceed the power dissipation ratings of the package.

7

(2)

8

# Programming the TPS71501 Adjustable LDO Regulator

The output voltage of the TPS71501 adjustable regulator is programmed using an external resistor divider as shown in Figure 14. The output voltage operating range is 1.2 V to 15 V, and is calculated using:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$$

where:

• V<sub>REF</sub> = 1.205 V typ (the internal reference voltage)

IN

OUT

FB

**TPS71501** 

GND

Resistors R1 and R2 should be chosen for approximately 1.5- $\mu$ A divider current. Lower value resistors can be used for improved noise performance, but the solution consumes more power. Higher resistor values should be avoided as leakage current into/out of FB across R1/R2 creates an offset voltage that artificially increases/decreases the feedback voltage and thus erroneously decreases/increases V<sub>OUT</sub>. The recommended design procedure is to choose R2 = 1 M $\Omega$  to set the divider current at 1.5  $\mu$ A, and then calculate R1 using Equation 4:

$$R1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R2$$

0.1uF

 $V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$ Figure 14. TPS71501 Adjustable LDO Regulator Programming

V<sub>OUT</sub>

0.47uF

# Power the MSP430 Microcontroller

Several versions of the TPS715xx are ideal for powering the MSP430 microcontroller. Table 2 shows potential applications of some voltage versions.

| DEVICE    | V <sub>OUT</sub> (TYP) | APPLICATION                                                                                   |
|-----------|------------------------|-----------------------------------------------------------------------------------------------|
| TPS71519  | 1.9 V                  | $V_{OUT, MIN}$ > 1.800 V required by many MSP430s. Allows lowest power consumption operation. |
| TPS71523  | 2.3 V                  | V <sub>OUT, MIN</sub> > 2.200 V required by some MSP430s FLASH operation.                     |
| TPS71530  | 3.0 V                  | $V_{OUT, MIN}$ > 2.700 V required by some MSP430s FLASH operation.                            |
| TPS715345 | 3.45 V                 | V <sub>OUT, MIN</sub> < 3.600 V required by some MSP430s. Allows highest speed operation.     |

#### Table 2. Typical MSP430 Applications

The TPS715xx family offers many output voltage versions to allow designers to minimize the supply voltage for the processing speed required of the MSP430. This minimizes the supply current consumed by the MSP430.

SGLS396-SEPTEMBER 2008



(4)

OUTPUT VOLTAGE PROGRAMMING GUIDE

**R1** 

0.499 MΩ

1.33 MΩ

3.16 MΩ

**R2** 

1 MΩ

1 MΩ

1 MΩ

Copyright © 2008, Texas Instruments Incorporated

OUTPUT

VOLTAGE

1.8 V

2.8 V 5.0 V www.ti.com



### **PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |                   |                |                       |                    | (4)                           | (5)                        |              |                     |
| TPS71501MDCKREP       | Active        | Production        | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes                | NIPDAUAG                      | Level-1-260C-UNLIM         | -55 to 125   | CVP                 |
| TPS71501MDCKREP.A     | Active        | Production        | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes                | NIPDAUAG                      | Level-1-260C-UNLIM         | -55 to 125   | CVP                 |
| V62/08619-01XE        | Active        | Production        | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes                | NIPDAUAG                      | Level-1-260C-UNLIM         | -55 to 125   | CVP                 |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device                      | Deekere | Deekere |
|-----------------------------|---------|---------|
| *All dimensions are nominal |         |         |

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS71501MDCKREP | SC70            | DCK                | 5 | 3000 | 180.0                    | 8.4                      | 2.41       | 2.41       | 1.2        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Aug-2017



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS71501MDCKREP | SC70         | DCK             | 5    | 3000 | 202.0       | 201.0      | 28.0        |

# **DCK0005A**



# **PACKAGE OUTLINE**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



# **DCK0005A**

# **EXAMPLE BOARD LAYOUT**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

Publication IPC-7351 may have alternate designs.
 Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DCK0005A

# **EXAMPLE STENCIL DESIGN**

## SOT - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated