



# TPS650002-Q1

SLVSEW4-APRIL 2019

# TPS650002-Q1 2.25-MHz Step-Down Converter With Dual LDOs

Technical

Documents

Order

Now

# 1 Features

- Qualified for automotive applications
- AEC-Q100 qualified with the following results:
  - Device temperature grade 2: -40°C to +105°C,  $T_A$
- Step-down converters:
  - V<sub>IN</sub> range from 2.3 V to 6 V
  - 2.25-MHz Fixed-frequency operation
  - 600-mA Output current
- LDOs:
  - V<sub>IN</sub> Range From 1.6 V to 6 V
  - Up to 300-mA output current
  - Separate power inputs and enables
- 3-mm × 3-mm 16-Pin WQFN

# 2 Applications

- Automotive camera module
- Automotive infotainment
- Automotive cluster
- Automotive sensor fusion

# 3 Description

Tools &

Software

The TPS650002-Q1 device is a single-chip powermanagement IC (PMIC) for automotive applications. This device combines a single step-down converter with two low-dropout regulators. The step-down converter enters a low-power mode at light load for maximum efficiency across the widest possible range of load currents. For low-noise applications, the device can be forced into fixed-frequency PWM using the MODE pin. The step-down converter allows the use of a small inductor and capacitors to achieve a small solution size. A power-good status output can be used for sequencing. The LDOs can supply 300 mA, and can operate with an input voltage range from 1.6 V to 6 V, thus allowing them to be supplied from the step-down converter. The step-down converter and the LDOs have separate voltage inputs and enables, thus allowing for design and sequencing flexibility.

Support &

Community

2.0

The TPS650002-Q1 device is available in a 16-pin leadless package (3-mm × 3-mm WQFN).

## Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE   | BODY SIZE (NOM)   |
|--------------|-----------|-------------------|
| TPS650002-Q1 | WQFN (16) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.





**TEXAS** NSTRUMENTS

www.ti.com

# **Table of Contents**

| 1 | Feat | tures                            | 1 |
|---|------|----------------------------------|---|
| 2 | Арр  | lications                        | 1 |
| 3 | Des  | cription                         | 1 |
| 4 | Rev  | ision History                    | 2 |
| 5 | Pin  | Configuration and Functions      | 3 |
| 6 | Spe  | cifications                      | 4 |
|   | 6.1  | Absolute Maximum Ratings         | 4 |
|   | 6.2  | ESD Ratings                      | 4 |
|   | 6.3  | Recommended Operating Conditions | 4 |
|   | 6.4  | Thermal Information              | 5 |
|   | 6.5  | Electrical Characteristics       | 5 |
|   | 6.6  | Switching Characteristics        | 7 |
|   | 6.7  | Typical Characteristics          | 7 |
| 7 | Deta | ailed Description1               | 0 |
|   | 7.1  | Overview 1                       | 0 |
|   | 7.2  | Functional Block Diagram 1       | 0 |
|   | 7.3  | Feature Description 1            | 0 |
|   |      |                                  |   |

|    | 7.4   | Device Functional Modes                         | 13 |
|----|-------|-------------------------------------------------|----|
| 8  | App   | lication and Implementation                     | 14 |
|    | 8.1   | Application Information                         | 14 |
|    | 8.2   | Typical Application                             | 14 |
| 9  | Pow   | er Supply Recommendations                       | 18 |
| 10 |       | out                                             |    |
|    | 10.1  | Layout Guidelines                               | 18 |
|    | 10.2  | Layout Examples                                 | 18 |
| 11 | Dev   | ice and Documentation Support                   | 19 |
|    | 11.1  | Device Support                                  | 19 |
|    | 11.2  | Documentation Support                           | 19 |
|    | 11.3  | Receiving Notification of Documentation Updates | 19 |
|    | 11.4  | Community Resources                             | 19 |
|    | 11.5  | Trademarks                                      | 19 |
|    | 11.6  | Electrostatic Discharge Caution                 | 19 |
|    | 11.7  | Glossary                                        | 19 |
| 12 |       | hanical, Packaging, and Orderable               |    |
|    | Infor | mation                                          | 19 |
|    |       |                                                 |    |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE       | REVISION | NOTES            |
|------------|----------|------------------|
| April 2019 | *        | Initial release. |



# 5 Pin Configuration and Functions



### **Pin Functions**

| PIN     | PIN |     | DESCRIPTION                                                      |  |
|---------|-----|-----|------------------------------------------------------------------|--|
| NAME    | NO. | I/O | DESCRIPTION                                                      |  |
| AGND    | 10  | -   | Analog ground – Star back to PGND as close to the IC as possible |  |
| EN_DCDC | 8   | Ι   | Enable DC-DC converter                                           |  |
| EN_LDO1 | 1   | I   | Enable LDO1                                                      |  |
| EN_LDO2 | 2   | Ι   | nable LDO2                                                       |  |
| FB_DCDC | 9   | Ι   | /oltage to DC-DC error amplifier                                 |  |
| FB_LDO1 | 11  | Ι   | Voltage to LDO1 error amplifier                                  |  |
| FB_LDO2 | 14  | Ι   | Voltage to LDO2 error amplifier                                  |  |
| MODE    | 7   | Ι   | Selects forced-PWM or PWM-to-PFM automatic-transition mode       |  |
| PG      | 3   | 0   | Open-drain active-low power-good output                          |  |
| PGND    | 4   |     | Power ground – connected to the thermal pad                      |  |
| SW      | 5   | 0   | Switch pin – connect inductor here                               |  |
| VINDCDC | 6   | Ι   | Input voltage to DC-DC converter and all other control blocks    |  |
| VINLDO1 | 13  | Ι   | Input voltage to LDO1                                            |  |
| VINLDO2 | 16  | Ι   | Input voltage to LDO2                                            |  |
| VLDO1   | 12  | 0   | LDO1 output voltage                                              |  |
| VLDO2   | 15  | 0   | LDO2 output voltage                                              |  |
| EP      |     | _   | Exposed thermal pad                                              |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                                                                     | MIN  | MAX                       | UNIT |
|---------------------|-------------------------------------------------------------------------------------|------|---------------------------|------|
|                     | On all pins except AGND, PGND, EN_DCDC, FB_LDO1, FB_LDO2, pins with respect to AGND | -0.3 | 7                         |      |
| Input voltage       | On EN_DCDC with respect to AGND                                                     | -0.3 | $V_{\sf IN} + 0.3, \le 7$ | V    |
|                     | FB_LDO1, FB_LDO2                                                                    | -0.3 | 3.6                       |      |
| Output voltage      | On VLDO1, VLDO2,                                                                    | -0.3 | 3.6                       | V    |
| Output voltage      | /PG                                                                                 | -0.3 | 7                         | V    |
| Output voltage      | SW                                                                                  | -0.6 | 7                         | V    |
| Output voltage      | SW for 20ns transients                                                              | -2   | 10                        | V    |
|                     | VINDCDC, SW, PGND,                                                                  |      | 1800                      | mA   |
| Current             | VINLDO1, VINLDO2, VLDO1, VLDO1, AGND                                                |      | 800                       | mA   |
|                     | At all other pins                                                                   |      | 1                         | mA   |
| Operating free-a    | air temperature, T <sub>A</sub>                                                     | -40  | 105                       | °C   |
| Maximum juncti      | on temperature, T <sub>J</sub>                                                      |      | 150                       | °C   |
| Storage temperation | ature, T <sub>stg</sub>                                                             | -65  | 150                       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                         |                                             | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|---------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> |                                             | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011            | Corner pins (1, 4, 5, 8, 9, 12, 13, and 16) | ±750  | V    |
|                    |                         | CDM ESD Classification Level C4B                        | Other pins                                  | ±500  |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

|                         |                                     | MIN | NOM  | MAX  | UNIT |
|-------------------------|-------------------------------------|-----|------|------|------|
| VINDCDC                 | >                                   | 2.3 |      | 6.0  | V    |
| VINLDO1,<br>VINLDO2     |                                     | 1.6 | VINI | DCDC | V    |
| MODE                    |                                     | 0   | VIN  | DCDC | V    |
| EN_DCDC                 | 0                                   |     |      |      |      |
| ,<br>EN_LDO1<br>EN_LDO2 |                                     | 0   | VINI | DCDC | V    |
| L1                      | SW pin inductor                     | 1.5 | 2.2  | 3.3  | μH   |
| C                       | Input capacitor at VINDCDC          | 10  |      |      | μF   |
| CI                      | Input capacitor at VINLDO1, VINLDO2 | 2.2 |      |      | μF   |
| 0                       | Output capacitor for VDCDC          | 10  |      | 22   | μF   |
| Co                      | Output capacitor for LDO1, LDO2     | 2.2 |      |      | μF   |
|                         | DC-DC converter output current      |     |      | 600  | mA   |
| I <sub>O</sub>          | LDO1 output current                 |     |      | 300  | mA   |
|                         | LDO2 output current                 |     |      | 300  | mA   |
| T <sub>A</sub>          | Operating ambient temperature       | -40 |      | 105  | °C   |

# 6.4 Thermal Information

|                       |                                              | TPS650002-Q1s |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (WQFN)    | UNIT |
|                       |                                              | 16 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 46.4          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.1          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 19.2          | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 1.1           | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 19.1          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5.4           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics

Over full operating ambient temperature range, typical values are at  $T_A = 25^{\circ}$  C. Unless otherwise noted, specifications apply for condition  $V_{IN} = EN\_LDOx = EN\_DCDC = 3.6$  V. External components L = 2.2  $\mu$ H,  $C_{OUT} = 10 \ \mu$ F,  $C_{IN} = 4.7 \ \mu$ F.

|                     | PARAMETER                                          | TEST CONDITIONS                                                                                        | MIN  | ТҮР  | MAX  | UNIT |
|---------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------|
| OPERAT              | ING VOLTAGE                                        | · · · · · ·                                                                                            |      |      |      |      |
|                     | Input voltage for VINDCDC of DC-<br>DC converter   |                                                                                                        | 2.3  |      | 6    | V    |
| V <sub>IN</sub>     | Input voltage for LDO1 (VINLDO1)                   | See <sup>(1)</sup>                                                                                     | 1.6  |      | 6    | V    |
|                     | Input voltage for LDO2 (VINLDO2)                   | See <sup>(1)</sup>                                                                                     | 1.6  |      | 6    | V    |
|                     | Internal undervoltage (UVLO) lockout threshold     | V <sub>CC</sub> falling                                                                                | 1.72 | 1.77 | 1.82 | V    |
|                     | Internal undervoltage (UVLO)<br>lockout hysteresis |                                                                                                        |      | 160  |      | mV   |
| SUPPLY              | CURRENT                                            |                                                                                                        |      |      |      |      |
|                     |                                                    | MODE low, EN_DCDC high,<br>EN_LDO1, EN_LDO2 low,<br>I <sub>OUT</sub> = 0 mA and no switching           |      | 23   | 32   | ۵    |
| l <sub>Q</sub>      | Operating quiescent current                        | MODE low, EN_DCDC low,<br>EN_LDO1, EN_LDO2 high, $I_{OUT} = 0$ mA<br>$I_{OUT} = 0$ mA and no switching |      | 50   | 57   | μA   |
|                     |                                                    | EN_DCDC high, MODE high,<br>EN_LDO1, EN_LDO2 low, I <sub>OUT</sub> = 0 mA                              |      | 4    |      | mA   |
| I <sub>SD</sub>     | Shutdown Current                                   | EN_DCDC low EN_LDO1 and EN_LDO2 low                                                                    |      | 0.16 | 2.2  | μA   |
| DIGITAL             | PINS (EN_DCDC, EN_LDO1, EN_LDO2                    | 2, MODE, PG                                                                                            |      |      |      |      |
| VIH                 | High-level input voltage                           |                                                                                                        | 1.2  |      |      | V    |
| VIL                 | Low-level input voltage                            |                                                                                                        |      |      | 0.4  | V    |
| V <sub>OL</sub>     | Low-level output voltage                           | $\overline{PG}$ pins only, I <sub>O</sub> = -100 $\mu$ A                                               |      |      | 0.4  | V    |
| l <sub>lkg</sub>    | Input leakage current                              | MODE, EN_DCDC, EN_LDO1, EN_LDO2 tied to GND or VINDCDC,                                                |      | 0.01 | 0.1  | μA   |
| OSCILLA             | TOR                                                |                                                                                                        |      |      |      |      |
| f <sub>SW</sub>     | Oscillator frequency                               |                                                                                                        | 2.01 | 2.25 | 2.41 | MHz  |
| STEP-DO             | WN CONVERTER POWER SWITCH                          |                                                                                                        |      |      |      |      |
| _                   | High-side MOSFET ON-resistance                     | $VINDCDC = V_{GS} = 3.6 V$                                                                             |      | 240  | 480  | mΩ   |
| r <sub>DS(on)</sub> | Low-side MOSFET ON-resistance                      | $VINDCDC = V_{GS} = 3.6 V$                                                                             |      | 185  | 380  | mΩ   |
|                     |                                                    | 2.3 V ≤ VINDCDC ≤ 2.5 V                                                                                |      |      | 300  |      |
| lo                  | DC output current                                  | $2.5 V \le VINDCDC \le 6 V$                                                                            |      |      | 600  | mA   |
| I <sub>LIMF</sub>   | Forward current limit, PMOS and NMOS               | $2.3 V \leq VINDCDC \leq 6 V$                                                                          | 800  | 1000 | 1400 | mA   |

(1) The design principle allows only VINDCDC to be the highest supply in the system. If separate input voltage supplies are used for the DC-DC converter and LDOs, then choose VINDCDC ≥ VINLDO1 and VINDCDC ≥ VINLDO2.

# **Electrical Characteristics (continued)**

Over full operating ambient temperature range, typical values are at T<sub>A</sub> = 25° C. Unless otherwise noted, specifications apply for condition  $V_{IN} = EN_LDOx = EN_DCDC = 3.6 V$ . External components L = 2.2  $\mu$ H,  $C_{OUT} = 10 \mu$ F,  $C_{IN} = 4.7 \mu$ F.

|                   | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                      | MIN   | TYP   | MAX   | UNIT |
|-------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| STEP-DOV          | VN CONVERTER POWER SWITCH (co                        | ontinued)                                                                                                                                                            |       |       |       |      |
| Ŧ                 | Thermal shutdown                                     | Increasing junction temperature                                                                                                                                      |       | 150   |       | °C   |
| T <sub>SD</sub>   | Thermal shutdown hysteresis                          | Decreasing junction temperature                                                                                                                                      |       | 30    |       | °C   |
| STEP-DOV          | VN CONVERTER OUTPUT VOLTAGE                          |                                                                                                                                                                      |       |       |       |      |
| VDCDC             | Fixed output voltage, VDCDC                          |                                                                                                                                                                      |       | 1.825 |       | V    |
| VDCDC             | Output-voltage DC accuracy (PWM mode) <sup>(2)</sup> | $\begin{array}{l} \text{MODE} = \text{high}, \\ \text{2.3} \leq \text{VINDCDC} \ \leq 6 \text{ V} \end{array}$                                                       | -1.5% |       | +1.5% |      |
| VDCDC             | Output-voltage DC accuracy (PFM mode)                | MODE low<br>+1% voltage positioning active                                                                                                                           |       | 1%    |       |      |
|                   | Load regulation (PWM mode)                           | MODE high                                                                                                                                                            |       | 0.5   |       | %/A  |
| R <sub>DIS</sub>  | Internal discharge resistance at SW                  | EN_DCDC low                                                                                                                                                          |       | 450   |       | Ω    |
| LOW-DRO           | POUT REGULATORS                                      |                                                                                                                                                                      |       |       |       |      |
| VI                | Input voltage for LDOx (VINLDOx)                     |                                                                                                                                                                      | 1.6   |       | 6     | V    |
| V <sub>LDO1</sub> | Fixed output voltage, LDO1<br>(VLDO1) <sup>(3)</sup> |                                                                                                                                                                      |       | 2.8   |       | V    |
| V <sub>LDO2</sub> | Fixed output voltage, LDO2 (VLDO2) <sup>(3)</sup>    |                                                                                                                                                                      |       | 1.2   |       | V    |
| I <sub>O</sub>    | Continuous-pass FET current                          |                                                                                                                                                                      |       |       | 300   | mA   |
|                   | Short-circuit current limit                          | 2.3 V ≤ VINLDOx                                                                                                                                                      | 340   |       | 825   |      |
| I <sub>SC</sub>   | Short-circuit current limit                          | VINLDOx < 2.3 V                                                                                                                                                      | 210   |       | 825   | mA   |
| V                 | Dropout voltage (4)                                  | VINLDOx $\ge$ 2.3 V, I <sub>OUT</sub> = 250 mA                                                                                                                       |       |       | 370   | mV   |
| V <sub>DO</sub>   |                                                      | VINLDOx < 2.3 V, $I_{OUT}$ = 175 mA                                                                                                                                  |       |       | 370   | mV   |
|                   |                                                      | $I_{\rm O}$ = 1 mA to 300 mA, VINLDOx = 2.3 V–6 V, VLDOx = 1.2 V                                                                                                     | -3.5% |       | 3.5%  |      |
|                   | Output voltage accuracy                              | $I_0$ = 1 mA to 175 mA, VINLDOx = 1.6 V–6 V, VLDOx = 1.2 V                                                                                                           | -3.5% |       | 3.5%  |      |
|                   | Load regulation                                      | $I_0$ = 1 mA to 300 mA, VINLDOx = 3.6 V<br>VLDOx = 1.2 V                                                                                                             | -1.5% |       | 1.5%  |      |
|                   | Line regulation                                      | VINLDOx = 1.6 V–6 V, VLDOx = 1.2 V at $I_0 = 1 \text{ mA}$                                                                                                           | -0.5% |       | 0.5%  |      |
| PSRR              | Power-supply rejection ratio                         | $      f_{NOISE} \leq 10 \ \text{kHz}, \ C_{OUT} \geq 2.2 \ \mu\text{F}, \ V_{\text{IN}} = 2.3 \ \text{V}, \\ V_{OUT} = 1.3 \ \text{V}, \ I_{OUT} = 10 \ \text{mA} $ |       | 40    |       | dB   |
| R <sub>DIS</sub>  | Internal discharge resistance at VLDOx               | EN_LDOx low                                                                                                                                                          |       | 450   |       | Ω    |
| T <sub>SD</sub>   | Thermal shutdown                                     | Increasing temperature                                                                                                                                               |       | 150   |       | °C   |
|                   | Thermal shutdown hysteresis                          | Decreasing temperature                                                                                                                                               |       | 30    |       | °C   |

(2) For VINDCDC = VDCDC + 1 V
(3) Maximum output voltage VLDOx = 3.6 V.
(4) V<sub>DO</sub> = VINLDOx - VLDOx, where VINLDOx = VLDOx(nom) - 100 mV



# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                    | PARAMETER              | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |  |
|------------------------------------|------------------------|-------------------------------------|-----|-----|-----|------|--|
| STEP-DOWN CONVERTER OUTPUT VOLTAGE |                        |                                     |     |     |     |      |  |
| t <sub>Start</sub>                 | Start-up time          | EN_DCDC to start of switching (10%) |     | 250 |     | μs   |  |
| t <sub>Ramp</sub>                  | VDCDC ramp-up time     | VDCDC ramp from 10% to 90%          |     | 250 |     | μs   |  |
| LOW-DR                             | LOW-DROPOUT REGULATORS |                                     |     |     |     |      |  |
| t <sub>RAMP</sub>                  | VLDOx ramp time        | VLDOx ramp from 10% to 90%          |     | 200 |     | μs   |  |

# 6.7 Typical Characteristics





# **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





# 7 Detailed Description

# 7.1 Overview

The TPS650002-Q1 device has one step-down converter, and two low dropout regulators. The device has an input voltage range of 2.3 V to 6 V. This device is intended for (but not limited to) powering automotive camera modules.

To maximize efficiency, there are two modes of operation based on load conditions: PWM or PFM. By pulling the MODE pin high, forced PWM can be achieved. Pulling this pin low results in an automatic adjustment between PFM and PWM modes.

The two general-purpose low-dropout regulators each have their own separate enables and voltage inputs. The inputs can be tied to the output of the step-down converter or to a separate voltage source.

The switching frequency of the step-down converter is handled by the oscillator, with a typical frequency of 2.25 MHz.

The TPS650002-Q1 device also provides a power good signal to monitor the condition of the DC-DC and both LDOs. The DC-DC and LDOs are only monitored if their enable signal is high. If all enabled resources are in regulation, the pin is pulled low. If one or more of the enabled resources are out of regulation, the pin is placed in Hi-Z.

# 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Step-Down Converter

The step-down converter is intended to allow maximum flexibility in the end equipment. Figure 16 shows the necessary connections.



# **Feature Description (continued)**



Figure 16. DC-DC Converter Block Diagram

Externally adjustable output voltages and additional current-limit options are also possible. Contact TI for further information.

The step-down converter has two modes of operation to maximize efficiency at different load conditions. At moderate to heavy load currents, the device operates in a fixed-frequency pulse-width modulation (PWM) mode that results in small output ripple and high efficiency. Pulling the MODE pin to a DC-high level results in PWM mode over the entire load range.

At light load currents, the device operates in a pulsed frequency-modulation (PFM) mode to improve efficiency. The transition to this mode occurs when the inductor current through the low-side FET becomes zero, indicating discontinuous conduction. PFM mode also results in the output voltage increasing by 1% from the PWM mode value. This voltage positioning is intended to minimize both the voltage undershoot of a load step from light to heavy loads, as when a processor moves from sleep to active modes, and the voltage overshoot at load removal. shows the voltage positioning behavior for a light-to-heavy load step.





Pulling the MODE pin to DC ground results in an automatic transition between PFM and PWM modes to maximize efficiency.

# Feature Description (continued)

The DC-DC converter output automatically discharges to ground through an internal 450- $\Omega$  load when EN\_DCDC goes low or when the UVLO condition is met.

### 7.3.2 Soft Start

The step-down converter has an internal soft-start circuit that limits the inrush current during start-up. During soft start, the output voltage ramp-up is controlled as shown in Figure 18.



Figure 18. Soft Start

### 7.3.3 Linear Regulators

The two linear dropout regulators (LDOs) in the TPS650002-Q1 are designed to provide flexibility in system design. Each LDO has a separate voltage input and enable signal. The input can be tied to the output of the step-down converter or the output of another voltage source. Each LDO output discharges to ground automatically when EN LDOx goes low.

The LDOs are general-purpose devices that can handle inputs from 6 V down to 1.6 V. Figure 19 shows the necessary connections for LDO1. The same architecture applies to LDO2.



Figure 19. LDO Block Diagram

# 7.3.4 Power Good

The open-drain  $\overrightarrow{PG}$  output is used to indicate the condition of the step-down converter and each LDO. This is a combined output, with the outputs being compared when the appropriate enable signal is high. The pin is pulled low when all enabled outputs are greater than 95% of the target voltage, and it is pulled into Hi-Z when an enabled output is less than 90% of its intended value or when all the enable signals are pulled low.



# Feature Description (continued)



Figure 20. Power-Good Functionality

# 7.4 Device Functional Modes

The step-down converter has two modes of operation to maximize efficiency:

- 1. PFM
  - For light loads
  - For automatic transition between this mode and PWM mode when MODE pin is pulled low over all load ranges
- 2. PWM
  - For moderate to heavy loads
  - For a small output ripple
  - For maintaining the specified switching frequency variation by pulling the MODE pin high which places the device in a forced PWM mode over the entire load range.

# 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS650002-Q1 can be used in an automotive-camera sensor module to generate the AVDD, DVDD, and IOVDD voltage rails. For noise immunity, one of the LDOs should be used to generate the AVDD voltage rail. To minimize power dissipation, the DC-DC converter should be used to power the DVDD rail because the DVDD rail normally has a lower operating voltage and higher current consumption.

# 8.2 Typical Application

Regulators with fixed voltage outputs do not require external feedback resistors. Feedback pins must externally connect to the output capacitors.



Figure 21. Typical Fixed Voltage Application Schematic

## 8.2.1 Design Requirements

For this example, the fixed voltage TPS650002-Q1 device operates with the parameters listed in Table 1.

| Table 1. Design 1 arameters |         |  |  |  |  |
|-----------------------------|---------|--|--|--|--|
| RESOURCES                   | VOLTAGE |  |  |  |  |
| SW                          | 1.8 V   |  |  |  |  |
| VLDO1                       | 2.8 V   |  |  |  |  |
| VLDO2                       | 1.2 V   |  |  |  |  |

| Table | 1. | Desian | Parameters  |
|-------|----|--------|-------------|
| IUNIC |    | DCOIGH | i urumetere |



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Output Filter Design (Inductor and Output Capacitor)

#### 8.2.2.1.1 Inductor Selection

The typical value for the converter inductor is  $2.2-\mu$ H output inductor. Larger or smaller inductor values in the range of  $1.5 \mu$ H to  $3.3 \mu$ H can optimize the performance of the device for specific operation conditions. The selected inductor must be rated for its DC resistance and saturation current. The DC resistance of the inductance influences the efficiency of the converter directly. An inductor with lowest DC resistance must be selected for highest efficiency. For more information on inductor selection, refer to the *Choosing Inductors and Capacitors for DC/DC Converters* application report.

Equation 1 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 2. The recommends this because during heavy load transient, the inductor current rises above the calculated value.

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f}$$

where

- f = Switching Frequency (2.25-MHz typical)
- L = Inductor Value
- $\Delta I_L$  = Peak-to-peak Inductor Ripple Current

$$I_{Lmax} = I_{OUTmax} + \frac{\Delta I_{L}}{2}$$

where

I<sub>Lmax</sub> = Maximum Inductor Current

The highest inductor current occurs at maximum V<sub>IN</sub>.

Open-core inductors have a soft saturation characteristic and can usually handle higher inductor currents versus a comparable shielded inductor.

A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter. Consider that the core material from inductor to inductor differs and impacts the efficiency especially at high-switching frequencies.

The step down converter has internal loop compensation. TI designed the internal loop compensation to work with a certain output filter corner frequency calculated as in Equation 3:

$$f_{\rm C} = \frac{1}{2\pi \sqrt{L \times C_{\rm OUT}}} \text{ with } L = 2.2\mu\text{H}, C_{\rm OUT} = 10\mu\text{F}$$
(3)

The selection of external L-C filter must be consistent with Equation 3. The product of  $L \times C_{OUT}$  must be constant while selecting smaller inductor or increasing output capacitor value.

(2)

(1)

Texas Instruments

www.ti.com

(5)

# 8.2.2.1.2 Output Capacitor Selection

The advanced fast response voltage mode control scheme of the converter allows the use of small ceramic capacitors with a typical value of 22  $\mu$ F, without having large output voltage under and overshoots during heavy load transients. TI recommends ceramic capacitors with low ESR values because they result in lowest output voltage ripple. See for the TI-recommended components.

If ceramic output capacitors are used, the capacitor RMS ripple current rating always meets the application requirements. The RMS ripple current is calculated as in Equation 4:

$$I_{\text{RMSCout}} = V_{\text{OUT}} \times \frac{1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$
(4)

At nominal load current, the device operates in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor as calculated in Equation 5:

$$\Delta V_{OUT} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f} \times \left(\frac{1}{8 \times C_{OUT} \times f} + ESR\right)$$

١7

Where the highest output voltage ripple occurs at the highest input voltage V<sub>IN</sub>.

At light load currents, the converter operates in power save mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1% of the nominal output voltage.

### 8.2.2.2 Input Capacitor Selection

Due to the DC-DC converter having a pulsating input current, a low-ESR input capacitor is required for best input voltage filtering, and minimizing the interference with other circuits caused by high-input voltage spikes . Place the input capacitor as close as possible to the VINDCDC pin with the clean GND connection. Do the same for the output capacitor and the inductor. The converters require a ceramic input capacitor, a 10  $\mu$ F is recommended. The input capacitor can increase without any limit for better input voltage filtering.

## 8.2.3 Application Curves







# 9 Power Supply Recommendations

The device is designed to operate with an input voltage supply range from 1.6 V to 6 V. This input supply can be from a DC supply, or other externally regulated supply. If the input supply is located more than a few inches from the TPS650002-Q1, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 10  $\mu$ F is a typical choice.

# 10 Layout

# **10.1 Layout Guidelines**

- The VINDCDC and VINLDOx pins must be bypassed to ground with a low-ESR ceramic bypass capacitor. TI recommends the typical bypass capacitance is 10 μF and 2.2 μF with a X5R dielectric.
- The optimum placement is closest to the VINDCDCx and VINLDOx pins of the device. Minimize the loop area formed by the bypass capacitor connection, the VINDCDC and VINLDO pins, and the thermal pad of the device.
- The thermal pad must be tied to the PCB ground plane with multiple vias.
- The traces of the VLDOx and VDCDCx pins (feedback pins) must be routed away from any potential noise source to avoid coupling.
- VODC output capacitance must be placed immediately at the VODC pin. Excessive distance between the capacitance and DCDCx pin may cause poor converter performance.
- AGND star back to PGND as close to the device as possible.
- DGND connect to the thermal pad

# **10.2 Layout Examples**



Figure 28. Layout Recommendation







# **11** Device and Documentation Support

# 11.1 Device Support

# 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **11.2 Documentation Support**

### 11.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Choosing Inductors and Capacitors for DC/DC Converters application report
- Texas Instruments, Using the TPS65000EVM 2.25 MHz Step-Down Converter with Dual LDO user's guide

# 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2019, Texas Instruments Incorporated



# **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| TPS650002TRTERQ1      | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SJO2         |
| TPS650002TRTERQ1.B    | Active | Production    | WQFN (RTE)   16 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SJO2         |
| TPS650002TRTETQ1      | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SJO2         |
| TPS650002TRTETQ1.B    | Active | Production    | WQFN (RTE)   16 | 250   SMALL T&R       | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | SJO2         |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **RTE 16**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **RTE0016C**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RTE0016C**

# **EXAMPLE BOARD LAYOUT**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RTE0016C**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated