

# TPS62088 and TPS6208xA 2.4V to 5.5V Input, Tiny 6-Pin, 2A/3A Step-Down Converter in 1.2mm × 0.8mm Wafer Chip Scale Package Designed for Embedding

# 1 Features

- DCS-Control topology
- Up to 95% efficiency
- $26m\Omega$  and  $26m\Omega$  internal power MOSFETs
- 2.4V to 5.5V input voltage range
- 4µA operating quiescent current
- 1% output voltage accuracy
- 4MHz switching frequency
- · Power save mode for light-load efficiency
- A forced-PWM version for CCM operation
- 100% duty cycle for lowest dropout
- Active output discharge
- · Power-good output
- · Thermal shutdown protection
- Hiccup short-circuit protection
- Available in 6-pin WCSP and PowerWCSP with 0.4mm pitch
- 0.3mm tall YWC package supports embedded systems
- Supports 12mm<sup>2</sup> design size
- Supports < 0.6mm height design
- Create a custom design using the TPS62088 with the WEBENCH<sup>®</sup> Power Designer

# 2 Applications

- Solid-state drives
- Wearable products
- Smartphones
- · Camera modules
- Optical modules



Typical Application Schematic

# **3 Description**

The TPS6208xx device family is a high-frequency, synchronous step-down converter designed for small design size and high efficiency. With an input voltage range of 2.4V to 5.5V, common battery technologies are supported. At medium to heavy loads, the converter operates in PWM mode and automatically enters power save mode operation at light load to maintain high efficiency over the entire load current range. The forced PWM version of the device maintains a CCM operation across any load. The 4MHz switching frequency allows the device to use small external components. Together with DCS-control architecture, excellent load transient performance, and output voltage regulation accuracy are achieved. Other features like overcurrent protection, thermal shutdown protection, active output discharge, and power good are built in. The device is available in a 6-pin WCSP package.

### **Device Information**

| PART<br>NUMBER <sup>(2)</sup> | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)          |
|-------------------------------|------------------------|--------------------------|
| TPS62088                      | YFP (DSBGA, 6)         | 0.8mm × 1.2mm × 0.5mm    |
| TPS62089A                     | TFF (DSBGA, 0)         | 0.0000 ~ 1.2000 ~ 0.3000 |
| TPS62088A                     | YWC (DSBGA, 6)         | 0.8mm × 1.2mm × 0.3mm    |

(1) For more information, see Section 11.

(2) See the *Device Options* table.





# **Table of Contents**

| 1 Features1                           |  |
|---------------------------------------|--|
| 2 Applications1                       |  |
| 3 Description1                        |  |
| 4 Device Options                      |  |
| 5 Pin Configuration and Functions     |  |
| 6 Specifications                      |  |
| 6.1 Absolute Maximum Ratings4         |  |
| 6.2 ESD Ratings4                      |  |
| 6.3 Recommended Operating Conditions4 |  |
| 6.4 Thermal Information4              |  |
| 6.5 Electrical Characteristics5       |  |
| 6.6 Typical Characteristics6          |  |
| 7 Detailed Description7               |  |
| 7.1 Overview                          |  |
| 7.2 Functional Block Diagram7         |  |
| 7.3 Feature Description               |  |
| 7.4 Device Functional Modes9          |  |

| 8 Application and Implementation                    | 10   |
|-----------------------------------------------------|------|
| 8.1 Application Information                         | . 10 |
| 8.2 Typical Application                             |      |
| 8.3 Power Supply Recommendations                    |      |
| 8.4 Layout                                          | . 19 |
| 9 Device and Documentation Support                  |      |
| 9.1 Device Support                                  |      |
| 9.2 Documentation Support                           |      |
| 9.3 Receiving Notification of Documentation Updates |      |
| 9.4 Support Resources                               | . 21 |
| 9.5 Trademarks                                      |      |
| 9.6 Electrostatic Discharge Caution                 | 22   |
| 9.7 Glossary                                        |      |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 22 |
|                                                     |      |

Copyright © 2024 Texas Instruments Incorporated



# **4 Device Options**

| PART NUMBER <sup>(1)</sup> | OPERATION MODE | OUTPUT VOLTAGE |
|----------------------------|----------------|----------------|
| TPS62088YFP                | PFM/PWM        | 3-A adjustable |
| TPS62088YWC                | PFM/PWM        | 3-A adjustable |
| TPS6208812YFP              | PFM/PWM        | 3 A with 1.2 V |
| TPS6208818YFP              | PFM/PWM        | 3 A with 1.8 V |
| TPS6208833YFP              | PFM/PWM        | 3 A with 3.3 V |
| TPS62088AYFP               | Forced-PWM     | 3-A adjustable |
| TPS62089AYFP               | Forced-PWM     | 2-A adjustable |

(1) For detailed ordering information, please check the package option addendum section at the end of this data sheet.

# **5** Pin Configuration and Functions





Figure 5-1. 6-Pin YFP Package, DSBGA (Top View) Figure 5-2. 6-Pin YWC Package, DSBGA (Top View)

| PIN  |     | <b>TYPE</b> <sup>(1)</sup> | DESCRIPTION                                                                                                                                 |  |
|------|-----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. |                            | DESCRIPTION                                                                                                                                 |  |
| EN   | A1  | I                          | Device enable pin. To enable the device, this pin needs to be pulled high. Pulling this pin low disables the device. Do not leave floating. |  |
| PG   | B1  | 0                          | ower-good open-drain output pin. The pullup resistor can be connected to voltages up to 5 V. If unused, leave this pin floating.            |  |
| FB   | C1  | I                          | Feedback pin. For the fixed output voltage versions, this pin must be connected to the<br>output.                                           |  |
| GND  | C2  | _                          | Ground pin                                                                                                                                  |  |
| SW   | B2  | 0                          | Switch pin of the power stage                                                                                                               |  |
| VIN  | A2  | I                          | Input voltage pin                                                                                                                           |  |

(1) I = input, O = output



# 6 Specifications

### 6.1 Absolute Maximum Ratings

|                                |                                         | MIN  | MAX                   | UNIT |
|--------------------------------|-----------------------------------------|------|-----------------------|------|
|                                | VIN, FB, EN, PG                         | -0.3 | 6                     |      |
| Voltage at pins <sup>(2)</sup> | SW (DC)                                 | -0.3 | V <sub>IN</sub> + 0.3 | N/   |
| voltage at pins (-)            | SW (DC, in current limit)               | -1.0 | V <sub>IN</sub> + 0.3 | v    |
|                                | SW (AC, less than 10 ns) <sup>(3)</sup> | -2.5 | 10                    |      |
| Tomporaturo                    | Operating junction temperature, $T_J$   | -40  | 150                   | °C   |
| Temperature                    | Storage temperature, T <sub>stg</sub>   | -65  | 150                   | C    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

(3) While switching.

# 6.2 ESD Ratings

|                    |  |                                                                                | VALUE | UNIT |
|--------------------|--|--------------------------------------------------------------------------------|-------|------|
|                    |  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> |  | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

Over operating junction temperature range (unless otherwise noted)

|                      |                                                          | MIN | NOM MAX | UNIT |
|----------------------|----------------------------------------------------------|-----|---------|------|
| V <sub>IN</sub>      | Input voltage range                                      | 2.4 | 5.5     | V    |
| V <sub>OUT</sub>     | Output voltage range                                     | 0.6 | 4.0     | V    |
| I <sub>OUT</sub>     | Output current range, TPS62089A                          | 0   | 2       | A    |
| I <sub>OUT</sub>     | Output current range, TPS62088, TPS62088A <sup>(1)</sup> | 0   | 3       | A    |
| I <sub>SINK_PG</sub> | Sink current at the PG pin                               |     | 1       | mA   |
| V <sub>PG</sub>      | Pullup resistor voltage                                  |     | 5.5     | V    |
| Tj                   | Operating junction temperature                           | -40 | 125     | °C   |

(1) For YFP package versions, lifetime is reduced when operating continuously at 3-A output current with the junction temperature higher than 85°C.

# 6.4 Thermal Information

|                       |                                              | TPS62088/TPS6208xA |              |                    |                    |      |
|-----------------------|----------------------------------------------|--------------------|--------------|--------------------|--------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | 6 PINS             |              |                    |                    |      |
|                       |                                              | YFP (6 PINS)       | YWC (6 PINS) | YFP EVM-814        | YWC EVM-084        | 1    |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 141.3              | 130.9        | 85.7               | 70.6               | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 1.7                | 1.1          | n/a <sup>(2)</sup> | n/a <sup>(2)</sup> | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 47.3               | 27.3         | n/a <sup>(2)</sup> | n/a <sup>(2)</sup> | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.5                | 0.7          | 1.9                | 0.5                | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 47.5               | 27.2         | 55.9               | 38.7               | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) Not applicable to an EVM.



# **6.5 Electrical Characteristics**

 $T_{I} = -40^{\circ}$ C to 125°C, and  $V_{IN} = 2.4$  V to 5.5 V. Typical values are at  $T_{I} = 25^{\circ}$ C and  $V_{IN} = 5$  V, unless otherwise noted.

|                                                | PARAMETER                                     | TEST CONDITIONS                                                                | MIN   | TYP  | MAX   | UNIT |
|------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------|-------|------|-------|------|
| SUPPLY                                         |                                               |                                                                                |       |      | I     |      |
| lq                                             | Quiescent current                             | EN = HIGH, no load, device not switching                                       |       | 4    | 10    | μA   |
| lq                                             | Quiescent current                             | EN = HIGH, no load, TPS62088A and TPS62089A                                    |       | 8    |       | mA   |
| I <sub>SD</sub>                                | Shutdown current                              | EN = LOW, $T_J = -40^{\circ}$ C to $85^{\circ}$ C                              |       | 0.05 | 0.5   | μA   |
|                                                | Undervoltage lockout threshold                | V <sub>IN</sub> falling                                                        | 2.1   | 2.2  | 2.3   | V    |
| V <sub>UVLO</sub>                              | Undervoltage lockout hysteresis               | V <sub>IN</sub> rising                                                         |       | 160  |       | mV   |
| <b>-</b>                                       | Thermal shutdown threshold                    | T <sub>J</sub> rising                                                          |       | 150  |       | °C   |
| T <sub>JSD</sub>                               | Thermal shutdown hysteresis                   | T <sub>J</sub> falling                                                         |       | 20   |       | °C   |
|                                                | NTERFACE EN                                   |                                                                                |       |      | I     |      |
| VIH                                            | High-level input threshold voltage            |                                                                                | 1.0   |      |       | V    |
| VIL                                            | Low-level input threshold voltage             |                                                                                |       |      | 0.4   | V    |
| EN,LKG                                         | Input leakage current into EN pin             |                                                                                |       | 0.01 | 0.1   | μA   |
| SOFT ST                                        | ART, POWER GOOD                               |                                                                                |       |      |       |      |
| t <sub>SS</sub>                                | Soft-start time                               | Time from EN high to 95% of $V_{OUT}$ nominal                                  |       | 1.25 |       | ms   |
|                                                |                                               | $V_{PG}$ rising, $V_{FB}$ referenced to $V_{FB}$ nominal                       | 94%   | 96%  | 98%   |      |
| .,                                             | Power-good lower threshold                    | $V_{PG}$ falling, $V_{FB}$ referenced to $V_{FB}$ nominal                      | 90%   | 92%  | 94%   |      |
| V <sub>PG</sub>                                | Power-good upper threshold                    | $V_{PG}$ rising, $V_{FB}$ referenced to $V_{FB}$ nominal                       | 103%  | 105% | 107%  |      |
|                                                |                                               | $V_{\text{PG}}$ falling, $V_{\text{FB}}$ referenced to $V_{\text{FB}}$ nominal | 108%  | 110% | 112%  |      |
| V <sub>PG,OL</sub>                             | Low-level output voltage                      | I <sub>sink</sub> = 1 mA                                                       |       |      | 0.4   | V    |
| I <sub>PG,LKG</sub>                            | Input leakage current into PG pin             | V <sub>PG</sub> = 5.0 V                                                        |       | 0.01 | 0.1   | μA   |
| Ουτρυτ                                         |                                               |                                                                                |       |      | I     |      |
|                                                |                                               | TPS6208812, PWM mode                                                           | 1.188 | 1.2  | 1.212 |      |
| V <sub>OUT</sub>                               | Output voltage accuracy                       | TPS6208818, PWM mode                                                           | 1.782 | 1.8  | 1.818 | V    |
|                                                |                                               | TPS6208833, PWM mode                                                           | 3.267 | 3.3  | 3.333 |      |
| V <sub>FB</sub>                                | Feedback regulation voltage                   | PWM mode                                                                       | 594   | 600  | 606   | mV   |
| I <sub>FB,LKG</sub>                            | Feedback input leakage current                | TPS62088, V <sub>FB</sub> = 0.6 V                                              |       | 0.01 | 0.05  | μA   |
| R <sub>FB</sub>                                | Internal resistor divider connected to FB pin | TPS6208812, TPS6208818, TPS6208833                                             |       | 7.5  |       | MΩ   |
| I <sub>DIS</sub>                               | Output discharge current                      | $V_{SW} = 0.4V$ ; EN = LOW                                                     | 75    | 400  |       | mA   |
| POWER                                          | SWITCH                                        |                                                                                | - I   |      | I     |      |
| -                                              | High-side FET on-resistance                   |                                                                                |       | 26   |       | mΩ   |
| R <sub>DS(on)</sub> Low-side FET on-resistance |                                               |                                                                                |       | 26   |       | mΩ   |
| I <sub>LIM</sub>                               | High-side FET switch current limit            | TPS62089A                                                                      | 2.7   | 3.3  | 3.9   | Α    |
| LIM                                            | High-side FET switch current limit            | TPS62088 and TPS62088A                                                         | 3.6   | 4.3  | 5.0   | А    |
| I <sub>LIM</sub>                               | Low-side FET switch negative current limit    | TPS62088A and TPS62089A                                                        | -     | -1.6 |       | А    |
| f <sub>SW</sub>                                | PWM switching frequency                       | I <sub>OUT</sub> = 1 A, V <sub>OUT</sub> = 1.8 V                               |       | 4    |       | MHz  |



# 6.6 Typical Characteristics



Copyright © 2024 Texas Instruments Incorporated



# 7 Detailed Description

# 7.1 Overview

The TPS62088xx family is a synchronous step-down converter that adopts a new generation DCS-Control (Direct Control with Seamless transition into power save mode) topology without the output voltage sense (VOS) pin. This topology is an advanced regulation topology that combines the advantages of hysteretic, voltage, and current mode control schemes.

The DCS-Control topology operates in PWM (pulse width modulation) mode for medium to heavy load conditions and in power save mode at light load currents. In PWM mode, the converter operates with the nominal switching frequency of 4 MHz, having a controlled frequency variation over the input voltage range. As the load current decreases, the converter enters power save mode, reducing the switching frequency and minimizing the IC current consumption to achieve high efficiency over the entire load current range. In forced PWM devices, the converter maintains a continuous conduction mode operation and keeps the output voltage ripple very low across the whole load range and at a nominal switching frequency of 4 MHz. Because DCS-Control supports both operation modes (PWM and PFM) within a single building block, the transition from PWM mode to power save mode is seamless and without effects on the output voltage. The devices offer both excellent DC voltage and excellent load transient regulation, combined with very low output voltage ripple, minimizing interference with RF circuits.

# 7.2 Functional Block Diagram



# 7.3 Feature Description

# 7.3.1 Power Save Mode

As the load current decreases, the device enters power save mode operation. The power save mode occurs when the inductor current becomes discontinuous. Power save mode is based on a fixed on-time architecture, as related in Equation 1.

Copyright © 2024 Texas Instruments Incorporated



$$t_{ON} = 250 \text{ns} \times \frac{V_{OUT}}{V_{IN}}$$

(1)

(2)

In power save mode, the output voltage rises slightly above the nominal output voltage. This effect is minimized by increasing the output capacitor or inductor value.

When the device operates close to 100% duty cycle mode, the device cannot enter power save mode regardless of the load current if the input voltage decreases to typically 10% above the output voltage. The device maintains output regulation in PWM mode.

# 7.3.2 Pulse Width Modulation (PWM) Operation

At load currents larger than half the inductor ripple current, the device operates in pulse width modulation in continuous conduction mode (CCM). The PWM operation is based on an adaptive constant on-time control with stabilized switching frequency.

In forced-PWM devices, the device always operates in pulse width modulation in continuous conduction mode (CCM).

# 7.3.3 100% Duty Cycle Low Dropout Operation

The devices offer low input-to-output voltage difference by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. This is particularly useful in battery powered applications to achieve the longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain output regulation, depending on the load current and output voltage can be calculated as:

$$V_{IN,MIN} = V_{OUT} + I_{OUT,MAX} \times (R_{DS(on)} + R_L)$$

where

- V<sub>IN.MIN</sub> = Minimum input voltage to maintain an output voltage
- I<sub>OUT,MAX</sub> = Maximum output current
- R<sub>DS(on)</sub> = High-side FET ON-resistance
- R<sub>L</sub> = Inductor ohmic resistance (DCR)

# 7.3.4 Soft Start

After enabling the device, there is a 250-µs delay before switching starts. Then, an internal soft start-up circuitry ramps up the output voltage which reaches nominal output voltage during the start-up time of 1 ms. This action avoids excessive inrush current and creates a smooth output voltage rise slope. This action also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.

The device is able to start into a prebiased output capacitor. The device starts with the applied bias voltage and ramps the output voltage to the nominal value.

# 7.3.5 Switch Current Limit and HICCUP Short-Circuit Protection

The switch current limit prevents the device from high inductor current and from drawing excessive current from the battery or input voltage rail. Excessive current can occur with a shorted or saturated inductor or a heavy load or shorted output circuit condition. If the inductor current reaches the threshold  $I_{LIM}$ , the high-side MOSFET is turned off and the low-side MOSFET remains off, while the inductor current flows through the body diode and quickly ramps down.

When this switch current limits is triggered 32 times, the device stops switching. The device then automatically starts a new start-up after a typical delay time of 128  $\mu$ s has passed. This is named HICCUP short-circuit protection. The device repeats this mode until the high load condition disappears.



In forced PWM devices, a negative current limit (ILIMN) is enabled to prevent excessive current flowing backwards to the input. When the inductor current reaches ILIMN, the low-side MOSFET turns off and the highside MOSFET turns on and kept on until TON time expires.

### 7.3.6 Undervoltage Lockout

To avoid mis-operation of the device at low input voltages, undervoltage lockout is implemented that shuts down the device at voltages lower than  $V_{UVLO}$ .

#### 7.3.7 Thermal Shutdown

The device goes into thermal shutdown and stops the power stage switching when the junction temperature exceeds  $T_{JSD}$ . When the device temperature falls below the threshold by 20°C, the device returns to normal operation automatically by switching the power stage again.

### 7.4 Device Functional Modes

### 7.4.1 Enable and Disable

The device is enabled by setting the EN pin to a logic HIGH. Accordingly, shutdown mode is forced if the EN pin is pulled LOW with a shutdown current of typically 50 nA. In shutdown mode, the internal power switches as well as the entire control circuitry are turned off. An internal switch smoothly discharges the output through the SW pin in shutdown mode. Do not leave the EN pin floating.

The typical threshold value of the EN pin is 0.89 V for rising input signal, and 0.62 V for falling input signal.

#### 7.4.2 Power Good

The device has a power-good output. The PG pin goes high impedance after the FB pin voltage is above 96% and less than 105% of the nominal voltage, and is driven low after the voltage falls below typically 92% or higher than 110% of the nominal voltage. The PG pin is an open-drain output and is specified to sink up to 1 mA. The power-good output requires a pullup resistor connecting to any voltage rail less than 5.5 V.

The PG signal can be used for sequencing of multiple rails by connecting the PG signal to the EN pin of other converters. Leave the PG pin unconnected when not used. The PG rising edge has a 100- $\mu$ s blanking time and the PG falling edge has a deglitch delay of 20  $\mu$ s.

|                      | DEVICE CONDITIONS                                               | LOGIC STATUS   |              |  |  |
|----------------------|-----------------------------------------------------------------|----------------|--------------|--|--|
|                      |                                                                 | HIGH IMPEDANCE | LOW          |  |  |
|                      | EN = HIGH, V <sub>FB</sub> ≥ 0.576 V                            | √              |              |  |  |
| Enable               | EN = HIGH, V <sub>FB</sub> ≤ 0.552 V                            |                | $\checkmark$ |  |  |
|                      | EN = HIGH, V <sub>FB</sub> ≤ 0.63 V                             | √              |              |  |  |
|                      | EN = HIGH, V <sub>FB</sub> ≥ 0.66 V                             |                | $\checkmark$ |  |  |
| Shutdown             | EN = LOW                                                        |                | $\checkmark$ |  |  |
| Thermal shutdown     | $T_J > T_{JSD}$                                                 |                | $\checkmark$ |  |  |
| UVLO                 | $0.7 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{UVLO}}$ |                | $\checkmark$ |  |  |
| Power supply removal | V <sub>IN</sub> < 0.7 V                                         | undefined      |              |  |  |

#### Table 7-1. PG Pin Logic



# **8 Application and Implementation**

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 8.1 Application Information

The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference.

# 8.2 Typical Application



### Figure 8-1. Typical Application of Adjustable Output



Copyright © 2017, Texas Instruments Incorporated

# Figure 8-2. Typical Application of Fixed Output

### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 8-1 as the input parameters.

#### Table 8-1. Design Parameters

| DESIGN PARAMETER            | EXAMPLE VALUE  |
|-----------------------------|----------------|
| Input voltage               | 2.4 V to 5.5 V |
| Output voltage              | 1.8 V          |
| Maximum peak output current | 3 A            |

### Table 8-2 lists the components used for the example.

#### Table 8-2. List of Components of Figure 8-1

| REFERENCE | DESCRIPTION                                                          | MANUFACTURER <sup>(1)</sup> |
|-----------|----------------------------------------------------------------------|-----------------------------|
| C1        | 4.7 µF, Ceramic capacitor, 6.3 V, X7R, size 0603, JMK107BB7475MA     | Taiyo Yuden                 |
| C2, C3    | 10 µF, Ceramic capacitor, 10 V, X7R, size 0603, GRM188Z71A106MA73D   | Murata                      |
| C4        | 120 pF, Ceramic capacitor, 50 V, size 0603, GRM1885C1H121JA01D       | Murata                      |
| L1        | 0.24 µH, Power Inductor, size 0603, DFE160810S-R24M (DFE18SANR24MG0) | Murata                      |
| R1        | Depending on the output voltage, 1%, size 0603                       | Std                         |
| R2        | 100 kΩ, Chip resistor, 1/16 W, 1%, size 0603                         | Std                         |
| R3        | 100 kΩ, Chip resistor, 1/16 W, 1%, size 0603                         | Std                         |

#### (1) See the *Third-party Products* disclaimer.

### Table 8-3. List of Components of Figure 8-2, Smallest Solution

| REFERENCE  | DESCRIPTION                                                          | MANUFACTURER <sup>(1)</sup> |
|------------|----------------------------------------------------------------------|-----------------------------|
| C1, C2, C3 | 10 µF, Ceramic capacitor, 6.3 V, X5R, size 0402, GRM155R60J106ME47   | Murata                      |
| L1         | 0.24 µH, Power Inductor, size 0603, DFE160810S-R24M (DFE18SANR24MG0) | Murata                      |
| R3         | 100 kΩ, Chip resistor, 1/16 W, size 0402                             | Std                         |

(1) See the *Third-party Products* disclaimer.

### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS62088 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 8.2.2.2 Setting The Output Voltage

Choose resistors R1 and R2 to set the output voltage within a range of 0.6V to 4V, according to Equation 3. To keep the feedback (FB) net robust from noise, set R2 equal to or lower than 100 k $\Omega$  to have at least 0.6  $\mu$ A of current in the voltage divider. Lower values of FB resistors achieve better noise immunity, and lower light load efficiency, as explained in the *Design Considerations For A Resistive Feedback Divider In A DC/DC Converter Analog Design Journal*.

$$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) = R2 \times \left(\frac{V_{OUT}}{0.6V} - 1\right)$$
(3)

For devices with a fixed output voltage, the FB pin must be connected to  $V_{OUT}$ . R1, R2, and C4 are not needed. The fixed output voltage devices have an internal feedforward capacitor.

#### Copyright © 2024 Texas Instruments Incorporated



### 8.2.2.3 Feedforward Capacitor

A feedforward capacitor (C4) is required in parallel with R1. Equation 4 calculates the capacitor value. For the recommended 100 k value for R2, a 120 pF feedforward capacitor is used. For forced PWM devices, a feedforward capacitor is not needed.

$$C4 = \frac{12 \ \mu s}{R2}$$

(4)

#### 8.2.2.4 Output Filter Design

The inductor and the output capacitor together provide a low-pass filter. To simplify this process, Table 8-4 outlines possible inductor and capacitor value combinations for most applications. Checked cells represent combinations that are proven for stability by simulation and lab test. Check further combinations for each individual application.

#### Table 8-4. Matrix of Output Capacitor and Inductor Combinations

| NOMINAL L [µH] <sup>(2)</sup> | NOMINAL C <sub>OUT</sub> [µF] <sup>(3)</sup> |                  |    |     |  |  |  |  |  |
|-------------------------------|----------------------------------------------|------------------|----|-----|--|--|--|--|--|
|                               | 10                                           | 2 x 10 or 1 x 22 | 47 | 100 |  |  |  |  |  |
| 0.24                          | +                                            | +(1)             | +  |     |  |  |  |  |  |
| 0.33                          | +                                            | +                | +  |     |  |  |  |  |  |
| 0.47                          |                                              |                  |    |     |  |  |  |  |  |

(1) This LC combination is the standard value and recommended for most applications. Other '+' marks indicate recommended filter combinations. Other values can be acceptable in some applications but must be fully tested by the user.

(2) Inductor tolerance and current derating is anticipated. The effective inductance can vary by 20% and -30%.

(3) Capacitance tolerance and bias voltage derating is anticipated. The effective capacitance can vary by 20% and -50%.

#### 8.2.2.5 Inductor Selection

The main parameter for the inductor selection is the inductor value and then the saturation current of the inductor. To calculate the maximum inductor current under static load conditions, Equation 5 is given.

$$I_{L,MAX} = I_{OUT,MAX} + \frac{\Delta I_L}{2}$$

$$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}}$$

where

- I<sub>OUT,MAX</sub> = Maximum output current
- $\Delta I_L$  = Inductor current ripple
- f<sub>SW</sub> = Switching frequency
- L = Inductor value

TI recommends to choose a saturation current for the inductor that is approximately 20% to 30% higher than  $I_{L,MAX}$ . In addition, DC resistance and size must also be taken into account when selecting an appropriate inductor. Table 8-5 lists recommended inductors.

(5)



| INDUCTANCE<br>[µH] <sup>(1)</sup> | CURRENT RATING<br>[A] | DIMENSIONS<br>[L × W × H mm] | DC RESISTANCE<br>[mΩ] | PART NUMBER                    |  |  |  |  |  |  |
|-----------------------------------|-----------------------|------------------------------|-----------------------|--------------------------------|--|--|--|--|--|--|
| 0.24                              | 6.5                   | 2.0 × 1.2 × 0.8              | 20                    | Murata, DFE21CCNR24MEL         |  |  |  |  |  |  |
| 0.24                              | 6.5                   | 2.0 × 1.2 × 1.0              | 25                    | Murata, DFE201210U-R24M        |  |  |  |  |  |  |
| 0.24                              | 4.9                   | 1.6 × 0.8 × 0.8              | 22                    | Cyntec, HTEH16080H-R24MSR      |  |  |  |  |  |  |
| 0.25                              | 9.7                   | 4.0 × 4.0 × 1.2              | 7.64                  | Coilcraft, XFL4012-251ME       |  |  |  |  |  |  |
| 0.24                              | 3.5                   | 2.0 × 1.6 × 0.6              | 35                    | Wurth Electronics, 74479977124 |  |  |  |  |  |  |
| 0.24                              | 3.5                   | 2.0 × 1.6 × 0.6              | 35                    | Sunlord, MPM201606SR24M        |  |  |  |  |  |  |

# Table 8-5. List of Recommended Inductors

(1) See the *Third-party Products* disclaimer.

#### 8.2.2.6 Capacitor Selection

The input capacitor is the low-impedance energy source for the converters which helps to provide stable operation. A low-ESR multilayer ceramic capacitor is recommended for best filtering and must be placed between VIN and GND as close as possible to those pins. For most applications, 4.7  $\mu$ F is sufficient, though a larger value reduces input current ripple.

The architecture of the device allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep the low resistance up to high frequencies and to get narrow capacitance variation with temperature, TI recommends using X7R or X5R dielectrics. The recommended typical output capacitor value is  $2 \times 10 \ \mu\text{F}$  or  $1 \times 22 \ \mu\text{F}$ ; this capacitance can vary over a wide range as outline in the output filter selection table.

A feedforward capacitor is required for the adjustable version, as described in Section 8.2.2.2. This capacitor is not required for the fixed output voltage versions.



# 8.2.3 Application Curves

V<sub>IN</sub> = 5.0 V, V<sub>OUT</sub> = 1.8 V, T<sub>A</sub> = 25°C, BOM = Table 8-2, unless otherwise noted.



Copyright © 2024 Texas Instruments Incorporated









SLVSD94F - NOVEMBER 2017 - REVISED NOVEMBER 2024









#### TPS62088, TPS62088A, TPS62089A SLVSD94F – NOVEMBER 2017 – REVISED NOVEMBER 2024







# 8.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.4 V to 5.5 V. Make sure that the input power supply has a sufficient current rating for the application.

# 8.4 Layout

# 8.4.1 Layout Guidelines

The printed-circuit-board (PCB) layout is an important step to maintain the high performance of the device. See Figure 8-36 and Figure 8-37 for the recommended PCB layout.

- Place the input, output capacitors and the inductor as close as possible to the IC. This action keeps the power traces short. Routing these power traces direct and wide results in low trace resistance and low parasitic inductance.
- The low side of the input and output capacitors must be connected properly to the power GND to avoid a GND potential shift.
- The sense traces connected to FB is a signal trace. Special care must be taken to avoid noise being induced. Keep these traces away from SW nodes. The connection of the output voltage trace for the FB resistors must be made at the output capacitor.
- Refer to Figure 8-36 and Figure 8-37 for an example of component placement, routing and thermal design.

# 8.4.2 Layout Example



### 8.4.2.1 Thermal Considerations

Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component.

Two basic approaches for enhancing thermal performance are:

- Improving the power dissipation capability of the PCB design
- Introducing airflow in the system

For more details on how to use the thermal parameters, see the *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs Application Report* and *Semiconductor and IC Package Thermal Metrics Application Report*.



# 9 Device and Documentation Support

# 9.1 Device Support

### 9.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 9.1.2 Development Support

### 9.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS62088 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

# 9.2 Documentation Support

### 9.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs Application Report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics Application Report

# 9.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 9.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners.



### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 9.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision E (November 2021) to Revision F (November 2024) | Page |
|---|----------------------------------------------------------------------|------|
| • | Updated the inductor recommendation                                  | 12   |

| С | hanges from Revision D (September 2019) to Revision E (November 2021)                          | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| • | Added information for the FPWM devices                                                         | 3    |
| • | Added new curves for FPWM devices                                                              | 14   |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated



**YWC0006A** 

# **PACKAGE OUTLINE**

# PowerWCSP - 0.3 mm max height

POWER CHIP SCALE PACKAGE



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.





# YWC0006A

# EXAMPLE BOARD LAYOUT

PowerWCSP - 0.3 mm max height





NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



Copyright © 2024 Texas Instruments Incorporated



# YWC0006A

# EXAMPLE STENCIL DESIGN

PowerWCSP - 0.3 mm max height

POWER CHIP SCALE PACKAGE



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



YFP0006-C01



# **PACKAGE OUTLINE**

DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.





# EXAMPLE BOARD LAYOUT

# YFP0006-C01

# DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



YFP0006-C01



# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.





# PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|--------------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| TPS6208812YFPR        | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B5                 |
| TPS6208812YFPR.A      | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B5                 |
| TPS6208812YFPT        | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B5                 |
| TPS6208812YFPT.A      | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B5                 |
| TPS6208818YFPR        | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B6                 |
| TPS6208818YFPR.A      | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B6                 |
| TPS6208818YFPT        | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B6                 |
| TPS6208818YFPT.A      | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B6                 |
| TPS6208833YFPR        | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B7                 |
| TPS6208833YFPR.A      | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B7                 |
| TPS6208833YFPT        | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B7                 |
| TPS6208833YFPT.A      | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 1B7                 |
| TPS62088AYFPJ         | Active        | Production           | DSBGA (YFP)   6 | 6000   JUMBO T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | W                   |
| TPS62088AYFPJ.A       | Active        | Production           | DSBGA (YFP)   6 | 6000   JUMBO T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | W                   |
| TPS62088AYFPR         | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | W                   |
| TPS62088AYFPR.A       | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | W                   |
| TPS62088YFPR          | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 15X                 |
| TPS62088YFPR.A        | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 15X                 |
| TPS62088YFPT          | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 15X                 |
| TPS62088YFPT.A        | Active        | Production           | DSBGA (YFP)   6 | 250   SMALL T&R       | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | 15X                 |
| TPS62088YWCR          | Active        | Production           | DSBGA (YWC)   6 | 3000   LARGE T&R      | Yes                | Call TI                              | Level-1-260C-UNLIM                | -40 to 125   | 1GB                 |
| TPS62088YWCR.A        | Active        | Production           | DSBGA (YWC)   6 | 3000   LARGE T&R      | Yes                | Call TI                              | Level-1-260C-UNLIM                | -40 to 125   | 1GB                 |
| TPS62089AYFPR         | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | Х                   |
| TPS62089AYFPR.A       | Active        | Production           | DSBGA (YFP)   6 | 3000   LARGE T&R      | Yes                | SNAGCU                               | Level-1-260C-UNLIM                | -40 to 125   | Х                   |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



www.ti.com

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nomina |                 |                    |      |      |                          |                          |            |            |            |            | -         |                  |
|---------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                    | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS6208812YFPR            | DSBGA           | YFP                | 6    | 3000 | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS6208812YFPT            | DSBGA           | YFP                | 6    | 250  | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS6208818YFPR            | DSBGA           | YFP                | 6    | 3000 | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS6208818YFPT            | DSBGA           | YFP                | 6    | 250  | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS6208833YFPR            | DSBGA           | YFP                | 6    | 3000 | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS6208833YFPT            | DSBGA           | YFP                | 6    | 250  | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS62088AYFPJ             | DSBGA           | YFP                | 6    | 6000 | 180.0                    | 8.4                      | 0.89       | 1.31       | 0.57       | 2.0        | 8.0       | Q1               |
| TPS62088AYFPR             | DSBGA           | YFP                | 6    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.31       | 0.57       | 2.0        | 8.0       | Q1               |
| TPS62088YFPR              | DSBGA           | YFP                | 6    | 3000 | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS62088YFPT              | DSBGA           | YFP                | 6    | 250  | 180.0                    | 8.4                      | 0.9        | 1.3        | 0.62       | 4.0        | 8.0       | Q1               |
| TPS62088YWCR              | DSBGA           | YWC                | 6    | 3000 | 180.0                    | 8.4                      | 0.95       | 1.35       | 0.38       | 4.0        | 8.0       | Q1               |
| TPS62089AYFPR             | DSBGA           | YFP                | 6    | 3000 | 180.0                    | 8.4                      | 0.89       | 1.31       | 0.57       | 2.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

11-Feb-2025



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS6208812YFPR              | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS6208812YFPT              | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| TPS6208818YFPR              | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS6208818YFPT              | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| TPS6208833YFPR              | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS6208833YFPT              | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| TPS62088AYFPJ               | DSBGA        | YFP             | 6    | 6000 | 182.0       | 182.0      | 20.0        |
| TPS62088AYFPR               | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS62088YFPR                | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS62088YFPT                | DSBGA        | YFP             | 6    | 250  | 182.0       | 182.0      | 20.0        |
| TPS62088YWCR                | DSBGA        | YWC             | 6    | 3000 | 182.0       | 182.0      | 20.0        |
| TPS62089AYFPR               | DSBGA        | YFP             | 6    | 3000 | 182.0       | 182.0      | 20.0        |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated