- Automatic Input Voltage Source Selection
- Glitch-Free Regulated Output
- 5-V Input Voltage Source Detector With Hysteresis
- 400-mA Load Current Capability With 5-V or 3.3-V Input Source
- Power OK Feature Based on Voltage Supervisor of 3.3VOUT
- Low r<sub>DS(on)</sub> Auxiliary Switch
- Thermally Enhanced PowerPAD™ Packaging Concept for Efficient Heat Management





#### description

The TPPM0302 is a low-dropout regulator with auxiliary power management that provides a constant 3.3-V supply at the output capable of driving a 400-mA load.

The TPPM0302 provides a regulated power output for systems that have multiple input sources and require a constant voltage source with a low-dropout voltage. This is a single output, multiple input, intelligent power source selection device with a low-dropout regulator for either 5VCC or 5VAUX inputs, and a low-resistance bypass switch for the 3.3VAUX input.

Transitions may occur from one input supply to another without generating a glitch, outside of the specification range, on the 3.3-V output. The device has an incorporated reverse blocking scheme to prevent excess leakage from the input terminals in the event that the output voltage is greater than the input voltage. The output voltage is continually monitored for constant output, and any deviation from the internal set limit ( $\approx$ 2.8 V) is reported by a low signal on the POK output.

The input voltage is prioritized in the following order: 5VCC, 5VAUX, and 3.3VAUX.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

#### functional block diagram



#### **Terminal Functions**

| TERMI   | NAL  | 1/0 | DESCRIPTION                                                       |
|---------|------|-----|-------------------------------------------------------------------|
| NAME    | NO.  | "0  | DESCRIPTION                                                       |
| 3.3VAUX | 4    | Ι   | 3.3-V auxiliary input                                             |
| 3.3VOUT | 3    | 0   | 3.3-V output with a typical capacitance load of 4.7 $\mu\text{F}$ |
| 5VAUX   | 1    | 1   | 5-V auxiliary input                                               |
| 5VCC    | 2    | I   | 5-V main input                                                    |
| GND     | 7    | 1   | Ground                                                            |
| NC      | 6, 8 | Ι   | No internal connection                                            |
| POK     | 5    | 0   | Power OK                                                          |



| INPUT | VOLTAGI<br>(V) | E STATUS | INPUT SELECTED     | OUTPUT<br>(V) | OUTPUT<br>(I) |
|-------|----------------|----------|--------------------|---------------|---------------|
| 5VCC  | 5VAUX          | 3.3VAUX  | 5VCC/5VAUX/3.3VAUX | 3.3VOUT       | IL (mA)       |
| 0     | 0              | 0        | None               | 0             | 0             |
| 0     | 0              | 3.3      | 3.3VAUX            | 3.3           | 375           |
| 0     | 5              | 0        | 5VAUX              | 3.3           | 400           |
| 0     | 5              | 3.3      | 5VAUX              | 3.3           | 400           |
| 5     | 0              | 0        | 5VCC               | 3.3           | 400           |
| 5     | 0              | 3.3      | 5VCC               | 3.3           | 400           |
| 5     | 5              | 0        | 5VCC               | 3.3           | 400           |
| 5     | 5              | 3.3      | 5VCC               | 3.3           | 400           |

#### **Table 1. Input Selection**

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage, 5-V main input, $V_{(5VCC)}$ (see Notes 1 and 2)<br>Auxiliary voltage, 5-V input, $V_{(5VAUX)}$ (see Notes 1 and 2)<br>Auxiliary voltage, 3.3-V input, $V_{(3.3VAUX)}$ (see Notes 1 and 2)<br>3.3-V output current limit, $I_{(LIMIT)}$<br>Continuous power dissipation, $P_D$ (see Note 3)<br>Electrostatic discharge susceptibility, human body model, $V_{(HBMESD)}$<br>Operating ambient temperature range, $T_A$<br>Storage temperature range, $T_{stg}$<br>Operating junction temperature range, $T_J$ |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Operating junction temperature range, T <sub>J</sub><br>Lead temperature (soldering, 10 second), T <sub>(LEAD)</sub>                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to GND.

- 2. Absolute negative voltage on these terminal should not be below -0.5 V.
- 3. Refer to the Thermal Information Section.

#### recommended operating conditions

|                                               | MIN  | TYP | MAX  | UNIT |
|-----------------------------------------------|------|-----|------|------|
| 5-V main input, V(5VCC)                       | 4.5  |     | 5.5  | V    |
| 5-V auxiliary input, V <sub>(5VAUX)</sub>     | 4.5  |     | 5.5  | V    |
| 3.3-V auxiliary input, V <sub>(3.3VAUX)</sub> | 3    |     | 3.6  | V    |
| Load capacitance, CL                          | 4.23 | 4.7 | 5.17 | μF   |
| Load current, IL                              | 0    |     | 400  | mA   |
| Ambient temperature, T <sub>A</sub>           | 0    |     | 70   | °C   |



#### electrical characteristics over recommended operating free-air temperature range, $T_A = 0^{\circ}C$ to 70°C, C<sub>L</sub> = 4.7 $\mu$ F (unless otherwise noted)

|                                  | PARAMETER                         | TEST CONDITIONS                                                                      | MIN   | TYP | MAX   | UNIT |
|----------------------------------|-----------------------------------|--------------------------------------------------------------------------------------|-------|-----|-------|------|
| V(5VCC) <sup>/</sup><br>V(5VAUX) | 5-V inputs                        |                                                                                      | 4.5   | 5   | 5.5   | V    |
| key                              |                                   | From 5VCC or 5VAUX terminals, IL = 0 mA to 400 mA                                    |       | 2.5 | 5     | mA   |
| l(Q)                             | Quiescent supply current          | From 3.3VAUX terminal, IL = 0 A                                                      |       | 250 | 500   | μA   |
| ۱L                               | Output load current               |                                                                                      | 0.4   |     |       | А    |
| I(LIMIT)                         | Output current limit              | 3.3VOUT = 0 V                                                                        |       | 1   | 1.5   | А    |
| T <sub>(TSD)</sub> †             | Thermal shutdown                  | 2.2)/OLIT output obstand to 0.)/                                                     | 150   |     | 180   | °C   |
| T <sub>hys</sub> †               | Thermal hysteresis                | 3.3VOUT output shorted to 0 V                                                        |       | 15  |       | -0   |
| V <sub>(3.3VOUT)</sub>           | 3.3-V output                      | I <sub>L</sub> = 400 mA                                                              | 3.135 | 3.3 | 3.465 | V    |
| CL                               | Load capacitance                  | Minimal ESR to insure stability of regulated output                                  |       | 4.7 |       | μF   |
| l <sub>lkg</sub> (REV)           | Reverse leakage output<br>current | Tested for input that is grounded.<br>3.3VAUX, 5VAUX, or 5VCC = GND, 3.3VOUT = 3.3 V |       |     | 50    | μA   |

<sup>†</sup> Design targets only. Not tested in production.

#### 5-V detect

| PARAMETER            |                         | TEST CONDITIONS            | MIN  | TYP  | MAX  | UNIT |
|----------------------|-------------------------|----------------------------|------|------|------|------|
| V(TO_LO)             | Threshold voltage, low  | 5VAUX or 5VCC $\downarrow$ | 3.85 | 4.05 | 4.25 | V    |
| V <sub>(TO_HI)</sub> | Threshold voltage, high | 5VAUX or 5VCC↑             | 4.1  | 4.3  | 4.5  | V    |

#### auxiliary switch

|                           | PARAMETER                   | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|---------------------------|-----------------------------|--------------------------------------------------|-----|-----|-----|------|
| R(SWITCH)                 | Auxiliary switch resistance | 5VAUX = 5VCC = 0 V, 3.3VAUX = 3.3 V, IL = 150 mA |     |     | 0.4 | Ω    |
| $\Delta V_{O(\Delta VI)}$ | Line regulation voltage     | 5VAUX or 5VCC = 4.5 V to 5.5 V                   |     | 2   |     | mV   |
| $\Delta V_{O(\Delta IO)}$ | Load regulation voltage     | 20 mA < I <sub>L</sub> < 400 mA                  |     | 40  |     | mV   |
| $V_I - V_O$               | Dropout voltage             | IL < 400 mA                                      |     |     | 1   | V    |

#### Power OK (POK)

|           | PARAMETER             | TEST CONDITIONS                                                                | MIN  | TYP | MAX  | UNIT |
|-----------|-----------------------|--------------------------------------------------------------------------------|------|-----|------|------|
| V(TO_POK) | POK threshold voltage |                                                                                | 2.67 | 2.8 | 2.93 | V    |
| VOL       | Output low voltage    | 3.3VOUT = 0 $\rightarrow$ 3.3 V and starts $\overline{\text{POK}}$ delay timer |      |     | 0.4  | v    |
| IOH       | Output high current   |                                                                                |      |     | 200  | μΑ   |
| VOH       | Output high voltage   | 5K pullup to 3.3VOUT                                                           |      | 3.3 |      | V    |

### timing characteristics, T\_A = 0°C to 70°C, C\_L = 4.7 $\mu\text{F}$ (unless otherwise noted)†

|                | PARAMETER      | TEST CONDITIONS                                                            | MIN | TYP | MAX | UNIT |
|----------------|----------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>d</sub> | Power OK delay | 5VCC or 5VAUX or 3.3VAUX > V <sub>TO</sub> and $\overline{POK}$ $\uparrow$ |     | 5   | 10  | ms   |

<sup>†</sup> Design targets only. Not tested in production.

#### thermal characteristics<sup>‡</sup>

| PARAMETER                                               | MIN | TYP I | MAX  | UNIT |
|---------------------------------------------------------|-----|-------|------|------|
| R <sub>0JC</sub> Thermal impedance, junction-to-case    | 4.7 |       | °C/W |      |
| R <sub>0JA</sub> Thermal impedance, junction-to-ambient |     | 59    |      | °C/W |

<sup>‡</sup>Based on Texas Instrument recommended board for PowerPAD package.



#### PARAMETER MEASUREMENT INFORMATION







**TYPICAL CHARACTERISTICS** 



### TPPM0302 400-mA LOW-DROPOUT REGULATOR WITH AUXILIARY POWER MANAGEMENT AND POK

SLVS316 - NOVEMBER 2000

#### **TYPICAL CHARACTERISTICS**





#### **TYPICAL CHARACTERISTICS**







Figure 10. 5VCC Load Transient Response Rising



Figure 9. 5VCC Load Transient Responses Falling



Figure 11. 5VCC Cold Start, POK Released



#### THERMAL INFORMATION

To ensure reliable operation of the device, the junction temperature of the output device must be within the safe operating area (SOA). This is achieved by having a means to dissipate the heat generated from the junction of the output structure. There are two components that contribute to thermal resistance. They consist of two paths in series. The first is the junction to case thermal resistance,  $R_{\theta JC}$ ; the second is the case to ambient thermal resistance,  $R_{\theta JA}$ , is determined by:

 $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

The ability to efficiently dissipate the heat from the junction is a function of the package style and board layout incorporated in the application. The operating junction temperature is determined by the operating ambient temperature,  $T_A$ , and the junction power dissipation,  $P_J$ .

The junction temperature,  $T_J$ , is equal to the following thermal equation:

$$T_{J} = T_{A} + P_{J} (R_{\theta JC}) + P_{J} (R_{\theta CA})$$

$$T_{J} = T_{A} + P_{J} (R_{\theta JA})$$

This particular application uses the 8-pin DGN PowerPAD package with a standard lead frame with dedicated ground terminal. Using a multilayer printed-circuit board (PCB), the power pad is mounted as recommended in the TI packaging application. The power pad is electrically connected to the ground plane of the circuit board through the dedicated ground pin and the die mount power pad. This will provide a means for heat spreading through the copper plane associated within the PCB (GND Layer). This concept could provide a thermal resistance from junction to ambient,  $R_{\theta JA}$ , of 59°C/W if implemented correctly.

Hence, maximum power dissipation allowable for an operating ambient temperature of 70°C, and a maximum junction temperature of 150°C is determined as:

 $P_J = (T_J - T_A) / R_{\theta JA}$  $P_J = (150 - 70) / 59 = 1.36 W$ 

Using a multilayer board and utilizing the ground plane for heat spreading.





Figure 12. Power Dissipation Derating Curve



#### APPLICATION INFORMATION

#### packaging

To maximize the efficiency of this package for application on a single layer or multilayer PCB, certain guidelines must be followed.

The following information is to be used as a guideline only. For further information, refer to the PowerPAD concept implementation document.

#### multilayer PCB

Guidelines for mounting the PowerPAD IC on a multilayer PCB with a ground plane.







Figure 14. Multilayer Board (Side View)



**APPLICATION INFORMATION** 

In a multilayer board application, the thermal vias are the primary method of heat transfer from the package thermal pad to the internal ground plane. The efficiency of this method depends on several factors (die area, number of thermal vias, thickness of copper) Consult the *PowerPAD Thermally Enhanced Package Technical Brief.* 

#### single-layer PCB



Figure 15. Land Configuration for Single-layer PCB

Layout recommendations for a single-layer PCB utilize as much copper area as possible for power management.

In a single layer board application, the thermal pad is attached to a heat spreader (copper area) by using low thermal impedance attachment method (solder paste or thermal conductive epoxy).

In both of the methods mentioned above, it is advisable to use as many copper traces as possible to dissipate the heat.

#### IMPORTANT

If the attachment method is NOT implemented correctly, the functionality of the product is not efficient. Power dissipation capability will be adversely affected if the device is incorrectly mounted onto the circuit board.



Figure 16. Typical Application Schematic





#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins   | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|-------------------|------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |                   |                  |                       |                    | (4)                           | (5)                        |              |                     |
| TPPM0302DGN           | Active        | Production        | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | APF                 |
| TPPM0302DGN.A         | Active        | Production        | HVSSOP (DGN)   8 | 80   TUBE             | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | APF                 |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### TEXAS INSTRUMENTS

www.ti.com

23-May-2025

#### TUBE



#### - B - Alignment groove width

\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPPM0302DGN   | DGN          | HVSSOP       | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |
| TPPM0302DGN.A | DGN          | HVSSOP       | 8    | 80  | 331.47 | 6.55   | 3000   | 2.88   |

### DGN 8

3 x 3, 0.65 mm pitch

### **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **DGN0008D**

### **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



PowerPAD is a trademark of Texas Instruments.

### **DGN0008D**

## **EXAMPLE BOARD LAYOUT**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



### DGN0008D

## **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated