

# TPD1E0B04 1-Channel ESD Protection Diode for USB Type-C and Antenna Protection

#### 1 Features

- IEC 61000-4-2 Level 4 (contact) ESD protection
  - ±8kV contact discharge
  - ±9kV air gap discharge
- IEC 61000-4-4 EFT protection
  - 80A (5/50ns)
- IEC 61000-4-5 surge protection
  - 1.7A (8/20µs)
- IO capacitance: 0.13 to 0.15pF (typical), 0.15 to 0.18pF (maximum)
- DC breakdown voltage: 6.7V (typical)
- Ultra low leakage current: 10nA (maximum)
- Low ESD clamping voltage
- Supports high speed interfaces up to 60Gbps
- Low insertion loss: >30GHz (-3dB bandwidth)
- Industrial temperature range: -40°C to +125°C
- Ultra-small 0201 and 0402 footprints

## 2 Applications

- End equipment
  - Laptops and desktops
  - Mobile and tablets
  - Set-top boxes
  - TV and monitors
  - USB dongles
  - Docking stations
- Interfaces
  - USB Type-C®
  - Thunderbolt<sup>™</sup> 4
  - USB 4.0 and below
  - HDMI<sup>™</sup> 2.1 and below
  - DisplayPort<sup>™</sup> 2.1 and below
  - PCI Express® 5.0 and below
  - Antenna

## 3 Description

The TPD1E0B04 is a bidirectional TVS protection diode array for USB Type-C Thunderbolt 4 circuit protection. The TPD1E0B04 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 international standard (Level 4).

This device features a 0.13pF IO capacitance per channel (DPL package) making it ideal for protecting high-speed interfaces up to 60Gbps such as USB 4.0 and below. Thunderbolt 4, and Antenna. The low dynamic resistance and low clamping voltage ensure system level protection against transient events.

The TPD1E0B04 is offered in the industry standard 0201 (DPL) and 0402 (DPY) packages.

## **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |
|-------------|------------------------|-----------------|
| TPD1E0B04   | DPL (DFN0603, 2)       | 0.60mm × 0.30mm |
|             | DPY (DFN1006, 2)       | 1.00mm × 0.60mm |

- For more information, see Section 10.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Typical Application



# **Table of Contents**

| 1 Features                           | 1 | 6.4 Device Functional Modes                          | 10 |
|--------------------------------------|---|------------------------------------------------------|----|
| 2 Applications                       | 1 | 7 Application and Implementation                     | 11 |
| 3 Description                        | 1 | 7.1 Application Information                          | 11 |
| 4 Pin Configuration and Functions    | 3 | 7.2 Typical Applications                             |    |
| 5 Specifications                     | 4 | 7.3 Power Supply Recommendations                     | 15 |
| 5.1 Absolute Maximum Ratings         | 4 | 7.4 Layout                                           | 15 |
| 5.2 ESD Ratings                      | 4 | 8 Device and Documentation Support                   |    |
| 5.3 ESD Ratings—IEC Specification    |   | 8.1 Documentation Support                            | 16 |
| 5.4 Recommended Operating Conditions | 4 | 8.2 Receiving Notification of Documentation Updates. | 16 |
| 5.5 Thermal Information              | 4 | 8.3 Support Resources                                | 16 |
| 5.6 Electrical Characteristics       | 5 | 8.4 Trademarks                                       | 16 |
| 5.7 Typical Characteristics          | 6 | 8.5 Electrostatic Discharge Caution                  | 16 |
| 6 Detailed Description               | 9 | 8.6 Glossary                                         | 16 |
| 6.1 Overview                         |   | 9 Revision History                                   |    |
| 6.2 Functional Block Diagram         |   | 10 Mechanical, Packaging, and Orderable              |    |
| 6.3 Feature Description              | 9 | Information                                          | 17 |
|                                      |   |                                                      |    |



# 4 Pin Configuration and Functions



Figure 4-1. DPL Package 2-Pin X2SON Top View



Figure 4-2. DPY Package 2-Pin X1SON Top View

|     | PIN  | I/O | DESCRIPTION                                                       |  |
|-----|------|-----|-------------------------------------------------------------------|--|
| NO. | NAME | 1/0 | DESCRIPTION                                                       |  |
| 1   | Ю    | I/O | ESD Protected Channel. If used as ESD IO, connect pin 2 to ground |  |
| 2   | Ю    | I/O | ESD Protected Channel. If used as ESD IO, connect pin 1 to ground |  |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                           |                                                  | MIN | MAX | UNIT |
|---------------------------|--------------------------------------------------|-----|-----|------|
| Electrical fast transient | IEC 61000-4-5 (5/50 ns)                          |     | 80  | Α    |
| Dook nules                | IEC 61000-4-5 power (t <sub>p</sub> - 8/20 μs)   |     | 15  | W    |
| Peak pulse                | IEC 61000-4-5 current (t <sub>p</sub> - 8/20 μs) |     | 1.7 | Α    |
| T <sub>A</sub>            | Operating free-air temperature                   | -40 | 125 | °C   |
| T <sub>stg</sub>          | Storage temperature                              | -65 | 155 | °C   |

<sup>1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 5.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 5.3 ESD Ratings—IEC Specification

|                    |               |                                 | VALUE | UNIT |
|--------------------|---------------|---------------------------------|-------|------|
| V                  | Electrostatic | IEC 61000-4-2 contact discharge | ±8000 | V    |
| V <sub>(ESD)</sub> | discharge     | IEC 61000-4-2 air-gap discharge | ±9000 | V    |

## 5.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN  | MAX | UNIT |
|-----------------|--------------------------------|------|-----|------|
| V <sub>IO</sub> | Input pin voltage              | -3.6 | 3.6 | V    |
| T <sub>A</sub>  | Operating free-air temperature | -40  | 125 | °C   |

#### 5.5 Thermal Information

|                       |                                              | TPD1E       | 0B04        |      |
|-----------------------|----------------------------------------------|-------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DPL (X2SON) | DPY (X1SON) | UNIT |
|                       |                                              | 2 PINS      | 2 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 582         | 442.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 264.5       | 243.8       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 394.4       | 162.5       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 36.4        | 154.1       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 394.4       | 163.0       | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A         | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note..

Product Folder Links: TPD1E0B04



## **5.6 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                        |                                            | TEST CONDITIONS                                              | MIN  | TYP  | MAX  | UNIT |
|--------------------|----------------------------------|--------------------------------------------|--------------------------------------------------------------|------|------|------|------|
| $V_{RWM}$          | Reverse stand-off voltage        | I <sub>IO</sub> < 10nA                     |                                                              | -3.6 |      | 3.6  | V    |
| $V_{BRF}$          | Breakdown voltage, IO pin to GND | Measured as th<br>snaps back into          | e maximum voltage before device<br>V <sub>HOLD</sub> voltage |      | 6.7  |      | V    |
| V <sub>BRR</sub>   | Breakdown voltage, GND to IO pin | Measured as th<br>snaps back into          | e maximum voltage before device<br>V <sub>HOLD</sub> voltage |      | -6.7 |      | V    |
| $V_{HOLD}$         | Holding voltage                  | I <sub>IO</sub> = 1mA, T <sub>A</sub> =    | 25°C                                                         | 5    | 5.7  | 6.5  | V    |
|                    | Clamping voltage                 | I <sub>PP</sub> = 1A, TLP, fi              | rom IO to GND                                                |      | 7.2  |      |      |
|                    |                                  | I <sub>PP</sub> = 5A, TLP, from IO to GND  |                                                              |      | 10.1 |      | V    |
| .,                 |                                  | I <sub>PP</sub> = 16A, TLP, from IO to GND |                                                              |      | 19   |      |      |
| V <sub>CLAMP</sub> |                                  | I <sub>PP</sub> = 1A, TLP, from GND to IO  |                                                              |      | 7.2  |      |      |
|                    |                                  | I <sub>PP</sub> = 5A, TLP, from GND to IO  |                                                              |      | 10.1 |      |      |
|                    |                                  | I <sub>PP</sub> = 16A, TLP,                | from GND to IO                                               |      | 19   |      |      |
| I <sub>LEAK</sub>  | Leakage current, IO to GND       | V <sub>IO</sub> = ±2.5V                    |                                                              |      |      | 10   | nA   |
| Б                  | Dynamic resistance               | IO to GND                                  |                                                              |      | 1    |      |      |
| $R_{DYN}$          |                                  | GND to IO                                  |                                                              |      | 1    |      | Ω    |
| C                  | Line conseitence                 | DPL Package                                | $V_{IO}$ = 0V, f = 1MHz, IO to GND, $T_A$ =                  |      | 0.13 | 0.15 |      |
| C <sub>L</sub>     | Line capacitance                 | DPY Package                                | 25°C                                                         |      | 0.15 | 0.18 | pF   |



## **5.7 Typical Characteristics**





Figure 5-7. Capacitance vs Bias Voltage (DPY Package)



Figure 5-8. Leakage Current vs Temperature



Figure 5-9. DC Voltage Sweep I-V Curve



Figure 5-10. Capacitance vs Frequency



Figure 5-11. Insertion Loss







Figure 5-13. USB3.1 Gen 2 10Gbps Eye Diagram (with TPD1E0B04DPL)

## 6 Detailed Description

#### 6.1 Overview

The TPD1E0B04 device is a bidirectional ESD Protection Diode with ultra-low capacitance. This device can dissipate ESD strikes at the maximum level specified by the IEC 61000-4-2 International Standard (contact). The ultra-low capacitance makes this device ideal for protecting any super high-speed signal pins including Thunderbolt 4. The low capacitance allows for extremely low losses even at RF frequencies such as USB 4.0 and below, Thunderbolt 4, or antenna applications.

## 6.2 Functional Block Diagram



## **6.3 Feature Description**

#### 6.3.1 IEC 61000-4-2 ESD Protection

The I/O pins can withstand ESD events up to ±8-kV contact and ±9-kV air gap. An ESD-surge clamp diverts the current to ground.

#### 6.3.2 IEC 61000-4-4 EFT Protection

The I/O pins can withstand an electrical fast transient burst of up to 80A (5/50 ns waveform, 4kV with  $50\Omega$  impedance). An ESD-surge clamp diverts the current to ground.

#### 6.3.3 IEC 61000-4-5 Surge Protection

The I/O pins can withstand surge events up to 1.7 A and 15 W ( $8/20~\mu s$  waveform). An ESD-surge clamp diverts this current to ground.

## 6.3.4 IO Capacitance

The capacitance between each I/O pin to ground is 0.13pF (typical) and 0.15pF (maximum). This device supports data rates in excess of 60Gbps.

#### 6.3.5 DC Breakdown Voltage

The DC breakdown voltage of each I/O pin is  $\pm 6.7$ V (typical). This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of  $\pm 3.6$ V.

## 6.3.6 Ultra Low Leakage Current

The I/O pins feature an ultra-low leakage current of 10nA (maximum) with a bias of ±2.5V.

#### 6.3.7 Low ESD Clamping Voltage

The I/O pins feature an ESD clamp that is capable of clamping the voltage to 10.1V ( $I_{PP} = 5A$ ).

#### 6.3.8 Supports High Speed Interfaces

This device is capable of supporting high speed interfaces in excess of 60Gbps, because of the extremely low IO capacitance.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



## 6.3.9 Industrial Temperature Range

This device features an industrial operating range of -40°C to +125°C.

## 6.3.10 Industry Standard Package

The layout of this device makes it simple and easy to add protection to an existing layout. The package is offered in industry standard DFN0603 and DFN1006 footprints, requiring minimal modification to an existing layout.

## **6.4 Device Functional Modes**

The TPD1E0B04 device is a passive integrated circuit that triggers when voltages are above  $V_{BRF}$  or below  $V_{BRR}$ . During ESD events, voltages as high as  $\pm 9 \text{kV}$  (air) can be directed to ground through the internal diode network. When the voltages on the protected line fall below the trigger levels of TPD1E0B04 (usually within 10s of nanoseconds) the device reverts to passive.

Product Folder Links: TPD1E0B04

## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 7.1 Application Information

The TPD1E0B04 is a diode type TVS which is used to provide a path to ground for dissipating ESD events on high-speed signal lines between a human interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{\text{DYN}}$  of the triggered TVS holds this voltage,  $V_{\text{CLAMP}}$ , to a safe level for the protected IC.

## 7.2 Typical Applications

## 7.2.1 USB Type-C Application



Figure 7-1. USB Type-C for Thunderbolt 3 ESD Schematic



#### 7.2.1.1 Design Requirements

For this design example eight TPD1E0B04 devices and two TPD4E05U06 devices are being used in a USB Type-C for Thunderbolt 3 application. This provides a complete ESD protection scheme.

Given the Thunderbolt 3 application, the parameters listed in Table 7-1 are known.

Table 7-1. Design Parameters

| DESIGN PARAMETER                                | VALUE        |
|-------------------------------------------------|--------------|
| Signal range on superspeed Lines                | 0V to 3.6V   |
| Operating frequency on superspeed Lines         | up to 10GHz  |
| Signal range on CC, SBU, and DP/DM Lines        | 0V to 5V     |
| Operating frequency on CC, SBU, and DP/DM Lines | up to 480MHz |

#### 7.2.1.2 Detailed Design Procedure

## 7.2.1.2.1 Signal Range

The TPD1E0B04 supports signal ranges between –3.6V and 3.6V, which supports the SuperSpeed pairs on the USB Type-C application. The TPD4E05U06 supports signal ranges between 0V and 5.5V, which supports the CC, SBU, and DP-DM lines.

#### 7.2.1.2.2 Operating Frequency

The TPD1E0B04 has a 0.13pF (typical) capacitance, which supports the Thunderbolt 3 data rates of 20Gbps. The TPD4E05U06 has a 0.5pF (typical) capacitance, which easily supports the CC, SBU, and DP-DM data rates.

Product Folder Links: TPD1E0B04

## 7.2.1.3 Application Curves



## 7.2.2 WiFi® Antenna Application



Figure 7-5. WiFi Antenna Schematic



#### 7.2.2.1 Design Requirements

This design example is one TPD1E0B04 device for a 5GHz WiFi antenna application. This provides a complete ESD protection scheme.

Given the WiFi antenna application, the parameters listed in Table 7-2 are known.

**Table 7-2. Design Parameters** 

| DESIGN PARAMETER    | VALUE                |
|---------------------|----------------------|
| Signal range        | -3.16V to +3.16V     |
| Operating frequency | 5.170GHz to 5.835GHz |

#### 7.2.2.2 Detailed Design Procedure

#### 7.2.2.2.1 Signal Range

The TPD1E0B04 supports signal ranges between -3.6V and 3.6V, which supports the antenna signal range. The signal range shown assumes maximum transmit power of 200mW into a  $50\Omega$  antenna.

#### 7.2.2.2.2 Operating Frequency

The TPD1E0B04 has a 0.13pF (typical) capacitance, which supports extremely high data rates. The capacitance versus frequency and bias voltages are exceedingly low, allowing for very low RF loss and known impedance characteristics. Since capacitance and loss changes very little across the operating frequencies, there must be minimal disturbance on the line.

#### 7.2.2.3 Application Curves



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

## 7.3 Power Supply Recommendations

This device is a passive ESD device so there is no need to power it. Take care not to violate the recommended I/O specification to ensure the device functions properly.

## 7.4 Layout

#### 7.4.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

## 7.4.2 Layout Example



Figure 7-9. USB Type-C Mid-Mount, Hybrid Connector ESD Layout



## 8 Device and Documentation Support

## 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation see the following:

Texas Instruments, TPD1E0B04 Evaluation Module user's guide

## 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

Thunderbolt<sup>™</sup> is a trademark of Intel Corporation.

HDMI<sup>™</sup> is a trademark of HDMI Licensing LLC.

DisplayPort<sup>™</sup> is a trademark of VESA.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

USB Type-C<sup>®</sup> is a registered trademark of USB Implementers Forum.

PCI Express® is a registered trademark of PCI-SIG.

WiFi® is a registered trademark of Wi-Fi Alliance.

All trademarks are the property of their respective owners.

## 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (December 2016) to Revision C (June 2025)                                                                                                                                       | Page                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| <ul> <li>Updated the numbering format for tables, figures, and cross-references throughout the doct</li> <li>Updated data rate from 20Gbps to 60Gbps.</li> <li>Updated Interfaces supported.</li> </ul> | ······································ |
| Changes from Revision A (June 2016) to Revision B (December 2016)                                                                                                                                       | Page                                   |
| • Added "and 0402 (DPY) packages." to the Description, and package "X1SON (2)" to the De                                                                                                                | vice Information                       |

table......1

Copyright © 2025 Texas Instruments Incorporated



#### www.ti.com

| Added the DPY (X1SON) package to the Thermal Information table                                                 | 4    |
|----------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Added DPY values to C<sub>L</sub> Line capacitance in the Electrical Characteristics table</li> </ul> |      |
| Added "(DPL Package)" to the title of Figure 5-6                                                               |      |
| Added Figure 5-7                                                                                               | 6    |
| Added curves for the DPY package to Figure 5-10 and Figure 5-11                                                |      |
| Added curve for the DPY package to Figure 7-4                                                                  | 13   |
| Added curve for the DPY package to Figure 7-6                                                                  | 14   |
| Added curve for the DPY package to Figure 7-8                                                                  | 14   |
| Changes from Revision * (March 2016) to Revision A (June 2016)                                                 | Page |
| Changed device status from Product Preview to Production Data                                                  |      |
| - 0                                                                                                            |      |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/      | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material     | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)               | (5)                |              |              |
| TPD1E0B04DPLR         | Active | Production    | X2SON (DPL)   2 | 15000   LARGE T&R     | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 8            |
| TPD1E0B04DPLR.B       | Active | Production    | X2SON (DPL)   2 | 15000   LARGE T&R     | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 8            |
| TPD1E0B04DPLRG4       | Active | Production    | X2SON (DPL)   2 | 15000   LARGE T&R     | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 8            |
| TPD1E0B04DPLRG4.B     | Active | Production    | X2SON (DPL)   2 | 15000   LARGE T&R     | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 8            |
| TPD1E0B04DPLT         | Active | Production    | X2SON (DPL)   2 | 250   SMALL T&R       | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 8            |
| TPD1E0B04DPLT.B       | Active | Production    | X2SON (DPL)   2 | 250   SMALL T&R       | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 8            |
| TPD1E0B04DPYR         | Active | Production    | X1SON (DPY)   2 | 10000   LARGE T&R     | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | 5D           |
| TPD1E0B04DPYR.B       | Active | Production    | X1SON (DPY)   2 | 10000   LARGE T&R     | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 5D           |
| TPD1E0B04DPYRG4       | Active | Production    | X1SON (DPY)   2 | 10000   LARGE T&R     | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 5D           |
| TPD1E0B04DPYRG4.B     | Active | Production    | X1SON (DPY)   2 | 10000   LARGE T&R     | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 5D           |
| TPD1E0B04DPYT         | Active | Production    | X1SON (DPY)   2 | 250   SMALL T&R       | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | 5D           |
| TPD1E0B04DPYT.B       | Active | Production    | X1SON (DPY)   2 | 250   SMALL T&R       | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | 5D           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 17-Jun-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 11-Aug-2025

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD1E0B04DPLR   | X2SON           | DPL                | 2 | 15000 | 178.0                    | 8.4                      | 0.36       | 0.66       | 0.33       | 2.0        | 8.0       | Q1               |
| TPD1E0B04DPLRG4 | X2SON           | DPL                | 2 | 15000 | 178.0                    | 8.4                      | 0.36       | 0.66       | 0.33       | 2.0        | 8.0       | Q1               |
| TPD1E0B04DPLT   | X2SON           | DPL                | 2 | 250   | 178.0                    | 8.4                      | 0.36       | 0.66       | 0.33       | 2.0        | 8.0       | Q1               |
| TPD1E0B04DPYR   | X1SON           | DPY                | 2 | 10000 | 180.0                    | 8.4                      | 0.67       | 1.15       | 0.46       | 2.0        | 8.0       | Q2               |
| TPD1E0B04DPYRG4 | X1SON           | DPY                | 2 | 10000 | 180.0                    | 8.4                      | 0.67       | 1.15       | 0.46       | 2.0        | 8.0       | Q2               |
| TPD1E0B04DPYT   | X1SON           | DPY                | 2 | 250   | 180.0                    | 8.4                      | 0.67       | 1.15       | 0.46       | 2.0        | 8.0       | Q2               |



www.ti.com 11-Aug-2025



## \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|-------|-------------|------------|-------------|
| TPD1E0B04DPLR   | X2SON        | DPL             | 2    | 15000 | 205.0       | 200.0      | 33.0        |
| TPD1E0B04DPLRG4 | X2SON        | DPL             | 2    | 15000 | 205.0       | 200.0      | 33.0        |
| TPD1E0B04DPLT   | X2SON        | DPL             | 2    | 250   | 205.0       | 200.0      | 33.0        |
| TPD1E0B04DPYR   | X1SON        | DPY             | 2    | 10000 | 210.0       | 185.0      | 35.0        |
| TPD1E0B04DPYRG4 | X1SON        | DPY             | 2    | 10000 | 210.0       | 185.0      | 35.0        |
| TPD1E0B04DPYT   | X1SON        | DPY             | 2    | 250   | 210.0       | 185.0      | 35.0        |

1 x 0.6 mm

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
- per ASME Y14.5M
  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).4. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# DPL (R-PX2SON-N2)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.



DPL (R-PX2SON-N2)

SMALL PACKAGE OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated