



**TPA6211A1** 

SLOS367E - AUGUST 2003 - REVISED NOVEMBER 2015

## **TPA6211A1 3.1-W Mono Fully Differential Audio Power Amplifier**

Technical

Documents

Sample &

Buy

#### 1 Features

- Designed for Wireless or Cellular Handsets and PDAs
- 3.1 W Into 3 Ω From a 5-V Supply at THD = 10% (Typ)
- Low Supply Current: 4 mA Typ at 5 V
- Shutdown Current: 0.01 µA Typ
- Fast Startup With Minimal Pop
- Only Three External Components
  - Improved PSRR (-80 dB) and Wide Supply Voltage (2.5 V to 5.5 V) for Direct Battery Operation
  - Fully Differential Design Reduces RF Rectification
  - –63 dB CMRR Eliminates Two Input Coupling Capacitors

### 2 Applications

• Ideal for Wireless Handsets, PDAs, and Notebook Computers

### 3 Description

Tools &

Software

The TPA6211A1 is a 3.1-W mono fully-differential amplifier designed to drive a speaker with at least 3- $\Omega$  impedance while consuming only 20 mm<sup>2</sup> total printed-circuit board (PCB) area in most applications. The device operates from 2.5 V to 5.5 V, drawing only 4 mA of quiescent supply current. The TPA6211A1 is available in the space-saving 3-mm × 3-mm SON (DRB) and the 8-pin MSOP-PowerPAD<sup>TM</sup> (DGN) packages.

Support &

Community

20

Features like –80 dB supply voltage rejection from 20 Hz to 2 kHz, improved RF rectification immunity, small PCB area, and a fast startup with minimal pop makes the TPA6211A1 ideal for PDA and smart phone applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE           | BODY SIZE (NOM)   |  |
|-------------|-------------------|-------------------|--|
|             | MSOP-PowerPAD (8) | 3.00 mm × 3.00 mm |  |
| TPA6211A1   | SON (8)           | 3.00 mm × 3.00 mm |  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.



**Application Circuit** 

(1) C<sub>(BYPASS)</sub> is optional.

Texas Instruments

www.ti.com

### **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Dev  | ice Comparison Table 3             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operation Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 4       |
|   | 7.6  | Operating Characteristics 5        |
|   | 7.7  | Dissipation Ratings6               |
|   | 7.8  | Typical Characteristics 6          |
| 8 | Para | ameter Measurement Information 11  |
| 9 | Deta | ailed Description 12               |
|   | 9.1  | Overview 12                        |
|   | 9.2  | Functional Block Diagram 12        |
|   |      |                                    |

|    | 9.3  | Feature Description               | 12 |
|----|------|-----------------------------------|----|
|    | 9.4  | Device Functional Modes           | 17 |
| 10 | Арр  | lication and Implementation       | 18 |
|    | 10.1 | Application Information           | 18 |
|    | 10.2 | Typical Application               | 18 |
|    | 10.3 | System Examples                   | 22 |
| 11 | Pow  | ver Supply Recommendations        | 24 |
|    | 11.1 | Power Supply Decoupling Capacitor | 24 |
| 12 | Lay  | out                               | 24 |
|    | 12.1 |                                   |    |
|    | 12.2 | Layout Examples                   | 24 |
| 13 | Dev  | ice and Documentation Support     | 26 |
|    | 13.1 |                                   |    |
|    | 13.2 | Documentation Support             | 26 |
|    | 13.3 | Community Resources               | 26 |
|    | 13.4 | Trademarks                        | 26 |
|    | 13.5 | Electrostatic Discharge Caution   | 26 |
|    | 13.6 | Glossary                          | 26 |
| 14 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 26 |
|    |      |                                   |    |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision D (June 2011) to Revision E                                                                                                                                                                                                                                     | Page |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1    |
| C | hanges from Revision C (June 2008) to Revision D                                                                                                                                                                                                                                     | Page |
| • | Deleted the Lead temperature 1,6 mm (1/16 Inch) from case for 10 seconds row from the Abs Max Table                                                                                                                                                                                  | 4    |
| C | hanges from Revision B (August 2004) to Revision C                                                                                                                                                                                                                                   | Page |
| • | Changed Storage temperature From: -65°C to 85°C To: -65°C to 150°C                                                                                                                                                                                                                   | 4    |

### 5 Device Comparison Table

| DEVICE<br>NUMBER | SPEAKER CHANNELS | SPEAKER AMP<br>TYPE | OUTPUT POWER (W) | PSRR (dB) |
|------------------|------------------|---------------------|------------------|-----------|
| TPA6211A1        | Mono             | Class-AB            | 3.1              | 85        |
| TPA6203A1        | Mono             | Class-AB            | 1.25             | 90        |
| TPA6204A1        | Mono             | Class-AB            | 1.7              | 85        |
| TPA6205a1        | Mono             | Class-AB            | 1.25             | 90        |

### 6 Pin Configuration and Functions





#### **Pin Functions**

| PIN             |     | 1/0 | DESCRIPTION                                                                                                    |  |
|-----------------|-----|-----|----------------------------------------------------------------------------------------------------------------|--|
| NAME            | NO. | I/O | DESCRIPTION                                                                                                    |  |
| BYPASS          | 2   | -   | Mid-supply voltage, adding a bypass capacitor improves PSRR                                                    |  |
| GND             | 7   | Ι   | h-current ground                                                                                               |  |
| IN+             | 3   | Ι   | sitive differential input                                                                                      |  |
| IN-             | 4   | Ι   | Negative differential input                                                                                    |  |
| SHUTDOWN        | 1   | Ι   | Shutdown terminal (active low logic)                                                                           |  |
| V <sub>DD</sub> | 6   | Ι   | Power supply                                                                                                   |  |
| V <sub>O+</sub> | 5   | 0   | Positive BTL output                                                                                            |  |
| V <sub>O-</sub> | 8   | 0   | Negative BTL output                                                                                            |  |
| Thermal Pad     | _   | -   | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. |  |

### 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                     |                                    | MIN  | МАХ                     | UNIT |
|---------------------|------------------------------------|------|-------------------------|------|
| V <sub>D</sub><br>d | Supply voltage                     | -0.3 | 6                       | V    |
| VI                  | Input voltage                      | -0.3 | V <sub>DD</sub> + 0.3   | V    |
|                     | Continuous total power dissipation |      | See Dissipation Ratings |      |
| $T_A$               | Operating free-air temperature     | -40  | 85                      | °C   |
| $T_J$               | Junction temperature               | -40  | 150                     | °C   |
| T <sub>stg</sub>    | Storage temperature                | -65  | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                              | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>            | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $\rm C101^{(2)}$ | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operation Conditions

|                 |                                |          | MIN  | NOM MAX | UNIT |
|-----------------|--------------------------------|----------|------|---------|------|
| $V_{DD}$        | Supply voltage                 |          | 2.5  | 5.5     | V    |
| $V_{\text{IH}}$ | High-level input voltage       | SHUTDOWN | 1.55 |         | V    |
| $V_{IL}$        | Low-level input voltage        | SHUTDOWN |      | 0.5     | V    |
| T <sub>A</sub>  | Operating free-air temperature |          | -40  | 85      | °C   |

#### 7.4 Thermal Information

|                       |                                              | TPA6                     | TPA6211A1 |      |  |
|-----------------------|----------------------------------------------|--------------------------|-----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DGN (MSOP-<br>PowerPAD™) | DRB (SON) | UNIT |  |
|                       |                                              | 8 PINS                   | 8 PINS    |      |  |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 62.8                     | 49.2      | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 61.9                     | 24.8      | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 42.1                     | 58.8      | °C/W |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 3.3                      | 1.7       | °C/W |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 41.9                     | 25        | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 11                       | 8.4       | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                                       | TEST CONDITIONS                                                    | MIN | TYP | MAX                  | UNIT |
|-----------------|-------------------------------------------------|--------------------------------------------------------------------|-----|-----|----------------------|------|
| V <sub>OS</sub> | Output offset voltage (measured differentially) | $V_{\rm I}$ = 0 V differential, Gain = 1 V/V, $V_{\rm DD}$ = 5.5 V | -9  | 0.3 | 9                    | mV   |
| PSRR            | Power supply rejection ratio                    | V <sub>DD</sub> = 2.5 V to 5.5 V                                   |     | -85 | -60                  | dB   |
| V <sub>IC</sub> | Common mode input range                         | $V_{DD} = 2.5 \text{ V to } 5.5 \text{ V}$                         | 0.5 |     | V <sub>DD</sub> -0.8 | V    |



### **Electrical Characteristics (continued)**

#### $T_A = 25^{\circ}C$

|                   | PARAMETER                          | TI                                              | EST CONDITION                                    | S                   | MIN                                              | TYP                                             | MAX                                             | UNIT             |  |      |  |   |
|-------------------|------------------------------------|-------------------------------------------------|--------------------------------------------------|---------------------|--------------------------------------------------|-------------------------------------------------|-------------------------------------------------|------------------|--|------|--|---|
| CMRR              | Common mode rejection ratio        | $V_{DD} = 5.5 V,$                               | $V_{IC} = 0.5 V$ to                              | 4.7 V               |                                                  | -63                                             | -40                                             | dB               |  |      |  |   |
| CIVIRR            | Common mode rejection ratio        | V <sub>DD</sub> = 2.5 V,                        | $V_{IC} = 0.5 V$ to                              | 1.7 V               |                                                  | -63                                             | -40                                             | uБ               |  |      |  |   |
|                   |                                    | $R_1 = 4 \Omega$ ,                              | Gain = 1 V/V,                                    | $V_{DD} = 5.5 V$    |                                                  | 0.45                                            |                                                 |                  |  |      |  |   |
|                   | Low-output swing                   | $V_{IN+} = V_{DD}, V_I$                         | V <sub>IN-</sub> = 0 V or                        | $V_{DD} = 3.6 V$    |                                                  | 0.37                                            |                                                 | V                |  |      |  |   |
|                   |                                    |                                                 | $V_{IN+} = 0 V, \qquad V_{IN-} = V_{DD}$         | $V_{DD} = 2.5 V$    |                                                  | 0.26                                            | 0.4                                             |                  |  |      |  |   |
|                   |                                    | $R_1 = 4 \Omega$ ,                              | Gain = 1 V/V,                                    | $V_{DD} = 5.5 V$    |                                                  | 4.95                                            |                                                 |                  |  |      |  |   |
|                   | High-output swing                  | $V_{IN+} = V_{DD},$                             | $V_{IN+} = V_{DD}, \qquad V_{IN-} = 0$           | $V_{IN+} = V_{DD},$ | $V_{IN+} = V_{DD},$                              | $V_{IN+} = V_{DD},$                             | $V_{IN-} = 0 V \text{ or}$                      | $V_{DD} = 3.6 V$ |  | 3.18 |  | V |
|                   |                                    |                                                 |                                                  | $V_{IN+} = 0 V$     | $V_{DD} = 2.5 V$                                 | 2                                               | 2.13                                            |                  |  |      |  |   |
| I <sub>IH</sub>   | High-level input current, shutdown | V <sub>DD</sub> = 5.5 V,                        | V <sub>I</sub> = 5.8 V                           |                     |                                                  | 58                                              | 100                                             | μA               |  |      |  |   |
| I <sub>IL</sub>   | Low-level input current, shutdown  | V <sub>DD</sub> = 5.5 V,                        | $V_{I} = -0.3 V$                                 |                     |                                                  | 3                                               | 100                                             | μA               |  |      |  |   |
| l <sub>Q</sub>    | Quiescent current                  | $V_{DD} = 2.5 \text{ V to } $                   | 5.5 V, no load                                   |                     |                                                  | 4                                               | 5                                               | mA               |  |      |  |   |
| I <sub>(SD)</sub> | Supply current                     | $V(\overline{SHUTDOWN})$<br>R <sub>L</sub> = 4Ω | $) \le 0.5 \text{ V}, \text{ V}_{\text{DD}} = 2$ | 2.5 V to 5.5 V,     |                                                  | 0.01                                            | 1                                               | μA               |  |      |  |   |
|                   | Gain                               | $R_L = 4\Omega$                                 |                                                  |                     | $\frac{38 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $rac{40 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $rac{42 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | V/V              |  |      |  |   |
|                   | Resistance from shutdown to GND    |                                                 |                                                  |                     |                                                  | 100                                             |                                                 | kΩ               |  |      |  |   |

### 7.6 Operating Characteristics

### $T_A = 25^{\circ}C$ , Gain = 1 V/V

|                  | PARAMETER                               | -                                            | <b>FEST CONDITION</b>   | IS                      | MIN TYP | MAX | UNIT              |
|------------------|-----------------------------------------|----------------------------------------------|-------------------------|-------------------------|---------|-----|-------------------|
|                  |                                         |                                              |                         | $V_{DD} = 5 V$          | 2.45    |     |                   |
|                  |                                         | THD + N= 1%, f = 1                           | kHz, $R_L = 3 \Omega$   | V <sub>DD</sub> = 3.6 V | 1.22    |     |                   |
|                  |                                         |                                              |                         | $V_{DD} = 2.5 V$        | 0.49    |     |                   |
|                  |                                         |                                              |                         | $V_{DD} = 5 V$          | 2.22    |     |                   |
| Po               | P <sub>O</sub> Output power             | THD + N= 1%, f = 1                           | kHz, $R_L = 4 \Omega$   | V <sub>DD</sub> = 3.6 V | 1.1     |     | W                 |
|                  |                                         |                                              | $V_{DD} = 2.5 V$        | 0.47                    |         |     |                   |
|                  |                                         |                                              |                         | $V_{DD} = 5 V$          | 1.36    |     |                   |
|                  |                                         | THD + N= 1%, f = 1                           | kHz, $R_L = 8 \Omega$   | V <sub>DD</sub> = 3.6 V | 0.72    |     |                   |
|                  |                                         |                                              |                         | V <sub>DD</sub> = 2.5 V | 0.33    |     |                   |
|                  |                                         |                                              | P <sub>O</sub> = 2 W    | $V_{DD} = 5 V$          | 0.045%  |     |                   |
|                  |                                         | f = 1 kHz, $R_L = 3 \Omega$                  | P <sub>O</sub> = 1 W    | V <sub>DD</sub> = 3.6 V | 0.05%   |     |                   |
|                  |                                         |                                              | P <sub>O</sub> = 300 mW | V <sub>DD</sub> = 2.5 V | 0.06%   |     |                   |
|                  |                                         | plus f = 1 kHz, R <sub>L</sub> = 4 Ω         | P <sub>O</sub> = 1.8 W  | $V_{DD} = 5 V$          | 0.03%   |     |                   |
| THD+N            | Total harmonic distortion plus<br>noise |                                              | $P_{O} = 0.7 \text{ W}$ | V <sub>DD</sub> = 3.6 V | 0.03%   |     |                   |
|                  |                                         |                                              | P <sub>O</sub> = 300 mW | V <sub>DD</sub> = 2.5 V | 0.04%   |     |                   |
|                  |                                         |                                              | P <sub>O</sub> = 1 W    | $V_{DD} = 5 V$          | 0.02%   |     |                   |
|                  |                                         | f = 1 kHz, $R_L = 8 \Omega$                  | P <sub>O</sub> = 0.5 W  | V <sub>DD</sub> = 3.6 V | 0.02%   |     |                   |
|                  |                                         |                                              | P <sub>O</sub> = 200 mW | V <sub>DD</sub> = 2.5 V | 0.03%   |     |                   |
| le.              | Cumply ripple rejection ratio           | V <sub>DD</sub> = 3.6 V, Inputs a            | ac-grounded with        | f = 217 Hz              | -80     |     | dB                |
| k <sub>SVR</sub> | Supply ripple rejection ratio           | $C_i = 2 \ \mu F, V_{(RIPPLE)} =$            | = 200 mV <sub>pp</sub>  | f = 20 Hz to 20 kHz     | -70     |     | uБ                |
| SNR              | Signal-to-noise ratio                   | $V_{DD} = 5 V, P_{O} = 2 W$                  | , $R_L = 4 \Omega$      |                         | 105     |     | dB                |
| V                |                                         | V <sub>DD</sub> = 3.6 V, f = 20 H            | Iz to 20 kHz,           | No weighting            | 15      |     |                   |
| Vn               | Output voltage noise                    | Inputs ac-grounded                           | with $C_i = 2 \ \mu F$  | A weighting             | 12      |     | μV <sub>RMS</sub> |
| CMRR             | Common mode rejection ratio             | $V_{DD} = 3.6 \text{ V}, \text{ V}_{IC} = 1$ | V <sub>pp</sub>         | f = 217 Hz              | -65     |     | dB                |
| ZI               | Input impedance                         |                                              |                         |                         | 38 40   | 44  | kΩ                |

### **Operating Characteristics (continued)**

 $T_A = 25^{\circ}C$ , Gain = 1 V/V

| PARAMETER                   | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|-----------------------------|--------------------------------------------------|-----|-----|-----|------|
| Start-up time from shutdown | $V_{DD} = 3.6 \text{ V}, \text{ No } C_{BYPASS}$ |     | 4   |     | μs   |
|                             | $V_{DD}$ = 3.6 V, $C_{BYPASS}$ = 0.1 $\mu$ F     |     | 27  |     | ms   |

### 7.7 Dissipation Ratings

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING<br>FACTOR <sup>(1)</sup> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|---------------------------------------|-----------------------------------|---------------------------------------|---------------------------------------|--|
| DGN     | 2.13 W                                | 17.1 mW/°C                        | 1.36 W                                | 1.11 W                                |  |
| DRB     | 2.7 W                                 | 21.8 mW/°C                        | 1.7 W                                 | 1.4 W                                 |  |

(1) Derating factor based on high-k board layout.

### 7.8 Typical Characteristics

#### Table 1. Table of Graphs

|                  |                                   |                              | FIGURE                                                            |
|------------------|-----------------------------------|------------------------------|-------------------------------------------------------------------|
| Р                | Output power                      | vs Supply voltage            | Figure 1                                                          |
| Po               |                                   | vs Load resistance           | Figure 2                                                          |
| P <sub>D</sub>   | Power dissipation                 | vs Output power              | Figure 3, Figure 4                                                |
|                  |                                   | vs Output power              | Figure 5,<br>Figure 6, Figure 7                                   |
| THD+N            | Total harmonic distortion + noise | vs Frequency                 | Figure 8,<br>Figure 9,<br>Figure 10,<br>Figure 11, ,<br>Figure 12 |
|                  |                                   | vs Common-mode input voltage | Figure 13                                                         |
| K <sub>SVR</sub> | Supply voltage rejection ratio    | vs Frequency                 | Figure 14,<br>Figure 15,<br>Figure 16,<br>Figure 17               |
| K <sub>SVR</sub> | Supply voltage rejection ratio    | vs Common-mode input voltage | Figure 18                                                         |
|                  | GSM Power supply rejection        | vs Time                      | Figure 19                                                         |
|                  | GSM Power supply rejection        | vs Frequency                 | Figure 20                                                         |
| CMRR             | Common mode rejection ratio       | vs Frequency                 | Figure 21                                                         |
| CIVIRR           | Common-mode rejection ratio       | vs Common-mode input voltage | Figure 22                                                         |
|                  | Closed loop gain/phase            | vs Frequency                 | Figure 23                                                         |
|                  | Open loop gain/phase              | vs Frequency                 | Figure 24                                                         |
|                  | Supply ourrest                    | vs Supply voltage            | Figure 25                                                         |
| IDD              | Supply current                    | vs Shutdown voltage          | Figure 26                                                         |
|                  | Start-up time                     | vs Bypass capacitor          | Figure 27                                                         |







**TPA6211A1** 

SLOS367E - AUGUST 2003 - REVISED NOVEMBER 2015









**TPA6211A1** 

SLOS367E - AUGUST 2003 - REVISED NOVEMBER 2015







#### 8 Parameter Measurement Information

All parameters are measured according to the conditions described in *Specifications* section.



#### 9 Detailed Description

#### 9.1 Overview

The TPA6211A1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common- mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{DD}/2$  regardless of the common- mode voltage at the input.

#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 Fully Differential Amplifier Efficiency and Thermal Information

Class-AB amplifiers are inefficient, primarily because of voltage drop across the output-stage transistors. The two components of this internal voltage drop are the headroom or dc voltage drop that varies inversely to output power, and the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the average value of the supply current,  $I_{DD}(avg)$ , determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS and average values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 28).



#### Feature Description (continued)



Figure 28. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.

These definitions are true for the following equations:

- η<sub>BTL</sub> = Efficiency of a BTL amplifier
- P<sub>L</sub> = Power delivered to load
- P<sub>SUP</sub> = Power drawn from power supply
- V<sub>LRMS</sub> = RMS voltage on BTL load
- V<sub>P</sub> = Peak voltage on BTL load
- V<sub>DD</sub> = Power supply voltage
- I<sub>DD</sub>avg = Average current drawn from the power supply

Use Equation 1 to calculate the efficiency of a BTL amplifier.

$$\eta_{\text{BTL}} = \frac{P_{\text{L}}}{P_{\text{SUP}}}$$

where

$$P_{L} = \frac{V_{LRMS}^{2}}{R_{L}}$$
where
$$V_{LRMS} = \frac{V_{P}}{\sqrt{2}}$$
therefore
$$P_{L} = \frac{V_{P}^{2}}{2R_{L}}$$

$$P_{SUP} = V_{DD}I_{DD}avg$$
where
$$I_{DD}avg = \frac{1}{\pi}\int_{0}^{\pi} \frac{V_{P}}{R_{L}}sin(t)dt = -\frac{1}{\pi} \times \frac{V_{P}}{R_{L}}[cos(t)]_{0}^{\pi} = \frac{2V_{P}}{\pi R_{L}}$$
therefore
$$P_{SUP} = \frac{2V_{DD}V_{P}}{\pi R_{L}}$$

(1)

**ISTRUMENTS** 

FXAS

#### Feature Description (continued)

Using these values, substitute  $P_L$  and  $P_{SUP}$  from Equation 1 as shown in Equation 2.

$$\eta_{\text{BTL}} = \frac{\frac{V_{\text{P}}^2}{2R_{\text{L}}}}{\frac{2V_{\text{DD}}V_{\text{P}}}{\pi R_{\text{L}}}} = \frac{\pi V_{\text{P}}}{4V_{\text{DD}}}$$

where

• 
$$V_P = \sqrt{2P_LR_L}$$

Therefore,  $\eta_{BTL}$  can be calculated using Equation 3.

$$\eta_{\mathsf{BTL}} = \frac{\pi \sqrt{2\mathsf{P}_{\mathsf{L}}\mathsf{R}_{\mathsf{L}}}}{4\mathsf{V}_{\mathsf{DD}}}$$

(2)

(3)

### Table 2. Efficiency and Maximum Ambient Temperature vs Output Power

|                        |                   | •                           | •                        |                                                |
|------------------------|-------------------|-----------------------------|--------------------------|------------------------------------------------|
| OUTPUT<br>POWER<br>(W) | EFFICIENCY<br>(%) | INTERNAL DISSIPATION<br>(W) | POWER FROM SUPPLY<br>(W) | MAX AMBIENT TEMPERATURE <sup>(1)</sup><br>(°C) |
| 5-V, 3-Ω Syster        | ns                |                             |                          |                                                |
| 0.5                    | 27.2              | 1.34                        | 1.84                     | 85 <sup>(2)</sup>                              |
| 1                      | 38.4              | 1.6                         | 2.6                      | 76                                             |
| 2.45                   | 60.2              | 1.62                        | 4.07                     | 75                                             |
| 3.1                    | 67.7              | 1.48                        | 4.58                     | 82                                             |
| 5-V, 4-Ω BTL S         | ystems            |                             |                          |                                                |
| 0.5                    | 31.4              | 1.09                        | 1.59                     | 85 <sup>(2)</sup>                              |
| 1                      | 44.4              | 1.25                        | 2.25                     | 85 <sup>(2)</sup>                              |
| 2                      | 62.8              | 1.18                        | 3.18                     | 85 <sup>(2)</sup>                              |
| 2.8                    | 74.3              | 0.97                        | 3.77                     | 85 <sup>(2)</sup>                              |
| 5-V, 8-Ω Syster        | ns                |                             |                          |                                                |
| 0.5                    | 44.4              | 0.625                       | 1.13                     | 85 <sup>(2)</sup>                              |
| 1                      | 62.8              | 0.592                       | 1.6                      | 85 <sup>(2)</sup>                              |
| 1.36                   | 73.3              | 0.496                       | 1.86                     | 85 <sup>(2)</sup>                              |
| 1.7                    | 81.9              | 0.375                       | 2.08                     | 85 <sup>(2)</sup>                              |
|                        |                   |                             |                          |                                                |

(1) DRB package

(2) Package limited to 85°C ambient

Table 2 uses Equation 3 to calculate efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a 2.8-W audio system with 4- $\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 3.8 W.

A final point to remember about Class-AB amplifiers is how to manipulate the terms in the efficiency equation to the utmost advantage when possible. Note that in Equation 3,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.

Use Equation 4 as a simple formula for calculating the maximum power dissipated,  $P_{Dmax}$ , for a differential output application.

$$\mathsf{P}_{\mathsf{Dmax}} = \frac{2\mathsf{V}_{\mathsf{DD}}^2}{\pi^2\mathsf{R}_{\mathsf{L}}}$$

where



(4)

•  $P_{Dmax}$  for a 5-V, 4- $\Omega$  system is 1.27 W.

The maximum ambient temperature depends on the heat sinking ability of the PCB system. The derating factor for the 3 mm x3 mm DRB package is shown in the dissipation rating table. Converting this to  $\theta_{JA}$ :

$$\theta_{JA} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.0218} = 45.9^{\circ}\text{C} / W$$
(5)

Given  $\theta_{JA}$ , the maximum allowable junction temperature, and the maximum internal dissipation, the maximum ambient temperature can be calculated with Equation 6. The maximum recommended junction temperature for the TPA6211A1 is 150°C.

$$T_A Max = T_J Max - \theta_{JA} P_{Dmax} = 150 - 45.9(1.27) = 91.7^{\circ}C$$
(6)

Equation 6 shows that the maximum ambient temperature is 91.7°C (package limited to 85°C ambient) at maximum power dissipation with a 5-V supply.

Table 2 shows that for most applications no airflow is required to keep junction temperatures in the specified range. The TPA6211A1 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. In addition, using speakers with an impedance higher than 4- $\Omega$  dramatically increases the thermal performance by reducing the output current.

#### 9.3.1.1 Advantages of Fully Differential Amplifiers

- Input coupling capacitors not required: A fully differential amplifier with good CMRR, like the TPA6211A1, allows the inputs to be biased at voltage other than mid-supply. For example, if a DAC has a lower mid-supply voltage than that of the TPA6211A1, the common-mode feedback circuit compensates, and the outputs are still biased at the mid-supply point of the TPA6211A1. The inputs of the TPA6211A1 can be biased from 0.5 V to V<sub>DD</sub> 0.8 V. If the inputs are biased outside of that range, input coupling capacitors are required.
- Mid-supply bypass capacitor, C<sub>(BYPASS)</sub>, not required: The fully differential amplifier does not require a bypass capacitor. Any shift in the mid-supply voltage affects both positive and negative channels equally, thus canceling at the differential output. Removing the bypass capacitor slightly worsens power supply rejection ratio (k<sub>SVR</sub>), but a slight decrease of k<sub>SVR</sub> may be acceptable when an additional component can be eliminated (See Figure 17).
- Better RF-immunity: GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal much better than the typical audio amplifier.
- Figure 31 through Figure 38 show application schematics for differential and single-ended inputs.

#### 9.3.1.2 Differential Output Versus Single-Ended Output

Figure 29 shows a Class-AB audio power amplifier (APA) in a fully differential configuration. The TPA6211A1 amplifier has differential outputs driving both ends of the load. One of several potential benefits to this configuration is power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This in effect doubles the voltage swing on the load as compared to a ground-referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation, where voltage is squared, yields  $4 \times$  the output power from the same supply rail and load impedance Equation 7.

$$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$
$$Power = \frac{V_{(rms)}^{2}}{R_{L}}$$

(7)







In a typical wireless handset operating at 3.6 V, bridging raises the power into an 8- $\Omega$  speaker from a singledended (SE, ground reference) limit of 200 mW to 800 mW. This is a 6-dB improvement in sound power—loudness that can be heard. In addition to increased power, there are frequency-response concerns. Consider the single-supply SE configuration shown in Figure 30. A coupling capacitor (C<sub>C</sub>) is required to block the dc-offset voltage from the load. This capacitor can be quite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so it tends to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting lowfrequency performance. This frequency-limiting effect is due to the high-pass filter network created with the speaker impedance and the coupling capacitance. This is calculated with Equation 8.

$$f_{\rm c} = \frac{1}{2\pi R_{\rm L} C_{\rm C}}$$
(8)

For example, a  $68-\mu$ F capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 30. Single-Ended Output and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4x the output power of the SE configuration.



#### 9.4 Device Functional Modes

#### 9.4.1 Shutdown Mode

The TPA6211A1 device can be put in shutdown mode when asserting SHUTDOWN pin to a logic LOW. While in shutdown mode, the device output stage is turned off and set into high impedance, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to SHUTDOWN pin.

TEXAS INSTRUMENTS

www.ti.com

#### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

The TPA6211A1 is a fully-differential amplifier designed to drive a speaker with at least  $3-\Omega$  impedance while consuming only 20 mm<sup>2</sup> total printed circuit board (PCB) area in most applications.

#### **10.2 Typical Application**

Figure 31 shows a typical application circuit for the TPA6211A1 with a speaker, input resistors and supporting power supply decoupling capacitors.



(1) C(BYPASS) is optional

#### Figure 31. Typical Differential Input Application Schematic

Typical values are shown in Table 3.

| Table 3. | Typical | Component | Values |
|----------|---------|-----------|--------|
|----------|---------|-----------|--------|

| COMPONENT                            | VALUE   |
|--------------------------------------|---------|
| RI                                   | 40 kΩ   |
| C <sub>(BYPASS)</sub> <sup>(1)</sup> | 0.22 μF |
| C <sub>S</sub>                       | 1 µF    |
| C <sub>1</sub>                       | 0.22 μF |

(1) C<sub>(BYPASS)</sub> is optional.

#### 10.2.1 Design Requirements

For this design example, use the parameters listed in Table 4.

|                  | girrarametere    |
|------------------|------------------|
| DESIGN PARAMETER | EXAMPLE VALUE    |
| Power supply     | 2.5 V to 5.5 V   |
| Current          | 4 mA to 5 mA     |
| Shutdown         | High > 1.55 V    |
| Shutdown         | Low < 0.5 V      |
| Speaker          | 3 Ω, 4 Ω, or 8 Ω |

#### **Table 4. Design Parameters**

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Selecting Components

#### 10.2.2.1.1 Resistors (R<sub>i</sub>)

The input resistor  $(R_1)$  can be selected to set the gain of the amplifier according to Equation 9.

$$Gain = \frac{R_F}{R_I}$$
(9)

The internal feedback resistors ( $R_F$ ) are trimmed to 40 k $\Omega$ .

Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and the cancellation of the second harmonic distortion diminishes if resistor mismatch occurs. Therefore, 1%-tolerance resistors or better are recommended to optimize performance.

#### **10.2.2.1.2** Bypass Capacitor (C<sub>BYPASS</sub>) and Start-Up Time

The internal voltage divider at the BYPASS pin of this device sets a mid-supply voltage for internal references and sets the output common mode voltage to  $V_{DD}/2$ . Adding a capacitor filters any noise into this pin, increasing  $k_{SVR}$ .  $C_{(BYPASS)}$ also determines the rise time of  $V_{O+}$  and  $V_{O-}$  when the device exits shutdown. The larger the capacitor, the slower the rise time.

#### 10.2.2.1.3 Input Capacitor (C<sub>i</sub>)

The TPA6211A1 does not require input coupling capacitors when driven by a differential input source biased from 0.5 V to  $V_{DD}$  - 0.8 V. Use 1% tolerance or better gain-setting resistors if not using input coupling capacitors.

In the single-ended input application, an input capacitor,  $C_I$ , is required to allow the amplifier to bias the input signal to the proper dc level. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency defined in Equation 10.

$$f_{c} = \frac{1}{2\pi R_{I}C_{I}}$$

$$(10)$$

$$-3 dB$$

$$f_{c}$$

Figure 32. Input Filter Cutoff Frequency

(12)

**NSTRUMENTS** 

FXAS

The value of  $C_1$  is an important consideration. It directly affects the bass (low frequency) performance of the circuit. Consider the example where  $R_1$  is 10 k $\Omega$  and the specification calls for a flat bass response down to 100 Hz. Equation 10 is reconfigured as Equation 11.

$$C_{I} = \frac{1}{2\pi R_{I} f_{c}}$$
(11)

In this example, C<sub>1</sub> is 0.16  $\mu$ F, so the likely choice ranges from 0.22  $\mu$ F to 0.47  $\mu$ F. Ceramic capacitors are preferred because they are the best choice in preventing leakage current. When polarized capacitors are used, the positive side of the capacitor faces the amplifier input in most applications. The input dc level is held at V<sub>DD</sub>/2, typically higher than the source dc level. It is important to confirm the capacitor polarity in the application.

#### 10.2.2.1.4 Band-Pass Filter (R<sub>a</sub>, C<sub>a</sub>, and C<sub>a</sub>)

It may be desirable to have signal filtering beyond the one-pole high-pass filter formed by the combination of  $C_1$  and  $R_1$ . A low-pass filter may be added by placing a capacitor ( $C_F$ ) between the inputs and outputs, forming a band-pass filter.

An example of when this technique might be used would be in an application where the desirable pass-band range is between 100 Hz and 10 kHz, with a gain of 4 V/V. The following equations illustrate how the proper values of  $C_F$  and  $C_I$  can be determined.

#### 10.2.2.1.4.1 Step 1: Low-Pass Filter

$$f_{c(LPF)} = \frac{1}{2\pi R_F C_F}$$

where

 $R_F$  is the internal 40 k $\Omega$  resistor

$$f_{c(LPF)} = \frac{1}{2\pi 40 k\Omega C_F}$$
(13)

Therefore,

$$C_{\rm F} = \frac{1}{2\pi 40 \,\rm k\Omega \, f_{\rm c(LPF)}} \tag{14}$$

Substitute  $f_{c(LPF)}$  with 10 kHz and solve for C<sub>F</sub>: C<sub>F</sub> = 398 pF

#### 10.2.2.1.4.2 Step 2: High-Pass Filter

$$f_{c(HPF)} = \frac{1}{2\pi R_{I}C_{I}}$$

where

Because the application in this case requires a gain of 4 V/V,  $R_1$  must be set to 10 k $\Omega$ .

Substitute  $R_I$  in Equation 15 with 10 k $\Omega$  as shown in Equation 16.

$$f_{c(HPF)} = \frac{1}{2\pi 10 \text{ k}\Omega \text{ C}_{I}}$$
(16)

Therefore,

$$C_{I} = \frac{1}{2\pi 10 \text{ k}\Omega \text{ f}_{c(HPF)}}$$
(17)

Substitute  $f_{c(HPF)}$  with 100 Hz and solve for  $C_{l}:$   $C_{l}$  = 0.16  $\mu F$ 

At this point, a first-order band-pass filter has been created with the low-frequency cutoff set to 100 Hz and the high-frequency cutoff set to 10 kHz.



The process can be taken a step further by creating a second-order high-pass filter. This is accomplished by placing a resistor ( $R_a$ ) and capacitor ( $C_a$ ) in the input path. It is important to note that  $R_a$  must be at least 10 times smaller than  $R_i$ ; otherwise its value has a noticeable effect on the gain, as  $R_a$  and  $R_i$  are in series.

#### 10.2.2.1.4.3 Step 3: Additional Low-Pass Filter

 $R_a$  must be at least 10x smaller than  $R_l$ , Set  $R_a = 1 k\Omega$ ,

$$f_{c(LPF)} = \frac{1}{2\pi R_a C_a}$$
(18)

Therefore,

$$C_{a} = \frac{1}{2\pi \, 1 k\Omega \, f_{c(LPF)}} \tag{19}$$

Substitute  $f_{c(LPF)}$  with 10 kHz and solving for  $C_a$ :  $C_a = 160 \text{ pF}$ 

Figure 33 is a bode plot for the band-pass filter in the previous example. Figure 38 shows how to configure the TPA6211A1 as a band-pass filter.



Figure 33. Bode Plot

#### **10.2.2.1.5** Decoupling Capacitor (C<sub>S</sub>)

The TPA6211A1 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power-supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F to 1  $\mu$ F, placed as close as possible to the device V<sub>DD</sub> lead works best. For filtering lower frequency noise signals, a 10- $\mu$ F or greater capacitor placed near the audio power amplifier also helps, but is not required in most applications because of the high PSRR of this device.

#### 10.2.2.1.6 Using Low-ESR Capacitors

Low-ESR capacitors are recommended throughout this application section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.



#### 10.2.3 Application Curves



#### 10.3 System Examples



Figure 36. Differential Input Application Schematic Optimized With Input Capacitors











(1) C(BYPASS) is optional

Figure 38. Differential Input Application Schematic With Input Bandpass Filter



#### **11** Power Supply Recommendations

The TPA6211A1 device is designed to operate from an input voltage supply range between 2.5 V and 5.5 V. Therefore, the output voltage range of power supply must be within this range and well regulated. The current capability of upper power should not exceed the maximum current limit of the power switch.

#### 11.1 Power Supply Decoupling Capacitor

The TPA6211A1 device requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD).

Place a low equivalent series resistance (ESR) ceramic capacitor, typically 0.1 uF, as close as possible of the VDD pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. Also is recommended to place a 2.2- $\mu$ F to 10- $\mu$ F capacitor on the VDD supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage.

#### 12 Layout

#### 12.1 Layout Guidelines

Place all the external components close to the TPA6211A1 device. The input resistors need to be close to the device input pins so noise does not couple on the high impedance nodes between the input resistors and the input amplifier of the device. Placing the decoupling capacitors,  $C_S$  and  $C_{(BYPASS)}$ , close to the TPA6211A1 device is important for the efficiency of the amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

#### 12.2 Layout Examples





#### Layout Examples (continued)



TEXAS INSTRUMENTS

www.ti.com

#### **13** Device and Documentation Support

#### 13.1 Device Support

#### 13.1.1 Development Support

For the TPA6211A1 TINA-TI Spice Model, see SBOM819.

For the TPA6211A1 TINA-TI Reference Design, see SBOM820.

For the TPA6211A1EVM Gerber files, see SLOC009.

For the Speaker Amplifier Class AB/Class D Parametric Table, go to www.ti.com/lsds/ti/audio-ic/speaker-amplifier-class-ab-class-d-product.page

#### **13.2 Documentation Support**

#### 13.2.1 Related Documentation

For related documentation, see the following:

TPA6211A1EVM User's Guide, TPA6211A1 Audio Power Amplifier Evaluation Module, SLOU162

#### **13.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/      | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material     | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |      | (4)               | (5)                 |              |              |
| TPA6211A1DGN          | Active | Production    | HVSSOP (DGN)   8 | 80   TUBE             | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM  | -40 to 85    | AYK          |
| TPA6211A1DGN.B        | Active | Production    | HVSSOP (DGN)   8 | 80   TUBE             | Yes  | NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | AYK          |
| TPA6211A1DGNG4        | Active | Production    | HVSSOP (DGN)   8 | 80   TUBE             | Yes  | NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | AYK          |
| TPA6211A1DGNR         | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM  | -40 to 85    | AYK          |
| TPA6211A1DGNR.B       | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | AYK          |
| TPA6211A1DGNRG4       | Active | Production    | HVSSOP (DGN)   8 | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM  | -40 to 85    | AYK          |
| TPA6211A1DRB          | Active | Production    | SON (DRB)   8    | 121   TUBE            | Yes  | NIPDAU   NIPDAU   | Level-2-260C-1 YEAR | -40 to 85    | AYN          |
| TPA6211A1DRB.B        | Active | Production    | SON (DRB)   8    | 121   TUBE            | Yes  | NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | AYN          |
| TPA6211A1DRBR         | Active | Production    | SON (DRB)   8    | 3000   LARGE T&R      | Yes  | NIPDAU   NIPDAU   | Level-2-260C-1 YEAR | -40 to 85    | AYN          |
| TPA6211A1DRBR.B       | Active | Production    | SON (DRB)   8    | 3000   LARGE T&R      | Yes  | NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | AYN          |
| TPA6211A1DRBRG4       | Active | Production    | SON (DRB)   8    | 3000   LARGE T&R      | Yes  | NIPDAU            | Level-2-260C-1 YEAR | -40 to 85    | AYN          |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.



### PACKAGE OPTION ADDENDUM

23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPA6211A1 :

• Automotive : TPA6211A1-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

\*All dimensions are nominal

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA6211A1DGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA6211A1DGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA6211A1DRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA6211A1DRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



### PACKAGE MATERIALS INFORMATION

24-Jul-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA6211A1DGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPA6211A1DGNR | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPA6211A1DRBR | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 33.0        |
| TPA6211A1DRBR | SON          | DRB             | 8    | 3000 | 353.0       | 353.0      | 32.0        |

### TEXAS INSTRUMENTS

www.ti.com

24-Jul-2025

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPA6211A1DGN   | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| TPA6211A1DGN.B | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| TPA6211A1DGNG4 | DGN          | HVSSOP       | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| TPA6211A1DRB   | DRB          | VSON         | 8    | 121 | 381    | 4.82   | 2286   | NA     |
| TPA6211A1DRB   | DRB          | VSON         | 8    | 121 | 381    | 4.83   | 2286   | 0      |
| TPA6211A1DRB.B | DRB          | VSON         | 8    | 121 | 381    | 4.83   | 2286   | 0      |
| TPA6211A1DRB.B | DRB          | VSON         | 8    | 121 | 381    | 4.82   | 2286   | NA     |

### **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



## DRB0008A



### **PACKAGE OUTLINE**

### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DRB0008A**

## **EXAMPLE BOARD LAYOUT**

### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **DRB0008A**

## **EXAMPLE STENCIL DESIGN**

### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## DGN 8

3 x 3, 0.65 mm pitch

## **GENERIC PACKAGE VIEW**

## PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **DGN0008D**

### **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



PowerPAD is a trademark of Texas Instruments.

## **DGN0008D**

## **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## DGN0008D

## **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## **DGN0008G**

### **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



PowerPAD is a trademark of Texas Instruments.

## DGN0008G

## **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



### DGN0008G

## **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated