# TMUXS7614D 50V, SPI Controlled, Low-RON, High Density, 1:1 (SPST), 8-Channel **Precision Switches with 1.8V Logic** ### 1 Features - Dual supply range: ±4.5V to ±25V - Single supply range: 4.5V to 42V - Asymmetric dual supply support (For example: V<sub>DD</sub>=37.5V, V<sub>SS</sub>=-12.5V) - 1.8V logic compatible - SPI supply range: 1.8V 5.5V - SPI Interface with support up to 50MHz - Manual mode (Standard SPI or Burst mode) - Section 7.4.3 - SPI error detection: CRC, invalid read/write, and clock count error - Compatible with SPI industry standard modes 0 - Ultra high channel density (2.5mm<sup>2</sup>/ch) - Flow through SPI and supply routing for increased board density - Integrated decoupling capacitors - Precision performance: - Low on-resistance: 1Ω (typical) - Ultra low on-resistance flatness: 0.001Ω (typical) - Low on-leakage current: 13pA (typical), 350pA (maximum) - Ultra low charge injection: 2pC (typical) - High current support: 470mA per channel (maximum) - -40°C to +125°C operating temperature - Rail-to-rail operation - **Bidirectional operation** - Break-before-make switching - ESD protection HBM: 3000V # 2 Applications - Semiconductor test equipment - SSR and photorelay replacement - Automated test equipment - LCD test equipment - Memory test equipment - Instrumentation: lab, analytical, and portable - Data acquisition systems (DAQ) - Optical test equipment ### 3 Description The TMUXS7614D is a complementary metal-oxide semiconductor (CMOS) switch device with eight independently selectable 1:1, single-pole, single-throw (SPST) switch channels. The device works with a single supply (4.5V to 42V), dual supplies (±4.5V to $\pm 25V$ ), or asymmetric supplies (such as $V_{DD}$ = 37.5V, $V_{SS} = -12V$ ). The TMUXS7614D supports bidirectional analog and digital signals on the source (Sx) and drain (Dx) pins ranging from $V_{SS}$ to $V_{DD}$ . The switches of the TMUXS7614D are controlled with a serial peripheral interface (SPI). The SPI interface has many error detection features, such as CRC, invalid read/write, and clock count error detection. The SPI also supports Daisy Chain mode. Coupled with the flow through routing of the SPI pins, this allows for increased channel density in the system. The TMUXS7614D is a part of the precision switches and multiplexers family of devices that have very low on and off leakage currents allowing them to be used in high precision measurement applications. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> (3) | PACKAGE SIZE <sup>(2)</sup> | |-------------|----------------------------|-----------------------------| | TMUXS7614D | ZEM (FCLGA, 30) | 5mm × 4mm | - For more information, see Section 11. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. - FCLGA packages have a recommended reflow profile, please see Section 8.3 for more information **TMUXS7614D Block Diagrams** # **Table of Contents** | 1 Features1 | 6.6 Charge Injection | <mark>24</mark> | |--------------------------------------------------------|------------------------------------------------------|-----------------| | 2 Applications1 | 6.7 Off Isolation | | | 3 Description1 | 6.8 Channel-to-Channel Crosstalk | 25 | | 4 Pin Configuration and Functions3 | 6.9 Bandwidth | 25 | | 5 Specifications4 | 6.10 THD + Noise | 26 | | 5.1 Absolute Maximum Ratings4 | 7 Detailed Description | 27 | | 5.2 ESD Ratings4 | 7.1 Overview | 27 | | 5.3 Thermal Information5 | 7.2 Functional Block Diagram | 27 | | 5.4 Recommended Operating Conditions5 | 7.3 Feature Description | 27 | | 5.5 Source or Drain Current through Switch5 | 7.4 SPI Operation | 28 | | 5.6 Electrical Characteristics (Global)6 | 7.5 Device Functional Modes | 29 | | 5.7 Electrical Characteristics (±15 V Dual Supply) 7 | 7.6 Register Map | | | 5.8 Switching Characteristics (±15 V Dual Supply)8 | 8 Application and Implementation | 32 | | 5.9 Electrical Characteristics (±20 V Dual Supply)9 | 8.1 Application Information | | | 5.10 Switching Characteristics (±20 V Dual Supply)10 | 8.2 Typical Application | | | 5.11 Electrical Characteristics (+37.5 V/–12.5 V Dual | 8.3 Recommended Reflow Profile | 33 | | Supply)11 | 8.4 Thermal Considerations | | | 5.12 Switching Characteristics (+37.5 V/–12.5 V | 8.5 Power Supply Recommendations | 36 | | Dual Supply)12 | 8.6 Layout | 36 | | 5.13 Electrical Characteristics (12 V Single Supply)13 | 9 Device and Documentation Support | 38 | | 5.14 Switching Characteristics (12 V Single Supply) 14 | 9.1 Documentation Support | 38 | | 5.15 SPI Timing Characteristics (2.7 V to 5.5 V)14 | 9.2 Receiving Notification of Documentation Updates. | 38 | | 5.16 SPI Timing Characteristics (1.8 V to 2.7 V)15 | 9.3 Support Resources | 38 | | 5.17 Timing Diagrams16 | 9.4 Trademarks | | | 5.18 Typical Characteristics17 | 9.5 Electrostatic Discharge Caution | 38 | | Parameter Measurement Information22 | 9.6 Glossary | 38 | | 6.1 On-Resistance22 | 10 Revision History | 38 | | 6.2 Off-Leakage Current22 | 11 Mechanical, Packaging, and Orderable | | | 6.3 On-Leakage Current23 | Information | | | 6.4 t <sub>ON</sub> and t <sub>OFF</sub> Time23 | 11.1 Tape and Reel Information | 39 | | 6.5 Break-Before-Make24 | 11.2 Mechanical Data | 41 | # **4 Pin Configuration and Functions** Figure 4-1. ZEM Package, 30-Pin LGA (Top View) **Table 4-1. Pin Functions** | P | IN | TVDE(1) | DECORPORA | |------------------------|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME NO. | | ITPE | DESCRIPTION | | D1 | 1 | I/O | Drain pin 1. Can be an input or output. | | D2 | 2 | 1/0 | Drain pin 2. Can be an input or output. | | D3 | 8 | 1/0 | Drain pin 3. Can be an input or output. | | D4 | 9 | 1/0 | Drain pin 4. Can be an input or output. | | D5 | 16 | I/O | Drain pin 5. Can be an input or output. | | D6 17 I/O | | I/O | Drain pin 6. Can be an input or output. | | D7 23 I/O | | 1/0 | Drain pin 7. Can be an input or output. | | D8 24 I/O GND 11, 29 P | | 1/0 | Drain pin 8. Can be an input or output. | | GND | 11, 29 | Р | Ground (0V) reference. On TMUXS7614D, both GND pins are connected internally for flow through routing. | | N.C. | 20 | - | No internal connection. Can be shorted to GND or left floating. | | S1 | | | Source pin 1. Can be an input or output. | | S2 | 4 | 1/0 | Source pin 2. Can be an input or output. | | S3 | 6 | 1/0 | Source pin 3. Can be an input or output. | | S4 | 7 | 1/0 | Source pin 4. Can be an input or output. | | S5 | 18 | I/O | Source pin 5. Can be an input or output. | | S6 | 19 | I/O | Source pin 6. Can be an input or output. | | S7 | 21 | 1/0 | Source pin 7. Can be an input or output. | | S8 | 22 | 1/0 | Source pin 8. Can be an input or output. | | SDI | 27 | I | SPI Serial Data Input. Data is captured on the positive edge of SCLK. | | SCLK | 14, 26 | I | SPI Clock Input. Both SCLK pins are connected internally for flow through routing. | | SDO | 13 | 0 | SPI Serial Data Output. Data is shifted out on the negative edge of SCLK. | | CS | 15, 25 | ı | SPI Chip Select Pin (active low). Both $\overline{\text{CS}}$ pins are connected internally for flow through routing. | | RESET/V <sub>L</sub> | 12, 28 | Р | SPI Power Supply pin (1.8V – 5.5V) and hardware reset pin (active low). Pull the pin low to trigger a device hardware reset. After the hardware reset is complete, the SPI registers will be reset to their default state, and all the analog switches will be open. Both RESET/V <sub>L</sub> pins are connected internally for flow through routing. Connected to an integrated 0.1µF capacitor between V <sub>L</sub> and GND. | | VDD | 10, 30 | Р | Positive power supply. This pin is the most positive power-supply potential. On TMUXS7614D, both VDD pins are connected internally for flow through routing. Connected to an integrated 0.1µF capacitor between V <sub>DD</sub> and GND. | | VSS | 5 | Р | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin should be connected to ground. Connected to an integrated 0.1µF capacitor between V <sub>SS</sub> and GND. | | Thermal Pad | | _ | The thermal exposed pad is connected internally. It is recommended that the pad be tied to VSS for best performance. | (1) I = input, O = output, I/O = input and output, P = power. # **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------|---------------------------------------------|----------------------|---------------------------------------|------| | V <sub>DD</sub> – V <sub>SS</sub> | | | 50 | V | | V <sub>DD</sub> | Supply voltage | -0.5 | 50 | V | | V <sub>SS</sub> | | -32 | 0.5 | V | | V <sub>L</sub> | Logic Supply Voltage | -0.5 | 6 | V | | V <sub>LOGIC</sub> | Logic control input pin voltage (SPI pins) | -0.5 | 6 | V | | I <sub>LOGIC</sub> | Logic control input pin current (SPI pins) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, Dx) | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>IK</sub> | Diode clamp current <sup>(3)</sup> | -30 | 30 | mA | | Is or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, Dx) | | I <sub>DC</sub> + 10 % <sup>(4)</sup> | mA | | T <sub>A</sub> | Ambient temperature | -55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | | P <sub>tot</sub> | Total power dissipation | | 1650 | mW | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. - (4) Refer to Source or Drain Continuous Current table for IDC specifications. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±3000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discriarge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. Submit Document Feedback ### 5.3 Thermal Information | | | TMUXS7614D | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | ZEM (LGA) | UNIT | | | | 30 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 53.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 15.9 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 28.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.30 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 27.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 41.0 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|-----------------|---------------------|------| | $V_{DD} - V_{SS}^{(1)}$ | Power supply voltage differential | 4.5 | 50 | V | | $V_{DD}$ | Positive power supply voltage | 4.5 | 42 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>L</sub> | Logic Supply Voltage | 1.8 | 5.5 | V | | V <sub>LOGIC</sub> | Logic control input pin voltage (SPI pins) | 0 | 5.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> (2) | mA | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | <sup>(1)</sup> $V_{DD}$ and $V_{SS}$ can be any value within maximum recommended operating conditions as long as $4.5V \le (V_{DD} - V_{SS}) \le 44V$ and the minimum $V_{DD}$ is met. # 5.5 Source or Drain Current through Switch | Current<br>through the<br>Switch | Test Conditions | T <sub>J</sub> = 25°C | T <sub>J</sub> = 50°C | T <sub>J</sub> = 85°C | T <sub>J</sub> = 105°C | T <sub>J</sub> = 125°C | T <sub>J</sub> = 135°C | T <sub>J</sub> = 150°C | UNIT | |----------------------------------|-------------------------------------------|-----------------------|-----------------------|-----------------------|------------------------|------------------------|------------------------|------------------------|------| | I <sub>DC</sub> <sup>(1)</sup> | V <sub>SS</sub> to V <sub>DD</sub> - 2.5V | 470 | 470 | 470 | 309 | 143 | 100 | 60 | mA | | I <sub>peak</sub> (2) | V <sub>SS</sub> to V <sub>DD</sub> - 2.5V | 470 | 470 | 470 | 470 | 470 | 470 | 470 | mA | <sup>(1)</sup> See Section 8.4 for more details <sup>(2)</sup> Refer to Source or Drain Continuous Current table for IDC specifications. <sup>(2)</sup> Pulse current of 1ms with 10% Duty Cycle # **5.6 Electrical Characteristics (Global)** Over operating supply voltage range, $V_L$ = 1.8V - 5.5V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +15 V, $V_{SS}$ = -15 V, $V_L$ = 3.3V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------------------|----------------------------------------------------------------------|-----------------|----------------------|--------|------|------| | LOGIC IN | IPUTS (SPI pins) | | | | | | | | | | V <sub>L</sub> = 5.5 V | -40°C to +125°C | 2 | | | V | | V <sub>IH</sub> | Logic voltage high | V <sub>L</sub> = 3.3 V | -40°C to +125°C | 1.35 | | | V | | | | V <sub>L</sub> ≤ 1.8 V | -40°C to +125°C | 1 | | | V | | | Lania valtana lavv | 2.7 V ≤ V <sub>L</sub> ≤ 5.5 V | -40°C to +125°C | | | 0.75 | V | | $V_{IL}$ | Logic voltage low | 1.8 V ≤ V <sub>L</sub> < 2.7 V | -40°C to +125°C | | | 0.5 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.005 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -2 | -0.005 | | μA | | T <sub>SD</sub> | Thermal shutdown | | | | 165 | | °C | | T <sub>SD_HYST</sub> | Thermal shutdown hysteresis | | | | 15 | | °C | | T <sub>SD_HYST</sub> | Logic high output voltage | I <sub>SOURCE</sub> = 100 μA | -40°C to +125°C | V <sub>L</sub> - 0.1 | | | V | | VOH | | I <sub>SOURCE</sub> = 1 mA | -40°C to +125°C | V <sub>L</sub> - 0.7 | | | V | | ., | Landa lanca da | I <sub>SINK</sub> = 100 μA | -40°C to +125°C | | | 0.1 | V | | $V_{OL}$ | Logic low output voltage | I <sub>SINK</sub> = 1 mA | -40°C to +125°C | | | 0.7 | V | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | SUPPLY | | 1 | | | ' | | | | | | 25°C | | 5 | 6 | μA | | $I_{LQ}$ | V <sub>L</sub> quiscent supply current | $V_L = 1.8 \text{ V to } 5.5 \text{ V}$<br>SPI Inputs = 0 V or $V_I$ | -40°C to +85°C | | | 7 | μA | | | | or rinputs = 0 v or v | -40°C to +125°C | | | 8 | μA | | | | V <sub>L</sub> = 2.7 V to 5.5 V | 25°C | | 1 | 1.2 | mA | | IL | V <sub>L</sub> active supply current | /CS = 0V, fSCLK = 50 MHz, fSDI | -40°C to +85°C | | | 1.5 | mA | | | | = 25 MHz | -40°C to +125°C | | | 2 | mA | Submit Document Feedback # 5.7 Electrical Characteristics (±15 V Dual Supply) $V_{DD}$ = +15 V ± 10%, $V_{SS}$ = -15 V ±10% GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +15 V, $V_{SS}$ = -15 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-------|-------|-------|------| | ANALOG | SWITCH | | | | | | | | | | | 25°C | | 1 | 1.4 | | | R <sub>ON</sub> | On-resistance | V <sub>S</sub> = -10 V to +10 V | -40°C to +50°C | | | 1.6 | 0 | | | | I <sub>D</sub> = -10 mA | -40°C to +85°C | | | 1.8 | Ω | | | | | -40°C to +125°C | | | 2.2 | | | | | | 25°C | | 0.015 | | | | <b>A</b> D | On-resistance mismatch between | $V_S = -10 \text{ V to } +10 \text{ V}$ | -40°C to +50°C | | | 0.030 | Ω | | ΔR <sub>ON</sub> | channels | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.035 | 12 | | | | | -40°C to +125°C | | | 0.040 | | | | | | 25°C | | 0.001 | | | | D | On-resistance flatness | $V_S = -10 \text{ V to } +10 \text{ V}$ | -40°C to +50°C | | | 0.035 | Ω | | R <sub>ON FLAT</sub> | On-resistance nativess | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.040 | 12 | | | | | -40°C to +125°C | | | 0.045 | 5 | | R <sub>ON DRIFT</sub> | On-resistance drift | $V_S = 0 \text{ V}, I_S = -10 \text{ mA}$ | -40°C to +125°C | | 0.006 | | Ω/°C | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | -0.35 | 0.030 | 0.35 | | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +10 \text{ V} / -10 \text{ V}$ $V_D = -10 \text{ V} / + 10 \text{ V}$ | -40°C to +50°C | -0.45 | | 0.45 | nA | | | | | -40°C to +85°C | -3 | | 3 | | | | Drain off leakage current <sup>(1)</sup> | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Switch state is off<br>$V_{S}$ = +10 V / -10 V<br>$V_{D}$ = -10 V / + 10 V | 25°C | -0.35 | 0.030 | 0.35 | | | I <sub>D(OFF)</sub> | | | -40°C to +50°C | -0.45 | | 0.45 | - | | | | | -40°C to +85°C | -3 | | 3 | | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = –16.5 V | 25°C | -0.35 | 0.013 | 0.35 | | | I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on | -40°C to +50°C | -0.45 | | 0.45 | nA | | 'D(ON) | | $V_S = V_D = \pm 10 \text{ V}$ | -40°C to +85°C | -2 | | 2 | | | POWER S | SUPPLY | | | | | | | | | | | 25°C | | 45 | 80 | | | DDQ | V <sub>DD</sub> quiescent supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>All switches OFF | -40°C to +85°C | | | 90 | μΑ | | | | 7 III SWILONGO OT T | -40°C to +125°C | | | 115 | | | | | | 25°C | | 840 | 1110 | | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>All switches ON | -40°C to +85°C | | | 1120 | μΑ | | | | 7 th Switches Giv | -40°C to +125°C | | | 1125 | | | | | | 25°C | | 15 | 30 | | | SSQ | V <sub>SS</sub> quiescent supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>All switches OFF | -40°C to +85°C | | | 45 | μΑ | | | | , an awitoriou of t | -40°C to +125°C | | | 65 | 1 | | | | | 25°C | | 680 | 800 | | | lss | V <sub>SS</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>All switches ON | -40°C to +85°C | | | 850 | μΑ | | | | All SWILCHES UN | -40°C to +125°C | | | 900 | ս ՝ | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. <sup>(2)</sup> When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # 5.8 Switching Characteristics (±15 V Dual Supply) $V_{DD}$ = +15 V ± 10%, V<sub>SS</sub> = -15 V ±10%, GND = 0 V (unless otherwise noted) Typical at V<sub>DD</sub> = +15 V, V<sub>SS</sub> = -15 V, T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------------|------------------------------------------------------------------------------|------| | | | | 25°C | | 2.0 | 2.5 | μs | | t <sub>ON</sub> | Turn-on time from control input | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | –40°C to +85°C | | | 2.75 | μs | | | | π_ σσσ 12, σ_ σσ μι | -40°C to +125°C | | | 2.5 2.75 3 7 2.2 2.5 3 0 0 7 1 0 0 5 3 0 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | μs | | | | | 25°C | | 1.7 | 2.2 | μs | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | –40°C to +85°C | | | 2.5 | μs | | | | 300 II, 0[ 30 p. | -40°C to +125°C | | | 3 | μs | | | | ., | 25°C | | 310 | | ns | | $t_{BBM}$ | Break-before-make time delay | $V_S = 10 \text{ V},$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | -40°C to +85°C | 125 | | | ns | | | | 300 II, 0[ 30 p. | -40°C to +125°C | 125 | | | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 0 V, C <sub>L</sub> = 100 pF | 25°C | | -2 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 0$<br>V, f = 100 kHz | 25°C | | -97 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,<br>f = 1 MHz | 25°C | | <b>–71</b> | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,<br>f = 100 kHz | 25°C | | -110 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,<br>f = 1MHz | 25°C | | -105 | | dB | | BW | –3dB Bandwidth | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>V <sub>S</sub> = 200 mV <sub>RMS</sub> , V <sub>BIAS</sub> = 0 V | 25°C | | 180 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,<br>f = 1 MHz | 25°C | | -0.082 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $f$ = 1 MHz | 25°C | | <b>–70</b> | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 15 \text{ V}, V_{BIAS} = 0 \text{ V}$ $R_{L} = 110 \Omega, C_{L} = 5 \text{ pF},$ $f = 20 \text{ Hz to } 20 \text{ kHz}$ | 25°C | | 0.0005 | | % | | C <sub>S(OFF)</sub> | Source off capacitance to ground | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 27 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance to ground | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 27 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance to ground | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 28 | | pF | Submit Document Feedback # 5.9 Electrical Characteristics (±20 V Dual Supply) $V_{DD}$ = +20 V ± 10%, V<sub>SS</sub> = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at V<sub>DD</sub> = +20 V, V<sub>SS</sub> = -20 V, T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|-------|-------|-------|------| | ANALOG | SWITCH | | | | | | | | | | | 25°C | | 1 | 1.4 | | | _ | On-resistance | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -10 \text{ mA}$ | -40°C to +50°C | | | 1.6 | | | R <sub>ON</sub> | | | -40°C to +85°C | | | 1.9 | Ω | | | | | -40°C to +125°C | | | 2.2 | | | | | | 25°C | | 0.015 | | | | A D | On-resistance mismatch between | $V_S = -15 \text{ V to } +15 \text{ V}$ | -40°C to +50°C | | | 0.038 | | | ΔR <sub>ON</sub> | channels | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.048 | Ω | | | | | -40°C to +125°C | | | 0.050 | | | | | | 25°C | | 0.001 | | · | | <b>D</b> | Out and interest flat to the | V <sub>S</sub> = -15 V to +15 V | -40°C to +50°C | | | 0.030 | | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.035 | Ω | | | | | -40°C to +125°C | | | 0.040 | | | R <sub>ON DRIFT</sub> | On-resistance drift | $V_S = 0 \text{ V, } I_S = -10 \text{ mA}$ | -40°C to +125°C | | 0.005 | | Ω/°C | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -0.4 | 0.012 | 0.4 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off<br>$V_S = +15 \text{ V} / -15 \text{ V}$<br>$V_D = -15 \text{ V} / + 15 \text{ V}$ | -40°C to +50°C | -0.75 | | 0.75 | | | 5(5.1) | | | -40°C to +85°C | -4 | | 4 | | | | Drain off leakage current <sup>(1)</sup> | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Switch state is off<br>$V_{S}$ = +15 V / -15 V<br>$V_{D}$ = -15 V / + 15 V | 25°C | -0.4 | 0.012 | 0.4 | | | I <sub>D(OFF)</sub> | | | -40°C to +50°C | -0.75 | | 0.75 | - | | , , | | | -40°C to +85°C | -4 | | 4 | | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -0.35 | 0.004 | 0.35 | | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on | -40°C to +50°C | -0.6 | | 0.6 | nA | | I <sub>D(ON)</sub> | | $V_S = V_D = \pm 15 \text{ V}$ | -40°C to +85°C | -1.6 | | 1.6 | - | | POWER S | SUPPLY | | | | | | | | | | | 25°C | | 45 | 80 | | | $I_{DDQ}$ | V <sub>DD</sub> quiescent supply current | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V<br>All switches OFF | –40°C to +85°C | | | 90 | μΑ | | | | All Switches Of 1 | -40°C to +125°C | | | 115 | | | | | | 25°C | | 840 | 1110 | | | $I_{DD}$ | V <sub>DD</sub> supply current | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V<br>All switches ON | -40°C to +85°C | | | 1120 | μΑ | | | | All SWILCHES OIV | -40°C to +125°C | | | 1125 | | | | | | 25°C | | 15 | 30 | | | Issq | V <sub>SS</sub> quiescent supply current | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = –22 V<br>All switches OFF | -40°C to +85°C | | | 45 | μA | | | | , iii switorios or i | -40°C to +125°C | | | 65 | | | | | | 25°C | | 680 | 800 | | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD} = 22 \text{ V}, V_{SS} = -22 \text{ V}$ All switches ON | -40°C to +85°C | | | 850 | μΑ | | | | All SWILCHES ON | -40°C to +125°C | | | 900 | | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # 5.10 Switching Characteristics (±20 V Dual Supply) $V_{DD}$ = +20 V ± 10%, $V_{SS}$ = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +20 V, $V_{SS}$ = -20 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------| | | | | 25°C | | 2 | 2.5 | μs | | t <sub>ON</sub> | Turn-on time from control input | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | -40°C to +85°C | | | 2.9 | μs | | | | 11 - 300 12, OL - 30 pi | -40°C to +125°C | | | 3 | μs | | | | | 25°C | | 1.8 | 2.2 | μs | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | –40°C to +85°C | | | 2.5 | μs | | | | π_ σσσ 12, σ_ σσ μι | -40°C to +125°C | | | 2.8 | μs | | | | | 25°C | | 320 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $V_S = 10 \text{ V},$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | –40°C to +85°C | 150 | | | ns | | | | π_ σσσ 12, σ_ σσ μι | –40°C to +125°C | 150 | | | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 0 V, C <sub>L</sub> = 100 pF | 25°C | | -3 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0<br>V, f = 100 kHz | 25°C | | -96 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 0 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | | -73 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,<br>f = 100 kHz | 25°C | | -106 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,<br>f = 1MHz | 25°C | | -105 | | dB | | BW | –3dB Bandwidth | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>V <sub>S</sub> = 200 mV <sub>RMS</sub> , V <sub>BIAS</sub> = 0 V, | 25°C | | 190 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,<br>f = 1 MHz | 25°C | | -0.082 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $f$ = 1 MHz | 25°C | | -65 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 20 \text{ V}, V_{BIAS} = 0 \text{ V}$ $R_L = 110 \Omega, C_L = 5 \text{ pF},$ $f = 20 \text{ Hz to } 20 \text{ kHz}$ | 25°C | | 0.0004 | | % | | C <sub>S(OFF)</sub> | Source off capacitance to ground | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 24 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance to ground | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 24 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance to ground | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 27 | | pF | Submit Document Feedback # 5.11 Electrical Characteristics (+37.5 V/-12.5 V Dual Supply) $V_{DD} = +37.5 \text{ V} - 10\%, \ V_{SS} = -12.5 \text{ V} - 10\%, \ GND = 0 \text{ V} \ (\text{unless otherwise noted}) \\ V_{DD} = +37.5 \text{ V} - 10\%, \ V_{SS} = -12.5 \text{ V}, \ T_A = 25 ^{\circ}\text{C} \ \ (\text{unless otherwise noted})$ | PARAMETER | | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|------------------------------------------------------------------------------------|-----------------|-------|-------|-------|------| | ANALOG | SWITCH | | | | | | | | | | | 25°C | | 1 | 1.35 | | | _ | | $V_S = -7.5 \text{ V to } 32.5 \text{ V}$ | -40°C to +50°C | | | 1.6 | | | R <sub>ON</sub> | On-resistance | $I_{D} = -10 \text{ mA}$ | –40°C to +85°C | | | 1.8 | Ω | | | | | -40°C to +125°C | | | 2.1 | | | | | | 25°C | | 0.015 | | | | <b>A</b> D | On-resistance mismatch between | $V_S = -7.5 \text{ V to } 32.5 \text{ V}$ | -40°C to +50°C | | | 0.038 | Ω | | ΔR <sub>ON</sub> | channels | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.048 | Ω | | | | | -40°C to +125°C | | | 0.050 | | | | | | 25°C | | 0.001 | | · | | Б | On an airtem and flat and a | V <sub>S</sub> = -7.5 V to 32.5 V | -40°C to +50°C | | | 0.02 | | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.03 | Ω | | | | | -40°C to +125°C | | | 0.04 | | | R <sub>ON DRIFT</sub> | On-resistance drift | $V_S = 0 \text{ V}, I_S = -10 \text{ mA}$ | -40°C to +125°C | | 0.006 | | Ω/°C | | | | V <sub>DD</sub> = 37.5 V, V <sub>SS</sub> = -12.5 V | 25°C | -0.3 | 0.021 | 0.3 | | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = 32.5 \text{ V} / -7.5 \text{ V}$ | -40°C to +50°C | -0.75 | | 0.75 | nA | | | | $V_S = 32.5 \text{ V} / -7.5 \text{ V}$<br>$V_D = -7.5 \text{ V} / 32.5 \text{ V}$ | -40°C to +85°C | -5 | | 5 | | | | | V <sub>DD</sub> = 37.5 V, V <sub>SS</sub> = -12.5 V | 25°C | -0.3 | 0.021 | 0.3 | | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch state is off $V_S = 32.5 \text{ V} / -7.5 \text{ V}$ | -40°C to +50°C | -0.75 | | 0.75 | nA | | , | | $V_S = 32.5 \text{ V} / -7.5 \text{ V}$<br>$V_D = -7.5 \text{ V} / 32.5 \text{ V}$ | -40°C to +85°C | -5 | | 5 | | | | | V <sub>DD</sub> = 37.5 V, V <sub>SS</sub> = -12.5 V<br>Switch state is on | 25°C | -0.35 | 0.020 | 0.35 | - | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | | -40°C to +50°C | -0.6 | | 0.6 | | | I <sub>D(ON)</sub> | | $V_S = V_D = 32.5 \text{ V or } -7.5 \text{ V}$ | -40°C to +85°C | -2 | | 2 | | | POWER S | SUPPLY | | | | | | | | | | | 25°C | | 45 | 80 | · | | $I_{DDQ}$ | V <sub>DD</sub> quiescent supply current | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>All switches OFF | –40°C to +85°C | | | 95 | μΑ | | | | All switches Of I | -40°C to +125°C | | | 120 | | | | | | 25°C | | 840 | 1110 | | | I <sub>DD</sub> | V <sub>DD</sub> supply current | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>All switches ON | -40°C to +85°C | | | 1120 | μΑ | | | | All Switches ON | -40°C to +125°C | | | 1125 | | | | | | 25°C | | 17 | 30 | | | I <sub>SSQ</sub> | V <sub>SS</sub> quiescent supply current | V <sub>DD</sub> = 37.5 V, V <sub>SS</sub> = -12.5 V<br>All switches OFF | -40°C to +85°C | | | 45 | μΑ | | | | VII 9MIROIG9 OLL | -40°C to +125°C | | | 65 | | | | | | 25°C | | 680 | 800 | | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 37.5 V, $V_{SS}$ = -12.5 V<br>All switches ON | -40°C to +85°C | | | 850 | μΑ | | | | VII SMITCHES OIA | -40°C to +125°C | | | 900 | | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # 5.12 Switching Characteristics (+37.5 V/-12.5 V Dual Supply) $V_{DD}$ = +37.5 V ± 10%, V<sub>SS</sub> = -12.5 V ±10%, GND = 0 V (unless otherwise noted) $V_{DD}$ = +37.5 V ± 10%, V<sub>SS</sub> = -12.5 V, T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|--------|-----|------| | | | | 25°C | | 2.1 | 3 | μs | | $t_{ON}$ | Turn-on time from control input | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | –40°C to +85°C | | | 3.5 | μs | | | | π_ σσσ 22, σ_ σσ μι | -40°C to +125°C | | | 4 | μs | | | | | 25°C | | 1.74 | 2 | μs | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 10 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | -40°C to +85°C | | | 2.1 | μs | | | | π_ σσσ 22, σ_ σσ μι | -40°C to +125°C | | | 2.5 | μs | | | | | 25°C | | 350 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $V_S = 10 \text{ V},$<br>$R_1 = 300 \Omega, C_1 = 35 \text{ pF}$ | -40°C to +85°C | 150 | | | ns | | | | π 300 Ω, Θ 33 μι | -40°C to +125°C | 150 | | | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 12.5 V, C <sub>L</sub> = 100 pF | 25°C | | 6.5 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 200 \text{ mV}_{RMS}$ , $VBIAS =$<br>12.5 V, $f = 100 kHz$ | 25°C | | -96 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 200 \text{ mV}_{RMS}$ , $VBIAS = 12.5 V$ , $f = 1 \text{ MHz}$ | 25°C | | -72 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 200 \text{ mV}_{RMS}$ , $VBIAS = 12.5 V$ , $f = 100 \text{ kHz}$ | 25°C | 5°C – | | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS =<br>12.5 V, f = 1MHz | 25°C | | -100 | | dB | | BW | –3dB Bandwidth | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS =<br>12.5 V, | 25°C | | 180 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS =<br>12.5 V, f = 1 MHz | 25°C | | -0.082 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $\begin{aligned} &V_{PP} = 0.62 \text{ V on V}_{DD} \text{ and V}_{SS} \\ &R_L = 50 \Omega \text{ , } C_L = 5 \text{ pF,} \\ &f = 1 \text{ MHz} \end{aligned}$ | 25°C | | -66 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 15 \text{ V}, V_{BIAS} = 0 \text{ V}$ $R_L = 110 \Omega, C_L = 5 \text{ pF},$ $f = 20 \text{ Hz to } 20 \text{ kHz}$ | 25°C | | 0.0005 | | % | | C <sub>S(OFF)</sub> | Source off capacitance to ground | V <sub>S</sub> = 12.5 V, f = 1 MHz | 25°C | | 24 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance to ground | V <sub>S</sub> = 12.5 V, f = 1 MHz | 25°C | | 24 | | pF | | C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance to ground | V <sub>S</sub> = 12.5 V, f = 1 MHz | 25°C | | 27 | | pF | Submit Document Feedback # **5.13 Electrical Characteristics (12 V Single Supply)** $V_{DD}$ = +12 V ± 10%, V<sub>SS</sub> = 0 V, GND = 0 V (unless otherwise noted) Typical at V<sub>DD</sub> = +12 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|---------------------------------------------------------------------|-----------------|-------|-------|-------|------| | ANALOG | SWITCH | | | | | | | | | | | 25°C | | 1.15 | 1.6 | | | Б | On maniataman | V <sub>S</sub> = 3 V to 7 V | -40°C to +50°C | | | 1.75 | _ | | R <sub>ON</sub> | On-resistance | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 2 | Ω | | | | | -40°C to +125°C | | | 2.3 | | | | | | 25°C | | 0.015 | | | | ΛD | On-resistance mismatch between | V <sub>S</sub> = 3 V to 7 V | -40°C to +50°C | | | 0.050 | Ω | | ΔR <sub>ON</sub> | channels | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.055 | 12 | | | | | -40°C to +125°C | | | 0.060 | | | | | | 25°C | | 0.084 | | | | В | On-resistance flatness | V <sub>S</sub> = 3 V to 7 V | -40°C to +50°C | | | 0.13 | Ω | | R <sub>ON FLAT</sub> | On-resistance nathess | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.14 | | | | | | -40°C to +125°C | | | 0.16 | | | R <sub>ON DRIFT</sub> | On-resistance drift | $V_S = 0 \text{ V}, I_S = -10 \text{ mA}$ | -40°C to +125°C | | 0.006 | | Ω/°C | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -0.35 | 0.003 | 0.35 | | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 1 V / 10 V | -40°C to +50°C | -0.4 | | 0.4 | nA | | | | V <sub>D</sub> = 10 V / 1 V | -40°C to +85°C | -1.5 | | 1.5 | | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -0.35 | 0.003 | 0.35 | - 1 | | $I_{D(OFF)}$ | Drain off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 1 V / 10 V | -40°C to +50°C | -0.4 | | 0.4 | | | | | $V_D = 10 \text{ V} / 1 \text{ V}$ | -40°C to +85°C | -1.5 | | 1.5 | | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -0.7 | 0.003 | 0.7 | | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on | -40°C to +50°C | -0.85 | | 0.85 | nA | | $I_{D(ON)}$ | | $V_S = V_D = 1 \text{ V or } 10 \text{ V}$ | -40°C to +85°C | -1.2 | | 1.2 | | | POWER S | SUPPLY | | ' | | | | | | | | | 25°C | | 30 | 65 | | | $I_{DDQ}$ | V <sub>DD</sub> quiescent supply current | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V<br>All switches OFF | -40°C to +85°C | | | 100 | μΑ | | | | 5 | -40°C to +125°C | | | 115 | | | | | | 25°C | | 840 | 1110 | | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 13.2 V, $V_{SS}$ = 0 V<br>All switches ON | -40°C to +85°C | | | 1120 | μΑ | | | | 7 5171.01100 014 | -40°C to +125°C | | | 1125 | | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. <sup>(2)</sup> When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # **5.14 Switching Characteristics (12 V Single Supply)** $V_{DD}$ = +12 V ± 10%, V<sub>SS</sub> = 0 V, GND = 0 V (unless otherwise noted) Typical at V<sub>DD</sub> = +12 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------| | | | | 25°C | | 2 | 2.5 | μs | | t <sub>ON</sub> | Turn-on time from control input | $V_S = 8 V$<br>$R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | | 3 | μs | | | | π 300 Ω, Θ 33 μι | -40°C to +125°C | | | 3.5 | μs | | | | | 25°C | | 1.7 | 2.2 | μs | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 8 V$<br>$R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | | 2.5 | μs | | | | 500 II, 6[ 50 p. | -40°C to +125°C | | | 3 | μs | | | | ., ., | 25°C | | 320 | | ns | | $t_{BBM}$ | Break-before-make time delay | $V_S = 8 V$ ,<br>$R_L = 300 \Omega$ , $C_L = 35 pF$ | -40°C to +85°C | 160 | | | ns | | | | 500 II, 6[ 50 p. | -40°C to +125°C | 160 | | | ns | | $Q_{INJ}$ | Charge injection | $V_S = 6 \text{ V}, C_L = 100 \text{ pF}$ | 25°C | | 4 | | рC | | O <sub>ISO</sub> | Off-isolation | $\label{eq:RL} \begin{array}{l} R_L = 50~\Omega~,~C_L = 5~pF\\ V_S = 200~mV_{RMS},~VBIAS = 6\\ V,~f = 100~kHz \end{array}$ | 25°C | | -95 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6<br>V, f = 1 MHz | 25°C | | -66 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6<br>V, f = 100 kHz | 25°C | | -105 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 200 \text{ mV}_{RMS}$ , $VBIAS = 6$<br>V, f = 1MHz | 25°C | | -105 | | dB | | BW | –3dB Bandwidth | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6<br>V | 25°C | | 160 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , VBIAS = 6<br>V, f = 1 MHz | 25°C | | -0.082 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $f$ = 1 MHz | 25°C | | -65 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 6 \text{ V}, V_{BIAS} = 6 \text{ V}$ $R_L = 110 \Omega, C_L = 5 \text{ pF},$ $f = 20 \text{ Hz to } 20 \text{ kHz}$ | 25°C | | 0.0095 | | % | | C <sub>S(OFF)</sub> | Source off capacitance to ground | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 39 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance to ground | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 39 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance to ground | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 34 | | pF | # 5.15 SPI Timing Characteristics (2.7 V to 5.5 V) $V_L = 2.7V - 5.5V$ , GND = 0 V (unless otherwise noted) Typical at $V_L = 3.3V$ , $T_A = 25^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------|-------------------------------|-----------------|-----------------|-----|-----|-----|------| | f <sub>CLK_SPI</sub> | SCLK Frequency | | -40°C to +125°C | | | 50 | MHz | | t <sub>R</sub> , t <sub>F_SPI</sub> | SPI Clock Rise and Fall Times | | -40°C to +125°C | | | 50 | ns | | t <sub>CLK_SPI</sub> | SCLK Period | | -40°C to +125°C | 20 | | | ns | | t <sub>CLK_H_SPI</sub> | SCLK High Time | | -40°C to +125°C | 8 | | | ns | | t <sub>CLK_L_SPI</sub> | SCLK Low Time | | -40°C to +125°C | 8 | | | ns | # 5.15 SPI Timing Characteristics (2.7 V to 5.5 V) (continued) $V_L = 2.7V - 5.5V$ , GND = 0 V (unless otherwise noted) Typical at $V_L = 3.3V$ , $T_A = 25^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------------|-----------------|-----------------|-----|-----|-----|------| | t <sub>CSS</sub> | Set Up Time CS to SCLK | | -40°C to +125°C | 10 | | | ns | | t <sub>SU_SPI</sub> | Set Up Time SDI to SCLK | | -40°C to +125°C | 6 | | | ns | | t <sub>H_SPI</sub> | Hold Time SDI to SCLK | | -40°C to +125°C | 8 | | | ns | | t <sub>CSH</sub> | Hold Time SCLK to CS | | -40°C to +125°C | 10 | | | ns | | t <sub>CSLSDO</sub> | CS falling edge to SDO | 20 pF | -40°C to +125°C | | | 25 | ns | | t <sub>SDO</sub> | SCLK falling edge to SDO | 20 pF | -40°C to +125°C | | | 25 | ns | | t <sub>CSHSDO</sub> | CS rising edge to SDO returns to high | 20 pF | -40°C to +125°C | | | 25 | ns | | t <sub>CSD</sub> | CS high time between SPI commands | | -40°C to +125°C | 20 | | | ns | | t <sub>CSLSCLK</sub> | CS falling edge to SCLK becomes stable | | -40°C to +125°C | 8 | | | ns | | t <sub>CSHSCLK</sub> | CS rising edge to SCLK becomes stable | | -40°C to +125°C | 8 | | | ns | # 5.16 SPI Timing Characteristics (1.8 V to 2.7 V) V<sub>L</sub> = 1.8V - 2.7V, GND = 0 V (unless otherwise noted) Typical at $V_L = 1.8V$ , $T_A = 25^{\circ}C$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP M | X UNIT | |-------------------------------------|----------------------------------------|-----------------|-----------------|-----|-------|--------| | f <sub>CLK_SPI</sub> | SCLK Frequency | | -40°C to +125°C | | | 25 MHz | | t <sub>R</sub> , t <sub>F_SPI</sub> | SPI Clock Rise and Fall Times | | -40°C to +125°C | | | 25 ns | | t <sub>CLK_SPI</sub> | SCLK Period | | -40°C to +125°C | 40 | | ns | | t <sub>CLK_H_SPI</sub> | SCLK High Time | | -40°C to +125°C | 16 | | ns | | t <sub>CLK_L_SPI</sub> | SCLK Low Time | | -40°C to +125°C | 16 | | ns | | t <sub>CSS</sub> | Set Up Time CS to SCLK | | -40°C to +125°C | 20 | | ns | | t <sub>SU_SPI</sub> | Set Up Time SDI to SCLK | | -40°C to +125°C | 12 | | ns | | t <sub>H_SPI</sub> | Hold Time SDI to SCLK | | -40°C to +125°C | 18 | | ns | | t <sub>CSH</sub> | Hold Time SCLK to CS | | -40°C to +125°C | 20 | | ns | | t <sub>CSLSDO</sub> | CS falling edge to SDO | 20 pF | -40°C to +125°C | | | 50 ns | | t <sub>SDO</sub> | SCLK falling edge to SDO | 20 pF | -40°C to +125°C | | | 50 ns | | t <sub>CSHSDO</sub> | CS rising edge to SDO returns to high | 20 pF | -40°C to +125°C | | | 50 ns | | t <sub>CSD</sub> | CS high time between SPI commands | | -40°C to +125°C | 40 | | ns | | t <sub>CSLSCLK</sub> | CS falling edge to SCLK becomes stable | | -40°C to +125°C | 16 | | ns | | t <sub>CSHSCLK</sub> | CS rising edge to SCLK becomes stable | | -40°C to +125°C | 16 | | ns | # **5.17 Timing Diagrams** Figure 5-1. SPI Timing Diagram Figure 5-2. SCLK and /CS Timing Relationship Submit Document Feedback # **5.18 Typical Characteristics** Figure 5-3. On-Resistance vs Source or Drain Operational Voltage Figure 5-5. On-Resistance vs Source or Drain Voltage for dual supply Figure 5-4. On-Resistance vs Source or Drain Operational Voltage Figure 5-6. On-Resistance vs Source or Drain Voltage for dual supply ### **6 Parameter Measurement Information** ### 6.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (Dx) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. Figure 6-1 shows the measurement setup used to measure $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : Figure 6-1. On-Resistance Measurement Setup ### 6.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current. - 2. Drain off-leakage current. Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . Figure 6-2 shows the setup used to measure both off-leakage currents. Figure 6-2. Off-Leakage Measurement Setup Submit Document Feedback ### 6.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. Figure 6-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . Figure 6-3. On-Leakage Measurement Setup # 6.4 t<sub>ON</sub> and t<sub>OFF</sub> Time Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-4 shows the setup used to measure turn-on time, denoted by the symbol $t_{\rm ON}$ . Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-4 shows the setup used to measure turn-off time, denoted by the symbol $t_{OFF}$ . Figure 6-4. Turn-On and Turn-Off Time Measurement Setup ### 6.5 Break-Before-Make The TMUXS7614D has break-before-make delay which allows the device to be used in cross-point switching application. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 6-5 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPEN(BBM)</sub>. Figure 6-5. Break-Before-Make Delay Measurement Setup ### 6.6 Charge Injection The TMUXS7614D devices have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . Figure 6-6 shows the setup used to measure charge injection from source (Sx) to drain (Dx). Figure 6-6. Charge-Injection Measurement Setup ### 6.7 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (Dx) of the device when a signal is applied to the source pin (Sx) of an off-channel. The characteristic impedance, $Z_0$ , for the measurement is $50\Omega$ . Figure 6-7 shows the setup used to measure off isolation. Use off isolation equation to compute off isolation. Submit Document Feedback Figure 6-7. Off Isolation Measurement Setup ### 6.8 Channel-to-Channel Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (Dx) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. The characteristic impedance, $Z_0$ , for the measurement is $50\Omega$ . Figure 6-8 shows the setup used to measure, and the equation used to compute crosstalk. Figure 6-8. Channel-to-Channel Crosstalk Measurement Setup ### 6.9 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (Dx) of the device. The characteristic impedance, $Z_0$ , for the measurement is $50\Omega$ . Figure 6-9 shows the setup used to measure bandwidth. Figure 6-9. Bandwidth Measurement Setup Bandwidth = $$20 \times \text{Log}\left(\frac{\text{Vout}}{\text{Vs}}\right)$$ (1) ### 6.10 THD + Noise The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD + N. Figure 6-10. THD + N Measurement Setup Submit Document Feedback # 7 Detailed Description ### 7.1 Overview The TMUXS7614D is a 1:1 (SPST), 8-channel switch. This device has eight independently selectable single-pole, single-throw switches that are turned-on or turned-off based on the SPI registers. This device works well with dual supplies, a single supply, or asymmetric supplies such as $V_{DD} = 37.5V$ , $V_{SS} = -12V$ . ### 7.2 Functional Block Diagram ## 7.3 Feature Description ### 7.3.1 Bidirectional Operation The TMUXS7614D conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each channel has similar characteristics in both directions and supports both analog and digital signals. ### 7.3.2 Rail-to-Rail Operation The valid signal path input and output voltage for TMUXS7614D ranges from $V_{SS}$ to $V_{DD}$ . ### 7.3.3 1.8V Logic Compatible Inputs The TMUXS7614D has 1.8V logic compatible control for all logic control inputs. 1.8V logic level inputs allows the TMUXS7614D to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. Additionally, VL supports 1.8V – 5.5V, and SDO is based on VL. So no additional translator is needed to support SPI readback. For more information on 1.8V logic implementations, refer to Simplifying Design with 1.8V logic Muxes and Switches. ### 7.3.4 Flat On-Resistance The TMUXS7614D is designed with a special switch architecture to produce ultra-flat on-resistance (RON) across most of the switch input operating region. The flat RON response allows the device to be used in precision applications since the RON is controlled regardless of the signals sampled. The architecture is implemented without a charge pump so no unwanted noise is produced from the device to affect sampling accuracy. This architecture also ensures that RON stays the same regardless of the supply voltage. The flattest on-resistance region extends from VSS to roughly 5V below VDD. The on-resistance will exponentially increase when the signal is within 5V of VDD, which may impact the desired signal transmission. ### 7.3.5 Power-Up Sequence Free The TMUXS7614D supports any power up sequencing. With the three supply rails (VDD, VSS, and VL), any rail can be powered on first. Similarly when powering down, the supply rails can be powered down in any order. ### 7.4 SPI Operation TMUXS7614D is SPI controlled with eight SPST switches and has SPI error detection features. SPI data input on SDI is sampled on the positive edge of SCLK, but SPI output data on SDO gets shifted out on the negative edge of SCLK. TMUXS7614D is compatible with SPI modes 0 and 3. While in the default mode, address mode, TMUXS7614D registers are accessed with 16-bit SPI commands sent while $\overline{\text{CS}}$ is pulled low. Burst Mode and Daisy Chain Mode are other modes that TMUXS7614D can operate within. The following is a list of error detection features offered: - 1. Address R/W Error Flag - 2. SCLK Count Error Flag - 3. CRC (Cyclic Redundancy Check) Enable and Error Flag - 4. Clearing Error Flags TMUXS7614D SPI pins include SDI, SDO, SCLK and $\overline{\text{CS}}$ . ### 7.4.1 Address Mode The default state of TMUXS7614D is address mode. While in address mode the SPI frame expects the following sequence: - 1. CS is pulled low - 2. Default of 16 SCLK cycles (or 24 SCLK cycles if CRC is enabled), 16-bit command (1 R/W bit, 7 address bits, followed by an 8-bit data) When the first bit of command is a 0 it indicates a write is being performed or when the first bit is a 1 it indicates a read is being performed. The next 7 bits following are for the target register address. The target register is determined during the 8th SCLK cycle. The last 8 bits are written to the targeted register on the 16th SCLK cycle, or they are ignored when performing a read. While performing a read the last 8 bits on SDI are ignored since SDO will output the addressed register state during these last 8 SCLK cycles. During the first eight bits of any command SPI sends out 8 alignment bits "0x25" on SDO. ### 7.4.2 Burst Mode TMUXS7614D enters burst mode through a write to the burst mode enable bit in the BURST\_EN register found in the Register Map. Burst mode grants the ability to send numerous SPI commands consecutively without deasserting the $\overline{\text{CS}}$ pin. While in burst mode the operation is in 16-bit frames by default or with CRC enabled 24-bit frames. The SDO pin aligns with the same response expected while in address mode- for reads SDO returns read-back values, and for writes SDO outputs 0x2500. The SCLK error behaves in a different manner to address mode. If the SCLK count is not a multiple of 16 or 24 then the SCLK error flag asserts. CRC and read/write invalid errors operate while in burst mode similarly to operation in address mode. ### 7.4.3 Daisy Chain Mode Multiple TMUXS7614D can be chained together to operate similarly to a shift register. All SPI pins are shared across all devices in the chain, but the SDO pin is connected to the SDI of the next device in the chain. Daisy chain mode is entered by sending the command "0x2500". When multiple devices are configured in hardware to be in daisy chain mode the first command sent is expected to be the daisy chain mode entry command. As the first device is entering daisy chain mode it is simultaneously sending out "0x2500" to enter the next device into daisy chain mode. Once the series of devices is in daisy chain mode the CS pin will need to be pulled low to send switch state commands. The SDO pin acts as an eight cycle delayed SDI of the same device. After all devices in the chain have received a switch state command and the CS pin is pulled high- each device will enter the switch states that were assigned to it. While in daisy chain mode all commands will only target the switch state registers so configuration registers will be unavailable. To leave daisy chain mode a power cycle of V<sub>L</sub> will be necessary. The layout for daisy-chain is extremely simple due to the flow through routing capable pins as shown in the Section 8.6.2 Product Folder Links: TMUXS7614D ### 7.4.4 Error Detection TMUXS7614D has robust SPI communication protocol error detection features that are covered in the following sections. ### 7.4.4.1 Address R/W Error Flag When an invalid register address is the target for a read or write- an error is detected on the rising edge of the 9th SCLK cycle and asserts an error flag. Invalid registers include: writing to a read only register or a nonexistent register is targeted for either a read or a write. This is a default setting and can be configured through the R/W error enable bit in the ERR\_CONFIG register. ### 7.4.4.2 SCLK Count Error Flag The SCLK count error flag asserts when an incorrect number of SCLK cycles are sent to the device. In address mode the expected SCLK cycles is 16 and with CRC enabled the expected count is 24. If less than 16 (address mode) or 24 (with CRC enabled) are received then the device prevents writes to the register map. If there are more cycles than expected the write still occurs; however, an SCLK count error flag asserts. SCLK count error is enabled by default and can be configured through the SCLK count error enable bit in the ERR CONFIG register. ### 7.4.4.3 CRC (Cyclic Redundancy Check) Enable and Error Flag CRC is disabled by default and can be enabled through the CRC\_ERR\_EN bit in the ERR\_CONFIG register. When CRC is enabled the expected SCLK cycles change from 16 to 24. The additional 8 cycles are the CRC byte that is calculated by the device from the initial 16-bits of data (R/W bit, register address [6:0], and the register data [7:0]). Writes occur on the rising edge of the 24th SCLK rising edge. The CRC polynomial used is $x^8+x^2+x^1+1$ using a value of 0 as the seed. The CRC byte, during a SPI write, is provided by the central processing unit or microcontroller. This byte is checked before the 24th SCLK rising edge by the SPI block to confirm the CRC byte aligns with the first 16 bits received. If the CRC byte is incorrect then the register write is blocked and the CRC error flag asserts. TMUXS7614D provides the CRC byte through SDO during a SPI read. ### 7.4.4.4 Clearing Error Flags To clear out the error flag register the 16-bit command 0x6CA9 must be sent to TMUXS7614D. With CRC enabled, the correct CRC byte must be provided for the error clear command to execute. On either the 16<sup>th</sup> or 24<sup>th</sup> SCLK rising edge (24<sup>th</sup> for CRC enabled) the error flag register is cleared. 0x6CA9 does not trigger the R/W address error flag. ### 7.4.5 Software Reset While in address mode, a software reset can be performed by writing the two following commands consecutively to the register 0x0B: - 1. 0xA3 - 2. 0x05 The register values reset to default after performing a software reset. ### 7.5 Device Functional Modes The TMUXS7614D has eight independently selectable single-pole, single-throw switches that are turned-on or turned-off through the SPI interface. This device can operate without any external components. This is because 0.1µF decoupling capacitors are integrated into the device for VDD, VSS, and VL. The SPI interface features error detection, support daisy chain with multiple devices, and SPI modes 0 and 3. Additionally, the SCLK can operate at speeds up to 50MHz for SPI logic levels 2.7V to 5.5V. Figure 7-4. SPI Daisy Chain Mode Example # 7.6 Register Map # **Table 7-1.** | Register | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default | Permission | |----------|-----------------|-------------|--------------------------|--------|--------|--------|-----------------|-----------------------|------------------|---------|------------| | 0x01 | SW_DAT<br>A | SW8_EN | SW7_EN | SW6_EN | SW5_EN | SW4_EN | SW3_EN | SW2_EN | SW1_EN | 0x00 | R/W | | 0x02 | ERR_CO<br>NFIG | Reserved | | | | | RW_ERR<br>_EN | SCLK_E<br>RR_EN | CRC_ER<br>R_EN | 0x06 | R/W | | 0x03 | ERR_FL<br>AGS | Reserved | | | | | RW_ERR<br>_FLAG | SCLK_E<br>RR_FLA<br>G | CRC_ER<br>R_FLAG | 0x00 | R | | 0x05 | BURST_<br>EN | Reserved | Reserved BURST_ MODE_E N | | | | | | | | R/W | | 0x0B | SOFT_R<br>ESETB | SOFT_RESETB | | | | | | | 0x00 | R/W | | # 8 Application and Implementation ### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The TMUXS7614D is part of the precision switches and multiplexers family of devices. These devices operate with dual supplies ( $\pm 4.5$ V to $\pm 25$ V), a single supply (4.5V to 42V), or asymmetric supplies (such as $V_{DD} = 12$ V, $V_{SS} = -5$ V), and offer true rail-to-rail input and output. The TMUXS7614D offers low $R_{ON}$ , low on and off leakage currents and ultra-low charge injection performance. These features make the TMUXS7614D a family of precision, robust, high-performance analog multiplexer for high-voltage, industrial applications. ### 8.2 Typical Application The implementation of a parametric measurement unit (PMU) in the semiconductor automatic test equipment (ATE) application is one example of precision performance to take advantage of. In automated test equipment (ATE) systems, the parametric measurement unit (PMU) is tasked to measure device (DUT) parametric information in terms of voltage and current. When measuring voltage, current is applied at the DUT pin, and the current range can be adjusted by changing the value of the internal sense resistor. Sometimes there is a need, depending on the DUT, to use even higher testing current than natively supported by the system. A 8 channel SPST switch can be used with an external higher current amplifier and resistor to achieve the flexibility. The PMU operating voltage is typically in mid voltage (up to 36V). An appropriate switch like the TMUXS7614D with a low leakage current (0.013 nA typical) works well in these applications because of it's minimal impact on measurement accuracy, and the low R<sub>ON</sub> and flat R<sub>ON\_FLATNESS</sub> offered allows the current range to be controlled more precisely. Figure 8-1 shows simplified diagram of such implementations in memory and semiconductor test equipment. Figure 8-1. High Current Range Selection Using External Resistor Submit Document Feedback ### 8.2.1 Design Requirements For this design example, use the parameters listed in Table 8-1. Table 8-1. Design Parameters | PARAMETERS | VALUES | | | | | |-----------------------------|-----------------|--|--|--|--| | Supply (V <sub>DD</sub> ) | 37.5V | | | | | | Supply (V <sub>SS</sub> ) | –12.5V | | | | | | Input / Output signal range | -7.5V to 32.5V | | | | | | Control logic thresholds | 1.8V compatible | | | | | ### 8.2.2 Detailed Design Procedure Figure 10-1 demonstrates how the TMUXS7614D can be used in semiconductor test equipment for high-precision, high-voltage, multi-channel measurement applications. The TMUXS7614D can support 1.8V logic signals on the control input, allowing the device to interface with low logic controls of an FPGA or MCU. The TMUXS7614D can operate without any external components except for the supply decoupling capacitors. The select pins have an internal pull-down resistor to prevent floating input logic. All inputs to the switch must fall within the recommend operating conditions of the TMUXS7614D including signal range and continuous current. For this design with a positive supply of 37.5V on $V_{\rm DD}$ and negative supply of -12.5V on $V_{\rm SS}$ , the signal range can be 32.5V to -7.5V. The maximum continuous current ( $I_{\rm DC}$ ) can be up to 470mA as shown in the Recommended Operating Conditions table for wide-range current measurement. ### 8.2.3 Application Curve The TMUXS7614D have excellent charge injection performance and ultra-low leakage current, making them an excellent choice for minimizing sampling errors for the sample and hold application. Figure 8-2. Charge Injection vs. Source Voltage Figure 8-3. On-Leakage vs. Source or Drain Voltage ### 8.3 Recommended Reflow Profile TMUXS7614D is in a FCLGA package that has a recommended reflow profile. The below profile can also be found in Flip Chip Ball Grid Array Package Reference Guide on page 47, along with many tips for assembly. The reflow profile, shown in the image below for SnAgCu solder paste, helps confirm the solder joints in the package have been completely reflown. Reflow temperature is defined at package top Figure 8-4. Recommended Lead-Free Reflow Profile for SnAgCu Solder Paste ### 8.4 Thermal Considerations For analog switches in many applications, several 100s of mA of current needs to be supported through the switch (from source to drain, or NO/NC to COM). Many devices already have a maximum current specified based on ambient temperature, but if a device specifies with junction temperature or you want to calculate for your specific use case (temperature, supply voltage, channels in parallel) you can use the following equations and scheme. There are mainly 2 limitations to this maximum current: - 1. Inherent metal limitations of the device - 2. Thermal self-heating limitations To calculate maximum current for your specific setup you need the following information: - T<sub>A</sub> = maximum ambient temperature - R<sub>⊕JA</sub> = package thermal coefficients - R<sub>ON</sub> = on resistance - n = number of channels in parallel - · Limitations on maximum current based on junction temperature from the datasheet # Below is an example using TMUXS7614D specifications: Device maximum T<sub>J</sub>=150°C $$R_{\Theta JA}$$ =53.5 °C/W For this example we assume 20°C of self-heating at a maximum $T_A$ =105°C and operating with 4 channels at once at ±15V. We can assume worst case $R_{ON}$ = 2.2 $\Omega$ . This number is taken from the maximum specified value at $T_A$ = 125°C where $T_J$ =125°C since the specification assumes no self-heating. Using the following equation we can calculate the maximum thermal limitation. $$I = \sqrt{\frac{T_J - T_A}{R_{\theta IA} \times R_{ON} \times n}} \tag{2}$$ The current calculated from this example is 0.206A, but due to the inherent metal limitation we must take the lower of the value calculated and the value provided in the maximum current table based on $T_J$ in the data sheet which is 0.143A in this case. This means that we can only pass a maximum of 0.143A through each of the 4 channels. As another example where the device is thermally limited: While operating with 8 channels at once at $\pm 15V$ with a maxmium $T_A = 50$ °C, we can assume worst case $R_{ON} = 2.2\Omega$ by taking the maximum specified value at $T_A = 125$ °C by assuming 55°C of self-heating and taking the closest maximum $R_{ON}$ specification to 105°C. Using the previous equation we can calculate the maximum thermal limitation. The current calculated from this example is 0.291A which means that we can pass a maximum of 0.291A through each of the 8 channels at once. This means across all 8 channels the device can handle 2.33A total. If we were to only run with one channel then the equation outputs 0.824A, but due to the inherent metal limitation we must take the lower of the value calculated and the value provided in the maximum current table based on $T_J$ in the datasheet which is 0.309A in this case. Similarly, you can calculate the $T_J$ and total power dissipated in these examples with the following equations. Note there will be some small power dissipated from the supply current consumption of the device, which is ignored here. $$T_I = R_{\theta IA} \times I^2 \times R_{ON} \times n + T_A \tag{3}$$ $$P_{total} = \frac{T_J - T_A}{R_{\theta JA}} \tag{4}$$ Pulse current can be calculated the same way, but using the duty cycle, d. Typically, pulse current is specified at a 10% duty cycle; however, do not exceed the maximum current provided in the pulse current table even with a shorter duty cycle. $$I = \frac{1}{d} \sqrt{\frac{T_J - T_A}{R_{QIA} \times R_{QN} \times n}} \tag{5}$$ $$T_{I} = R_{\theta IA} \times (d \times I)^{2} \times R_{ON} \times n + T_{A}$$ $$\tag{6}$$ ### 8.5 Power Supply Recommendations The TMUXS7614D device operates across a wide supply range of $\pm 4.5 \text{V}$ to $\pm 25 \text{V}$ (4.5V to 42V in single-supply mode). The device also perform well with asymmetrical supplies such as $V_{DD} = 12 \text{V}$ and $V_{SS} = -5 \text{V}$ . Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. TMUXS7614D integrates supply decoupling capacitors so external supply decoupling capacitors at both the $V_{DD}$ , $V_{L}$ , $V_{SS}$ pins to ground are unnecessary. If the application needs additional bypass capacitors place them as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped. ### 8.6 Layout ### 8.6.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight; therefore, some traces must turn corners. Figure 8-5 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. Figure 8-5. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points; through-hole pins are not recommended at high frequencies. Some key considerations are as follows: - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. - Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes. Submit Document Feedback ### 8.6.2 Layout Example Figure 8-6. TMUXS7614D Layout Example Figure 8-7. TMUXS7614D Daisy-chain Layout Example ## 9 Device and Documentation Support ### 9.1 Documentation Support ### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, When to Replace a Relay with a Multiplexer application brief - Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief - Texas Instruments, Sample and Hold Glitch Reduction for Precision Outputs Reference Design reference - Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches application brief - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application note - Texas Instruments, QFN/SON PCB Attachment application note ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ### Changes from Revision B (September 2024) to Revision C (April 2025) ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TMUXS7614D # 11.1 Tape and Reel Information # TAPE DIMENSIONS K0 P1 B0 Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | | | <u> </u> | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUXS7614DZEMR | FCLGA | ZEM | 30 | 3000 | 330 | 12.4 | 4.35 | 5.35 | 1.3 | 8 | 12 | Q1 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUXS7614DZEMR | FCLGA | ZEM | 30 | 3000 | 470 | 380 | 31.8 | ### 11.2 Mechanical Data **ZEM0030A** ### **PACKAGE OUTLINE** ### FCLGA - 1.07 mm max height LAND GRID ARRAY NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. # **EXAMPLE BOARD LAYOUT** # **ZEM0030A** ### FCLGA - 1.07 mm max height LAND GRID ARRAY NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). Submit Document Feedback # **EXAMPLE STENCIL DESIGN** ### **ZEM0030A** ### FCLGA - 1.07 mm max height LAND GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 18-Jul-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | PTMUXS7614DZEMR | Active | Preproduction | FCLGA (ZEM) 30 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | PTMUXS7614DZEMR.A | Active | Preproduction | FCLGA (ZEM) 30 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | TMUXS7614DZEMR | Active | Production | FCLGA (ZEM) 30 | 3000 LARGE T&R | Yes | ENEPIG | Level-3-260C-168 HR | -40 to 125 | T7614 | | TMUXS7614DZEMR.A | Active | Production | FCLGA (ZEM) 30 | 3000 LARGE T&R | Yes | ENEPIG | Level-3-260C-168 HR | -40 to 125 | T7614 | | TMUXS7614DZEMR.B | Active | Production | FCLGA (ZEM) 30 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated