# TMUX720x 44V, Low-RON, 1:1 (SPST), 1-Channel Precision Switch With Latch-Up **Immunity and 1.8V Logic** #### 1 Features Latch-up immune Dual supply range: ±4.5V to ±22V Single supply range: 4.5V to 44V Low On-Resistance: 1.2Ω Low charge injection: -10pC -40°C to +125°C operating temperature Integrated Pull-Down resistor on logic pins 1.8V logic compatible Fail-safe logic Rail to rail operation Bidirectional signal path Break-before-make switching ## 2 Applications Optical networking Optical test equipment Wired networking Factory automation and industrial controls Programmable logic controllers (PLC) Semiconductor test Ultrasound scanners Patient monitoring and diagnostics Remote radio units Data acquisition systems ## 3 Description The TMUX720x is a complementary metal-oxide semiconductor (CMOS) switch with latch-up immunity in a single channel, 1:1 (SPST) configuration. The device works with a single supply (4.5V to 44V), dual supplies (±4.5V to ±22V), or asymmetric supplies (such as $V_{DD}$ = 12V, $V_{SS}$ = -5V). The TMUX720x supports bidirectional analog and digital signals on the source (S) and drain (D) pin ranging from V<sub>SS</sub> to V<sub>DD</sub>. The TMUX720x can be enabled or disabled by controlling the SEL pin. When disabled, both signal path switches are off. All logic control inputs support logic levels from 1.8V to V<sub>DD</sub>, which is compatible for both TTL and CMOS logic when operating in the valid supply voltage range. Fail-Safe Logic circuitry allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. The TMUX72xx family provides latch-up immunity, preventing undesirable high current events between parasitic structures within the device typically caused by overvoltage events. A latch-up condition typically continues until the power supply rails are turned off and can lead to device failure. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments. #### **Device Information** | PART NUMBER | ACTIVE LOGIC | PACKAGE <sup>(1)</sup> | |-------------|--------------|------------------------| | TMUX7201 | Active Low | DGK (VSSOP, 8) | | TMUX7202 | Active High | RQX (WQFN, 8) | For more information, see Section 11. **Block Diagram** ## **Table of Contents** | 1 Features1 | 6.7 Charge Injection | 22 | |-------------------------------------------------------|------------------------------------------------------|----| | 2 Applications 1 | 6.8 Off Isolation | | | 3 Description1 | 6.9 Bandwidth | 23 | | 4 Pin Configuration and Functions3 | 6.10 THD + Noise | 23 | | 5 Specifications4 | 6.11 Power Supply Rejection Ratio (PSRR) | 24 | | 5.1 Absolute Maximum Ratings4 | 7 Detailed Description | 24 | | 5.2 ESD Ratings4 | 7.1 Overview | 24 | | 5.3 Thermal Information5 | 7.2 Functional Block Diagram | 24 | | 5.4 Recommended Operating Conditions5 | 7.3 Feature Description | 25 | | 5.5 Source or Drain Continuous Current5 | 7.4 Device Functional Modes | 27 | | 5.6 ±15V Dual Supply: Electrical Characteristics6 | 7.5 Truth Tables | 27 | | 5.7 ±15V Dual Supply: Switching Characteristics7 | 8 Application and Implementation | 28 | | 5.8 ±20V Dual Supply: Electrical Characteristics8 | 8.1 Application Information | 28 | | 5.9 ±20V Dual Supply: Switching Characteristics9 | 8.2 Typical Applications | 28 | | 5.10 44V Single Supply: Electrical Characteristics 10 | 8.3 Power Supply Recommendations | | | 5.11 44V Single Supply: Switching Characteristics11 | 8.4 Layout | 30 | | 5.12 12V Single Supply: Electrical Characteristics 12 | 9 Device and Documentation Support | 32 | | 5.13 12V Single Supply: Switching Characteristics 13 | 9.1 Documentation Support | 32 | | 5.14 Typical Characteristics14 | 9.2 Receiving Notification of Documentation Updates. | 32 | | 6 Parameter Measurement Information19 | 9.3 Support Resources | | | 6.1 On-Resistance19 | 9.4 Trademarks | | | 6.2 Off-Leakage Current19 | 9.5 Electrostatic Discharge Caution | 32 | | 6.3 On-Leakage Current20 | 9.6 Glossary | 32 | | 6.4 t <sub>ON</sub> and t <sub>OFF</sub> Time20 | 10 Revision History | 32 | | 6.5 t <sub>ON (VDD)</sub> Time21 | 11 Mechanical, Packaging, and Orderable | | | 6.6 Propagation Delay21 | Information | 33 | # **4 Pin Configuration and Functions** Figure 4-1. DGK Package, 8-Pin VSSOP (Top View) Figure 4-2. RQX Package, 8-Pin WSON (Top View) **Table 4-1. Pin Functions** | F | PIN | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE(") | DESCRIPTION <sup>/</sup> | | S | 1 | I/O | Source pin. Can be an input or output. | | NC | 2 | NC | No connection. Not internally connected. | | GND | 3 | Р | Ground (0V) reference | | V <sub>DD</sub> 4 P Positive power supply. This pin is the most positive power-supply potential. For reliable operation, conr decoupling capacitor ranging from 0.1 μF to 10 μF between V <sub>DD</sub> and GND. | | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. | | | NC | 5 | NC | No connection. Not internally connected. | | SEL | 6 | 1 | Logic control input, has internal Pull-Down resistor. For information about the switch connection controls, see Section 7.5. | | V <sub>SS</sub> | V <sub>SS</sub> 7 P | | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>SS</sub> and GND. | | D | 8 | I/O | Drain pin. Can be an input or output. | | Thermal Pad — | | _ | The thermal pad is not connected internally. No requirement to solder this pad, if connected it is recommended that the pad be left floating or tied to GND | - (1) I = input, O = output, I/O = input or output, P = power, NC = no connection. - (2) For what to do with unused pins, refer to Section 7.4. ## 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|---------------------------------------------|----------------------|---------------------------------------|------| | V <sub>DD</sub> – V <sub>SS</sub> | | | 48 | V | | $V_{DD}$ | Supply voltage | -0.5 | 48 | V | | V <sub>SS</sub> | | -48 | 0.5 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SELx) | -0.5 | 48 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SELx) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, Dx) | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>IK</sub> | Diode clamp current <sup>(3)</sup> | -30 | 30 | mA | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, Dx) | | I <sub>DC</sub> + 10 % <sup>(4)</sup> | mA | | T <sub>A</sub> | Ambient temperature | -55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | - Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Absolute Maximum Ratings. If used outside the Absolute Maximum Ratings but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - All voltages are with respect to ground, unless otherwise specified. - Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. - (4) Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications. ## 5.2 ESD Ratings | | | VALUE | UNIT | |--------------------------------------------|-------------------------------------------------------------------------------------|-------|------| | TMUX720x | | | | | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | | V | | | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | Product Folder Links: TMUX7201 TMUX7202 - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Document Feedback #### **5.3 Thermal Information** | | | TMU | TMUX720x | | | | |-------------------------------|----------------------------------------------|-------------|------------|------|--|--| | THERMAL METRIC <sup>(1)</sup> | | DGK (VSSOP) | RQX (WQFN) | UNIT | | | | | | 8 PINS | 8 PINS | | | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 152.1 | 62.9 | °C/W | | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 48.4 | 54.0 | °C/W | | | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 73.2 | 31.0 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.1 | 0.8 | °C/W | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 71.8 | 30.9 | °C/W | | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 23.4 | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 5.4 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|-----------------|--------------------------------|------| | $V_{DD} - V_{SS}$ (1) | Power supply voltage differential | 4.5 | 44 | V | | $V_{DD}$ | Positive power supply voltage | 4.5 | 44 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Address or enable pin voltage | 0 | 44 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> <sup>(2)</sup> | mA | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | $V_{DD}$ and $V_{SS}$ can be any value as long as $4.5 \text{V} \le (V_{DD} - V_{SS}) \le 44 \text{V}$ , and the minimum $V_{DD}$ is met. Refer to *Source or Drain Continuous Current* table for $I_{DC}$ specifications. #### 5.5 Source or Drain Continuous Current at supply voltage of $V_{DD}$ ± 10%, $V_{SS}$ ± 10 % (unless otherwise noted) | CONTINU | OUS CURRENT PER CHANNEL (I <sub>DC</sub> ) (2) | T - 25°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C | UNIT | |-------------|------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------|------------------------|------| | PACKAGE | TEST CONDITIONS | T <sub>A</sub> = 25°C 280 440 280 420 260 330 210 300 200 650 350 600 340 500 300 | 1A - 65 C | 1A - 125 C | ONII | | | +44V Dual Supply <sup>(1)</sup> | 440 | 280 | 140 | mA | | DSK (VSSOP) | ±15V Dual Supply | 420 | 260 | 130 | mA | | D3K (V330F) | +12V Single Supply | 330 | 210 | 125 | mA | | | ±5V Dual Supply | 300 | 200 | 120 | mA | | | +44V Single Supply <sup>(1)</sup> | 650 | 350 | 165 | mA | | BOY (MOEN) | ±15V Dual Supply | 600 | 340 | 150 | mA | | RQX (WQFN) | +12V Single Supply | 500 | 300 | 145 | mA | | | ±5V Dual Supply | 450 | 265 | 135 | mA | Specified for nominal supply voltage only. Refer to Total power dissipation (Ptot) limits in Absolute Maximum Ratings table that must be followed with max continuous current specification. # 5.6 ±15V Dual Supply: Electrical Characteristics $V_{DD} = +15 V \pm 10\%, \ V_{SS} = -15 V \pm 10\%, \ GND = 0V \ (unless otherwise noted)$ Typical at $V_{DD} = +15 V, \ V_{SS} = -15 V, \ T_A = 25 ^{\circ}C \ (unless otherwise noted)$ | Typioai at | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------|--------|------|------| | ANALOG | SWITCH | | | | | | | | | | | 25°C | | 1.2 | 1.7 | Ω | | R <sub>ON</sub> On-resistance | $V_S = -10V \text{ to } +10V$<br>$I_D = -10\text{mA}$ | –40°C to +85°C | | | 2 | Ω | | | | | ip ronwt | -40°C to +125°C | | | 2.5 | Ω | | | | | 25°C | | 0.3 | 0.5 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $V_S = -10V \text{ to } +10V$<br>$I_D = -10\text{mA}$ | –40°C to +85°C | | | 0.7 | Ω | | | | ij ronwi | –40°C to +125°C | | | 8.0 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | $V_S = 0V, I_S = -10mA$ | –40°C to +125°C | | 0.01 | | Ω/°C | | | | $V_{DD} = 16.5V, V_{SS} = -16.5V$ | 25°C | -0.3 | 0.05 | 0.3 | nA | | S(OFF) | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = +10V / –10V | –40°C to +85°C | -3.4 | | 3.4 | nA | | | | $V_D = -10V / + 10V$ | –40°C to +125°C | -33 | | 33 | nA | | | | V <sub>DD</sub> = 16.5V, V <sub>SS</sub> = -16.5V | 25°C | -0.3 | 0.05 | 0.3 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = +10V / -10V | –40°C to +85°C | -3.4 | | 3.4 | nA | | | | $V_D = -10V / + 10V$ | -40°C to +125°C | -33 | | 33 | nA | | | | V <sub>DD</sub> = 16.5V, V <sub>SS</sub> = -16.5V | 25°C | -0.65 | 0.05 | 0.65 | nA | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on | -40°C to +85°C | -2 | | 2 | nA | | I <sub>D(ON)</sub> | | $V_S = V_D = \pm 10V$ | -40°C to +125°C | -16 | | 16 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | –40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.4 | 2 | μΑ | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μΑ | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | SUPPLY | | | | | ' | | | | | | 25°C | | 30 | 45 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | $V_{DD} = 16.5V$ , $V_{SS} = -16.5V$<br>Logic inputs = 0V, 5V, or $V_{DD}$ | -40°C to +85°C | | | 50 | μΑ | | | | | -40°C to +125°C | | | 55 | μΑ | | | | | 25°C | | 7 | 12 | μΑ | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD} = 16.5V, V_{SS} = -16.5V$<br>Logic inputs = 0V, 5V, or $V_{DD}$ | -40°C to +85°C | | | 15 | μΑ | | | | Logio inputo – ov, ov, or v <sub>DD</sub> | -40°C to +125°C | | | 17 | μA | Submit Document Feedback When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 5.7 ±15V Dual Supply: Switching Characteristics $V_{DD}$ = +15V ± 10%, $V_{SS}$ = -15V ± 10%, GND = 0V (unless otherwise noted) Typical at $V_{DD}$ = +15V, $V_{SS}$ = -15V, $V_{AS}$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------|-----|--------|-------------------|------| | | | | 25°C | | 120 | 140 | ns | | t <sub>ON</sub> | Turn-on time from control input | $V_S = 10V$<br>$R_1 = 300\Omega, C_1 = 35pF$ | –40°C to +85°C | | | 155 | ns | | | | 11(_ 00012, O[_ 00pi | –40°C to +125°C | | | 140 | ns | | | | | 25°C | | 130 | 150<br>160<br>190 | ns | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 10V$<br>$R_1 = 300\Omega, C_1 = 35pF$ | –40°C to +85°C | | | 160 | ns | | | | 11. 00012, OL 00P1 | –40°C to +125°C | | | 190 | ns | | t <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $V_{DD}$ rise time = 1 $\mu$ s<br>R <sub>L</sub> = 300 $\Omega$ , C <sub>L</sub> = 35pF | -40°C to +125°C | | 0.2 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50\Omega$ , $C_L = 5pF$ | 25°C | | 450 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 0V, C <sub>L</sub> = 100pF | 25°C | | -15 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ , $f = 100kHz$ | 25°C | | -70 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ , $f = 1MHz$ | 25°C | | -46 | | dB | | BW | –3dB Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ | 25°C | | 22 | | MHz | | IL | Insertion loss | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ , $f = 1MHz$ | 25°C | | -0.11 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62V on $V_{DD}$ and $V_{SS}$<br>$R_L$ = 50 $\Omega$ , $C_L$ = 5pF,<br>f = 1MHz | 25°C | | -40 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 15V, V_{BIAS} = 0V$<br>$R_{L} = 10k\Omega, C_{L} = 5pF,$<br>f = 20Hz to $20kHz$ | 25°C | | 0.0007 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0V, f = 1MHz | 25°C | | 45 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0V, f = 1MHz | 25°C | | 65 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 0V, f = 1MHz | 25°C | | 240 | | pF | # 5.8 ±20V Dual Supply: Electrical Characteristics $V_{DD}$ = +20V ± 10%, $V_{SS}$ = -20V ±10%, GND = 0V (unless otherwise noted) Typical at $V_{DD}$ = +20V, $V_{SS}$ = -20V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-------------------------------------------------------------------------------------------------|-----|------| | ANALOG | SWITCH | | | | | | | | | | | 25°C | | 1 | 1.5 | Ω | | R <sub>ON</sub> | On-resistance | $V_S = -15V \text{ to } +15V$ $I_D = -10\text{mA}$ | -40°C to +85°C | | | 1.8 | Ω | | | | 1D = -10111A | -40°C to +125°C | | 1 1.5 1.8 2.3 0.5 0.7 0.8 0.009 0.05 0.4 5 35 0.05 0.7 2 18 44 0.8 0.4 2 -0.005 3.5 35 60 60 70 | Ω | | | | | | 25°C | | 0.3 | 0.5 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $V_S = -15V \text{ to } +15V$<br>$I_S = -10\text{mA}$ | -40°C to +85°C | | | 0.7 | Ω | | | | 15 - 101114 | -40°C to +125°C | | | 0.8 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | $V_S = 0V, I_S = -10mA$ | -40°C to +125°C | | 0.009 | | Ω/°C | | | | V <sub>DD</sub> = 22V, V <sub>SS</sub> = -22V | 25°C | -0.4 | 0.05 | 0.4 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +15V / -15V$ | -40°C to +85°C | -5 | | 5 | nA | | | | $V_D = -15V / + 15V$ | -40°C to +125°C | -35 | | 35 | nA | | | | V <sub>DD</sub> = 22V, V <sub>SS</sub> = -22V | 25°C | -0.4 | 0.05 | 0.4 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch state is off $V_S = +15V / -15V -1$ | -40°C to +85°C | -5 | | 5 | nA | | | | | -40°C to +125°C | -35 | | 35 | nA | | | | V <sub>DD</sub> = 22V, V <sub>SS</sub> = –22V | 25°C | -0.7 | 0.05 | 0.7 | nA | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on | -40°C to +85°C | -2 | | 2 | nA | | I <sub>D(ON)</sub> | | $V_S = V_D = \pm 15V$ | -40°C to +125°C | -18 | | 18 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.4 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | SUPPLY | | 1 | • | | | | | | | | 25°C | | 38 | 50 | μA | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 22V, $V_{SS}$ = -22V<br>Logic inputs = 0V, 5V, or $V_{DD}$ | -40°C to +85°C | | | 60 | μA | | | | 209.5 11194.6 0 0, 0 0, 01 0 00 | -40°C to +125°C | | | 70 | μΑ | | | | | 25°C | | 8 | 15 | μA | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 22V, $V_{SS}$ = -22V<br>Logic inputs = 0V, 5V, or $V_{DD}$ | -40°C to +85°C | | | 19 | μA | | | | Logic inputs – ov, ov, or v <sub>DD</sub> | -40°C to +125°C | | | 23 | μA | Submit Document Feedback When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 5.9 ±20V Dual Supply: Switching Characteristics $V_{DD} = +20 V \pm 10\%, V_{SS} = -20 V \pm 10\%, \text{ GND} = 0 V \text{ (unless otherwise noted)}$ Typical at $V_{DD} = +20 V$ , $V_{SS} = -20 V$ , $V_{A} = 25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------|-----|-------------|--------------------------|------| | | | | 25°C | | 120 | 140 | ns | | t <sub>ON</sub> | Turn-on time from control input | $V_S = 10V$<br>$R_L = 300\Omega, C_L = 35pF$ | –40°C to +85°C | | | 155 | ns | | | | 11t_ 00032, OL 00pi | –40°C to +125°C | | | 140 | ns | | | | | 25°C | | 120 | 190<br>150<br>160<br>190 | ns | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 10V$<br>$R_1 = 300\Omega, C_1 = 35pF$ | –40°C to +85°C | | | 160 | ns | | | | | –40°C to +125°C | | | 190 | ns | | t <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $V_{DD}$ rise time = 1 $\mu$ s<br>R <sub>L</sub> = 300 $\Omega$ , C <sub>L</sub> = 35pF | -40°C to +125°C | | 0.2 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50\Omega$ , $C_L = 5pF$ | 25°C | | 400 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 0V, C <sub>L</sub> = 100pF | 25°C | | -20 | | рC | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ , $f = 100kHz$ | 25°C | | -65 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ , $f = 1MHz$ | 25°C | | <b>–</b> 45 | | dB | | BW | –3dB Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ | 25°C | | 22 | | MHz | | IL | Insertion loss | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 0V$ , $f = 1MHz$ | 25°C | | -0.10 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, $f$ = 1MHz | 25°C | | -40 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 20V, V_{BIAS} = 0V$<br>$R_{L} = 10k\Omega, C_{L} = 5pF,$<br>f = 20Hz to $20kHz$ | 25°C | | 0.0008 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0V, f = 1MHz | 25°C | | 42 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0V, f = 1MHz | 25°C | | 62 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 0V, f = 1MHz | 25°C | | 240 | | pF | # 5.10 44V Single Supply: Electrical Characteristics $$\begin{split} &V_{DD} = +44 \text{V, } V_{SS} = 0 \text{V, GND} = 0 \text{V (unless otherwise noted)} \\ &\text{Typical at } V_{DD} = +44 \text{V, } V_{SS} = 0 \text{V, } T_{A} = 25 ^{\circ}\text{C} \text{ (unless otherwise noted)} \end{split}$$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | T <sub>A</sub> MIN TYP | | | UNIT | |------------------------|-------------------------------------------|--------------------------------------------------------------------------------------|-----------------|------------------------|--------|-----|------| | ANALOG | SWITCH | | | | | | | | D On registance | | V <sub>S</sub> = 0V to 40V | 25°C | | 1.2 | 1.6 | Ω | | R <sub>ON</sub> | On-resistance | $I_D = -10 \text{mA}$ | -40°C to +85°C | | | 2 | Ω | | | | | -40°C to +125°C | | | 2.4 | Ω | | | | | 25°C | | 0.25 | 0.9 | Ω | | R <sub>ON FLAT</sub> O | On-resistance flatness | $V_S = 0V \text{ to } 40V$<br>$I_D = -10\text{mA}$ | -40°C to +85°C | | | 1.1 | Ω | | | | 1D = -10111A | -40°C to +125°C | | | 1.3 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 22V, I <sub>S</sub> = -10mA | -40°C to +125°C | | 0.008 | | Ω/°C | | | | V <sub>DD</sub> = 44V, V <sub>SS</sub> = 0V | 25°C | -1 | 0.05 | 1 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = 40V / 1V$ | -40°C to +85°C | -10 | | 10 | nA | | | | $V_D = 1V / 40V$ | -40°C to +125°C | -60 | | 60 | nA | | I <sub>D(OFF)</sub> Di | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 44V, V <sub>SS</sub> = 0V | 25°C | -1 | 0.05 | 1 | nA | | | | Switch state is off V <sub>S</sub> = 40V / 1V | -40°C to +85°C | -10 | | 10 | nA | | , , | | $V_{\rm S} = 40 \text{V} / 1 \text{V}$<br>$V_{\rm D} = 1 \text{V} / 40 \text{V}$ | -40°C to +125°C | -60 | | 60 | nA | | | | V <sub>DD</sub> = 44V, V <sub>SS</sub> = 0V | 25°C | -2 | 0.05 | 2 | nA | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on | -40°C to +85°C | -5 | | 5 | nA | | I <sub>D(ON)</sub> | | $V_S = V_D = 40V \text{ or } 1V$ | -40°C to +125°C | -30 | | 30 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.6 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | SUPPLY | 1 | 1 | • | | I | | | | | | 25°C | | 30 | 56 | μA | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD} = 44V$ , $V_{SS} = 0V$<br>Logic inputs = 0V, 5V, or $V_{DD}$ | -40°C to +85°C | | | 64 | μA | | | | Logio iliputo – ov, ov, or v <sub>DD</sub> | -40°C to +125°C | | | 68 | μA | Product Folder Links: TMUX7201 TMUX7202 Submit Document Feedback When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. <sup>(2)</sup> When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## **5.11 44V Single Supply: Switching Characteristics** $\begin{aligned} &V_{DD} = +44 \text{V, } V_{SS} = 0 \text{V, GND} = 0 \text{V (unless otherwise noted)} \\ &\text{Typical at } V_{DD} = +44 \text{V, } V_{SS} = 0 \text{V, } T_{A} = 25 ^{\circ}\text{C} \text{ (unless otherwise noted)} \end{aligned}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|-----|-------|-----|------| | | | | 25°C | | 100 | 140 | ns | | t <sub>ON</sub> | Turn-on time from control input | $V_S = 18V$<br>$R_I = 300\Omega, C_I = 35pF$ | -40°C to +85°C | | | 150 | ns | | | | 11t_ 00012, OL 00p1 | -40°C to +125°C | | | 180 | ns | | | | | 25°C | | 125 | 150 | ns | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 18V$<br>$R_1 = 300\Omega$ , $C_1 = 35pF$ | –40°C to +85°C | | | 160 | ns | | | | 11. 00012, OL 00PI | -40°C to +125°C | | | 180 | ns | | t <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $V_{DD}$ rise time = 1 $\mu$ s<br>R <sub>L</sub> = 300 $\Omega$ , C <sub>L</sub> = 35pF | -40°C to +125°C | | 0.17 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50\Omega$ , $C_L = 5pF$ | 25°C | | 1000 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 22V, C <sub>L</sub> = 100pF | 25°C | | -20 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ , $f = 100kHz$ | 25°C | -66 | | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ , $f = 1MHz$ | 25°C | -46 | | | dB | | BW | –3dB Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ | 25°C | | 22 | | MHz | | IL | Insertion loss | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ , $f = 1MHz$ | 25°C | | -0.11 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, $f$ = 1MHz | 25°C | | -36 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 22V, V_{BIAS} = 22V$<br>$R_{L} = 10k\Omega, C_{L} = 5pF,$<br>f = 20Hz to $20kHz$ | 25°C 0.0008 | | | % | | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 22V, f = 1MHz | 25°C | | 45 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 22V, f = 1MHz | 25°C | | 66 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 22V, f = 1MHz | 25°C | | 240 | | pF | ## 5.12 12V Single Supply: Electrical Characteristics $V_{DD} = +12 V \pm 10\%, \ V_{SS} = 0 V, \ GND = 0 V \ (unless otherwise noted)$ Typical at $V_{DD} = +12 V, \ V_{SS} = 0 V, \ T_A = 25 ^{\circ}C \ (unless otherwise noted)$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|-----------------------------------------------------------------------|-----------------|-------|--------|------|------| | ANALOG | SWITCH | | | | | | | | | | | 25°C | | 2.1 | 3.2 | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0V \text{ to } 10V$<br>$I_D = -10\text{mA}$ | -40°C to +85°C | | | 3.8 | Ω | | | | 1D 10111A | -40°C to +125°C | | | 4.2 | Ω | | | | | 25°C | | 0.5 | 1.2 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $V_S = 0V \text{ to } 10V$<br>$I_S = -10\text{mA}$ | -40°C to +85°C | | | 1.4 | Ω | | | | 15 - 101114 | -40°C to +125°C | | | 1.6 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | $V_S = 6V, I_S = -10mA$ | -40°C to +125°C | | 0.017 | | Ω/°C | | | | V <sub>DD</sub> = 13.2V, V <sub>SS</sub> = 0V | 25°C | -0.4 | 0.05 | 0.4 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 10V / 1V | -40°C to +85°C | -3 | | 3 | nA | | | | $V_{\rm D} = 10 \text{ / } 10 \text{ V}$ | -40°C to +125°C | -25 | | 25 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 13.2V, V <sub>SS</sub> = 0V | 25°C | -0.4 | 0.05 | 0.4 | nA | | I <sub>D(OFF)</sub> | | Switch state is off V <sub>S</sub> = 10V / 1V | -40°C to +85°C | -3 | | 3 | nA | | , , | | $V_{\rm D} = 10 \text{ V} / 10 \text{ V}$ | -40°C to +125°C | -25 | | 25 | nA | | | Channel on leakage current <sup>(2)</sup> | V <sub>DD</sub> = 13.2V, V <sub>SS</sub> = 0V | 25°C | -0.65 | 0.05 | 0.65 | nA | | I <sub>S(ON)</sub> | | Switch state is on | -40°C to +85°C | -2 | | 2 | nA | | I <sub>D(ON)</sub> | | $V_S = V_D = 10V \text{ or } 1V$ | -40°C to +125°C | -12 | | 12 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.4 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | SUPPLY | • | | | | | | | | | | 25°C | | 27 | 35 | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 13.2V, $V_{SS}$ = 0V<br>Logic inputs = 0V, 5V, or $V_{DD}$ | -40°C to +85°C | | | 40 | μΑ | | | | | -40°C to +125°C | | | 45 | μA | When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. Submit Document Feedback <sup>(2)</sup> When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 5.13 12V Single Supply: Switching Characteristics $V_{DD}$ = +12V ± 10%, $V_{SS}$ = 0V, GND = 0V (unless otherwise noted) Typical at $V_{DD}$ = +12V, $V_{SS}$ = 0V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|--------|-------|-----|------| | | | | 25°C | | 125 | 145 | ns | | t <sub>ON</sub> | Turn-on time from control input | $V_S = 8V$<br>$R_1 = 300\Omega, C_1 = 35pF$ | –40°C to +85°C | | | 160 | ns | | | | 11. 00012, OL 00P1 | –40°C to +125°C | | | 180 | ns | | | | | 25°C | | 150 | 180 | ns | | t <sub>OFF</sub> | Turn-off time from control input | $V_S = 8V$<br>$R_1 = 300\Omega, C_1 = 35pF$ | –40°C to +85°C | | | 205 | ns | | | | , ooo, oʻ_ oop. | –40°C to +125°C | | | 220 | ns | | t <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $V_{DD}$ rise time = 1 $\mu$ s<br>R <sub>L</sub> = 300 $\Omega$ , C <sub>L</sub> = 35pF | -40°C to +125°C | | 0.2 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50\Omega$ , $C_L = 5pF$ | 25°C | | 1000 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 6V, C <sub>L</sub> = 100pF | 25°C | | -4 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ , $f = 100kHz$ | 25°C | -65 | | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ , $f = 1MHz$ | 25°C | -45 | | | dB | | BW | –3dB Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ | 25°C | | 23 | | MHz | | IL | Insertion loss | $R_L = 50\Omega$ , $C_L = 5pF$<br>$V_S = 6V$ , $f = 1MHz$ | 25°C | | -0.18 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5pF, $f$ = 1MHz | 25°C | | -40 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 6V, $V_{BIAS}$ = 6V<br>$R_L$ = 10k $\Omega$ , $C_L$ = 5pF,<br>f = 20Hz to 20kHz | 25°C | 0.0009 | | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 6V, f = 1MHz | 25°C | | 53 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 6V, f = 1MHz | 25°C | | 75 | | pF | | C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 6V, f = 1MHz | 25°C | | 240 | | pF | ## 5.14 Typical Characteristics at $T_A = 25$ °C Figure 5-5. On-Resistance vs Temperature Figure 5-6. On-Resistance vs Temperature at $T_A = 25$ °C at $T_A = 25$ °C at $T_A = 25$ °C at T<sub>A</sub> = 25°C 320 C<sub>DOFF</sub> C<sub>ON</sub> C<sub>SOFF</sub> 280 240 Capacitance (pF) 200 160 120 80 40 0 12 $V_{DD} = 12 \text{ V}, V_{SS} = 0 \text{ V}$ Figure 5-25. Capacitance vs Source Voltage or Drain Voltage Figure 5-26. Capacitance vs Source Voltage or Drain Voltage Submit Document Feedback #### **6 Parameter Measurement Information** #### 6.1 On-Resistance The On-Resistance of a device is the ohmic resistance between the source (Sx) and drain (Dx) pins of the device. The On-Resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote On-Resistance. Figure 6-1 shows the measurement setup used to measure $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ . Figure 6-1. On-Resistance Measurement Setup #### 6.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source Off-Leakage current. - 2. Drain Off-Leakage current. Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . Figure 6-2 shows the setup used to measure both Off-Leakage currents. Figure 6-2. Off-Leakage Measurement Setup ## 6.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol I<sub>S(ON)</sub>. Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. Figure 6-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . Figure 6-3. On-Leakage Measurement Setup ## 6.4 t<sub>ON</sub> and t<sub>OFF</sub> Time Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-4 shows the setup used to measure turn-on time, denoted by the symbol $t_{\text{ON}}$ . Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 6-4 shows the setup used to measure turn-off time, denoted by the symbol $t_{\text{OFF}}$ . Figure 6-4. Turn-On and Turn-Off Time Measurement Setup Submit Document Feedback ## 6.5 t<sub>ON (VDD)</sub> Time The $t_{ON~(VDD)}$ time is defined as the time taken by the output of the device to rise to 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system. Figure 6-5 shows the setup used to measure turn on time, denoted by the symbol $t_{ON~(VDD)}$ . Figure 6-5. t<sub>ON (VDD)</sub> Time Measurement Setup ## 6.6 Propagation Delay Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. Figure 6-6 and Equation 1 shows the setup used to measure propagation delay, denoted by the symbol $t_{PD}$ . Figure 6-6. Propagation Delay Measurement Setup $$t_{Prop\ Delay} = max\left(t_{PD}\ 1,\ t_{PD}\ 2\right) \tag{1}$$ ## 6.7 Charge Injection The TMUX720x devices have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . Figure 6-7 shows the setup used to measure charge injection from source (Sx) to drain (Dx). Figure 6-7. Charge-Injection Measurement Setup #### 6.8 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (Dx) of the device when a signal is applied to the source pin (Sx) of an off-channel. The characteristic impedance, $Z_0$ , for the measurement is $50\Omega$ . Figure 6-8 and Equation 2 shows the setup used to measure off isolation. Use off isolation equation to compute off isolation. Figure 6-8. Off Isolation Measurement Setup $$Off - Isolation = 20 \times Log\left(\frac{V_{OUT}}{V_S}\right)$$ (2) Submit Document Feedback #### 6.9 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (Dx) of the device. The characteristic impedance, $Z_0$ , for the measurement is $50\Omega$ . Figure 6-9 and Equation 3 shows the setup used to measure bandwidth. Figure 6-9. Bandwidth Measurement Setup $$Bandwidth = 20 \times Log\left(\frac{V_{OUT}}{V_S}\right)$$ (3) #### 6.10 THD + Noise The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The On-Resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD + N. Figure 6-10. THD + N Measurement Setup ## 6.11 Power Supply Rejection Ratio (PSRR) PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 100 mV $_{\rm PP}$ . The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the AC PSRR. Figure 6-11. AC PSRR Measurement Setup $$PSRR = 20 \times Log\left(\frac{V_{OUT}}{V_{IN}}\right) \tag{4}$$ ## 7 Detailed Description #### 7.1 Overview The TMUX720x are 1:1, 1-channel switches. The switch is turned on or turned off based on the state of the select pin. ## 7.2 Functional Block Diagram Submit Document Feedback #### 7.3 Feature Description #### 7.3.1 Bidirectional Operation The TMUX720x conducts equally well from source (S) to drain (D) or from drain (D) to source (S). The switch has very similar characteristics in both directions and supports both analog and digital signals. #### 7.3.2 Rail-to-Rail Operation The valid signal path input and output voltage for TMUX720x ranges from V<sub>SS</sub> to V<sub>DD</sub>. ## 7.3.3 1.8V Logic Compatible Inputs The TMUX720x has 1.8V logic compatible control for all logic control inputs. 1.8V logic level inputs allows the device to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8V logic implementations, refer to Simplifying Design with 1.8V logic Muxes and Switches. #### 7.3.4 Integrated Pull-Down Resistor on Logic Pins The TMUX7201 and TMUX7202 have internal weak Pull-Down resistors to GND so that the logic pins are not left floating. The value of this Pull-Down resistor is approximately $4M\Omega$ , but is clamped to about $1\mu A$ at higher voltages. This feature integrates an external component and reduces system size and cost. ### 7.3.5 Fail-Safe Logic The TMUX720x supports Fail-Safe Logic on the control input pins (SEL) allowing for operation up to 44V above ground, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the logic input pins of the TMUX720x to be ramped to +44V while $V_{DD}$ and $V_{SS}$ = 0V. The logic control inputs are protected against positive faults of up to +44V in powered-off condition, but do not offer protection against negative overvoltage conditions. #### 7.3.6 latch-up Immune Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The latch-up condition typically requires a power cycle to eliminate the low impedance path. The TMUX720x family of devices are constructed on silicon-on-insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX720x family of switches and multiplexers to be used in harsh environments. ## 7.3.7 Ultra-Low Charge Injection Figure 7-1 shows how the TMUX720x devices have a transmission gate topology. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. Figure 7-1. Transmission Gate Topology The TMUX720x contains specialized architecture to reduce charge injection on the Drain (Dx). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the Source (S). By design, the excess charge from the switch transition will be pushed into the compensation capacitor on the Source (S) instead of the Drain (D). As a general rule, Cp should be 20x larger than the equivalent load capacitance on the Drain (D). Figure 7-2 shows charge injection variation with different compensation capacitors on the Source side. This plot was captured on the TMUX7219 as part of the TMUX72xx family with a 100pF load capacitance. Figure 7-2. Charge Injection Compensation Submit Document Feedback #### 7.4 Device Functional Modes When the SEL pin of the TMUX720x is pulled high, the switches will close. When the SEL pin is pulled low, the switches will open. The control pins can be as high as 44V. The TMUX720x can operate without any external components except for the supply decoupling capacitors. The SEL pin has an internal Pull-Down resistor of 4 M $\Omega$ . If unused, then the SEL pin must be tied to GND so the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. #### 7.5 Truth Tables Table 7-1 provides the truth tables for the TMUX720x. Table 7-1. TMUX720x Truth Table | SEL | Selected Source Connected<br>To Drain (D) – TMUX7201 | Selected Source Connected<br>To Drain (D) – TMUX7202 | |-----|------------------------------------------------------|------------------------------------------------------| | 0 | S | All sources are off (HI-Z) | | 1 | All sources are off (HI-Z) | S | ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## **8.1 Application Information** TMUX720x is part of the precision switches and multiplexers family of devices. TMUX720x offers low RON, low on and off leakage currents and Ultra-Low charge injection performance. These properties make TMUX720x ideal for implementing high precision industrial systems requiring selection of one of two inputs or outputs. ## 8.2 Typical Applications #### 8.2.1 TIA Feedback Gain Switch One application of the TMUX720x is to configure the feedback on a discrete transimpedance amplifier (TIA) implementation. Often, TIAs are used in applications such as photodiode inputs, which then feeds into an ADC or MCU/processor. Depending on the expected strength of the photodiode input, and the needed accuracy, multiple gain levels are needed. A switch like the TMUX720x allows for different gain values to be selected, changing the level of amplifications. This solution can be scaled, but as much as needed for multiple gain options. Figure 8-1 shows the TMUX720x configured with a precision op amp to enable multiple gains. Figure 8-1. TIA Feedback Control Submit Document Feedback #### 8.2.1.1 Design Requirements For this design example, use the parameters listed in Table 8-1. **Table 8-1. Design Parameters** | PARAMETERS | VALUES | | | | | |---------------------------|------------------------------------------|--|--|--|--| | Supply (V <sub>DD</sub> ) | 15V | | | | | | Supply (V <sub>SS</sub> ) | -15V | | | | | | MUX I/O signal range | −15V to 15V (Rail-to-Rail) | | | | | | Control logic thresholds | 1.8V compatible (up to V <sub>DD</sub> ) | | | | | #### 8.2.1.2 Detailed Design Procedure Figure 8-1 shows an application that demonstrates how the TMUX720x can be used to select the gain of a TIA amplifier. Here $R_F$ is used to prevent any open loop configuration. For the lowest error, the $R_{ON}$ of the switch should be much smaller than $R_{F,S}$ , as this will scale linearly with the potential error. The TMUX720x can support 1.8V logic signals on the control input, allowing the device to interface with low logic controls of an FPGA or MCU. The TMUX720x can operate without any external components except for the supply decoupling capacitors. The select pin has an internal Pull-Down resistor to prevent floating input logic. All inputs to the switch must fall within the recommend operating conditions of the TMUX720x including signal range and continuous current. For this design with a positive supply of 15V on $V_{DD}$ and negative supply of -15V on $V_{SS}$ , the signal range can be 15V to -15V. The maximum continuous current ( $I_{DC}$ ) can be up to 330mA (for wide-range current measurement, see the Section 5.4 section). #### 8.2.1.3 Application Curves The low on and off leakage currents of TMUX720x and Ultra-Low charge injection performance make this device ideal for implementing high precision industrial systems. The TMUX720x contains specialized architecture to reduce charge injection on the source (Sx) (for more details, see Section 7.3.7). Figure 8-2 shows the plot for the charge injection versus source voltage for the TMUX720x. Figure 8-2. Charge Injection vs Source Voltage ## 8.3 Power Supply Recommendations The TMUX720x operates across a wide supply range of $\pm 4.5 \text{V}$ to $\pm 22 \text{V}$ (4.5V to 44V in single-supply mode). The device also performs well with asymmetrical supplies such as $V_{DD} = 12 \text{V}$ and $V_{SS} = -5 \text{V}$ . Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from $0.1\mu\text{F}$ to $10\mu\text{F}$ at both the $V_{DD}$ and $V_{SS}$ pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped. #### 8.4 Layout #### 8.4.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 8-3 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. Figure 8-3. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Figure 8-4 shows an example of a PCB layout with the TMUX720x. Some key considerations are as follows: - For reliable operation, connect a decoupling capacitor ranging from 0.1μF to 10μF between VDD/VSS and GND. We recommend a 0.1μF and 1μF capacitor, placing the lowest value capacitor as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the supply voltage. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. - Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes. Product Folder Links: TMUX7201 TMUX7202 ## 8.4.2 Layout Example Figure 8-4. TMUX720x Layout Example ## 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief - · Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief - Texas Instruments, Multiplexers and Signal Switches Glossary application note - Texas Instruments, QFN/SON PCB Attachment application note - Texas Instruments, Quad Flatpack No-Lead Logic Packages application note - Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches application brief - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application notes - Texas Instruments, *True Differential*, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit circuit design ## 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision B (June 2024) to Revision C (October 2024) Page - Corrected previous revision history to show open switch when TMUX7201 Logic = 1 and closed switch when TMUX7202 Logic = 1......24 - Corrected previous revision history to show open switch when TMUX7201 Logic = 1 and closed switch when TMUX7202 Logic = 1......27 Product Folder Links: TMUX7201 TMUX7202 | 4 | Instrume | |--------|----------| | www.ti | i.com | | Changes from Revision A (March 2023) to Revision B (June 2024) | Page | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | <ul> <li>Changed the format of the <i>Device Information</i> table to include Active Leads</li> <li>Updated the <i>Functional Block Diagram</i> to show a open switch when TMUX7201 Logic = 1 and closed swhen TMUX7202 Logic = 1</li> </ul> | witch | | <ul> <li>Updated the <i>Truth Tables</i> to show a open switch when TMUX7201 Logic = 1 and closed switch when TMUX7202 Logic = 1</li> <li>Updated <i>Power Amplifier Gate Driver</i> figure</li> </ul> | | | Changes from Revision * (October 2022) to Revision A (March 2023) | Page | | Changed the status of the data sheet from: Advanced Information to: Production Data | 1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | . , | | | | , , | (4) | (5) | | , , | | TMUX7201RQXR | Active | Production | WSON (RQX) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | H201 | | TMUX7201RQXR.B | Active | Production | WSON (RQX) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | H201 | | TMUX7202RQXR | Active | Production | WSON (RQX) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | H202 | | TMUX7202RQXR.B | Active | Production | WSON (RQX) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | H202 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Oct-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX7201RQXR | WSON | RQX | 8 | 2500 | 178.0 | 13.5 | 2.2 | 3.2 | 1.1 | 4.0 | 12.0 | Q2 | | TMUX7202RQXR | WSON | RQX | 8 | 2500 | 178.0 | 13.5 | 2.2 | 3.2 | 1.1 | 4.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Oct-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX7201RQXR | WSON | RQX | 8 | 2500 | 189.0 | 185.0 | 36.0 | | TMUX7202RQXR | WSON | RQX | 8 | 2500 | 189.0 | 185.0 | 36.0 | PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) <sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated