# TMAG5173-Q1 High-Precision 3D Hall-Effect Sensor With I<sup>2</sup>C Interface ### 1 Features - High-precision linear 3D Hall-effect sensor to optimize position sensing speed and accuracy: - Sensitivity room temperature error, X, Y, Z axes: ±2.5% (maximum) - Sensitivity mismatch temperature drift X-Y axes: ±2% (maximum) - X-Y angle measurement room temperature error: ±1.1° (maximum) - X-Y angle measurement temperature drift: ±1.2° (maximum) - 20kSPS conversion rate for single axis - **Functional Safety-Compliant:** - Developed for functional safety applications - Documentation available to aid ISO 26262 system design - Systematic capability up to ASIL D - Hardware integrity up to ASIL B or SIL 2 - AEC-Q100 qualified for automotive applications: - Temperature grade 1: -40°C to 125°C - Configurable power modes including: - 8nA (typical) sleep mode current - Selectable linear magnetic range at X, Y, or Z axis: - TMAG5173x1-Q1: ±40mT, ±80mT - TMAG5173x2-Q1: ±133mT, ±266mT - Interrupt signal from user-defined magnetic and temperature threshold cross - Configurable unipolar and omnipolar switch - Integrated angle CORDIC calculation with gain and offset adjustment - Configurable averaging filter for noise reduction - I<sup>2</sup>C interface with cyclic redundancy check (CRC): - Maximum 1MHz I<sup>2</sup>C clock speed - Conversion trigger by I<sup>2</sup>C or dedicated INT pin - Integrated temperature compensation for multiple magnet types - Built-in temperature sensor - 2.3V to 3.6V supply range - I<sup>2</sup>C and INT pin tolerance: 5.5V (maximum) ### 2 Applications - Steering column control - Steering wheel control - Shifter systems - E-bikes - **Actuators** - Door module - Power seats - Magnetic proximity switch ### 3 Description The TMAG5173-Q1 is a low-power linear 3D Hall-effect sensor designed for a wide range of automotive and industrial applications. This device integrates three independent Hall-effect sensors in the X, Y, and Z axes. A precision analog signalchain supports applications requiring narrow design tolerance. Integrated safety mechanisms enable robust functional safe system design. The device can be used in 1D linear measurements, 2D angle measurements, 3D joystick measurements, magnetic threshold cross detection, and various user configurable switch function applications. The digital filter option allows up to 32 times sensor data integration for improved noise performance. The I<sup>2</sup>C interface, while supporting multiple operating V<sub>CC</sub> ranges, ensures seamless data communication with microcontrollers. The device has an integrated temperature sensor available for multiple system functions, such as thermal budget check or temperature compensation calculation for a given magnetic field. The TMAG5173-Q1 supports multiple operating modes (including wake-up and sleep mode) to optimize the system power consumptions and operating speed. During the active mode the device performs continuous conversions autonomously. During standby mode the INT pin or communication can be used by a microcontroller to trigger a new conversion. During the sleep mode the device consumes ultra-low power and retains the configuration register values. An integrated angle calculation engine (CORDIC) provides full 360° angular position information for both on-axis and off-axis topologies with an angle resolution of 1/16 degree. The angle calculation is performed for any of the X-Y, Y-Z, or Z-X planes based off the user configuration register selection. The device features magnetic gain and offset correction to mitigate the impact of system mechanical error sources. The TMAG5173-Q1 can be configured through the user registers to enable any combination of magnetic axes and temperature channel conversions. The device supports several I2C read frames along with cyclic redundancy check and diagnostic status communications. The TMAG5173-Q1 is offered in four different factory-programmed I<sup>2</sup>C addresses. The device also supports additional I<sup>2</sup>C addresses through the modification of a user-configurable I<sup>2</sup>C address register. Each orderable part can be configured to select one of two magnetic field ranges that suits the magnet strength and component placement during system calibration. The device performs consistently across a wide ambient temperature range of -40°C to +125°C. ### Package Information | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | |-------------|------------------------|-----------------| | TMAG5173-Q1 | DBV (SOT-23, 6) | 2.9mm × 2.8mm | - (1) For all available packages, see the package option addendum at the end of the data sheet. - (2) The package size (length × width) is a nominal value and includes pins, where applicable. **Application Block Diagram** ## **Table of Contents** | 1 Features | 6.3 Feature Description14 | |--------------------------------------------------|-------------------------------------------------------| | 2 Applications1 | 6.4 Device Functional Modes19 | | 3 Description1 | 6.5 Programming21 | | 4 Pin Configuration and Functions4 | 6.6 TMAG5173-Q1 Registers30 | | 5 Specifications5 | 7 Application and Implementation43 | | 5.1 Absolute Maximum Ratings5 | 7.1 Application Information43 | | 5.2 ESD Ratings5 | 7.2 Typical Applications47 | | 5.3 Recommended Operating Conditions5 | 7.3 Best Design Practices52 | | 5.4 Thermal Information5 | 7.4 Power Supply Recommendations52 | | 5.5 Electrical Characteristics6 | 7.5 Layout <u>52</u> | | 5.6 Temperature Sensor6 | 8 Device and Documentation Support53 | | 5.7 Magnetic Characteristics For A1, B1, C1, D18 | 8.1 Documentation Support53 | | 5.8 Magnetic Characteristics For A2, B2, C2, D29 | 8.2 Receiving Notification of Documentation Updates53 | | 5.9 Magnetic Temp Compensation Characteristics10 | 8.3 Support Resources53 | | 5.10 I <sup>2</sup> C Interface Timing11 | 8.4 Trademarks53 | | 5.11 Power up Timing11 | 8.5 Electrostatic Discharge Caution53 | | 5.12 Timing Diagram12 | 8.6 Glossary53 | | 5.13 Typical Characteristics12 | 9 Revision History53 | | 6 Detailed Description13 | 10 Mechanical, Packaging, and Orderable | | 6.1 Overview | Information54 | | 6.2 Functional Block Diagram13 | | ## **4 Pin Configuration and Functions** Figure 4-1. DBV Package, 6-Pin SOT-23 (Top View) **Table 4-1. Pin Functions** | F | PIN | TYPE | DESCRIPTION | |-----|-----------------|------|----------------------------------------------------------------------------------| | NO. | NAME | 1175 | DESCRIPTION | | 1 | SCL | Ю | Serial clock. | | 2 | GND | GND | Ground | | 3 | GND (TEST) | I | TI Test Pin. Connect to ground in application. | | 4 | V <sub>CC</sub> | Р | Supply voltage | | 5 | ĪNT | Ю | Interrupt input/output. If not used and connected to ground, set MASK_INTB = 1b. | | 6 | SDA | Ю | Serial data. | ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|--------------------------------|------|-----------|------| | V <sub>CC</sub> | Main supply voltage | -0.3 | 4 | V | | I <sub>OUT</sub> | Output current, SDA, INT | 0 | 10 | mA | | V <sub>OUT</sub> | Output voltage, SDA, INT | -0.3 | 7 | V | | V <sub>IN</sub> | Input voltage, SCL, SDA, , INT | -0.3 | 7 | V | | B <sub>MAX</sub> | Magnetic flux density | | Unlimited | Т | | TJ | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 170 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|--------------------------------------------|---------------------------------------------------------|------------------------------|-------|------| | | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | | ±2000 | | | V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 | Corner pins (1, 6, 3, and 4) | ±700 | V | | | | | Other pins | ±500 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) over recommended $V_{\text{Vcc}}$ range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|-----------------------------------|-----|---------|------------------| | V <sub>VCC</sub> | Main supply voltage | 2.3 | 3.6 | V | | V <sub>OUT</sub> | Output voltage, SDA, INT | 0 | 5.5 | V | | I <sub>OUT</sub> | Output current, SDA, INT | | 2 | mA | | V <sub>IH</sub> | Input HIGH voltage, SCL, SDA, INT | 0.7 | | V <sub>VCC</sub> | | V <sub>IL</sub> | Input LOW voltage, SCL, SDA, INT | | 0.3 | V <sub>VCC</sub> | | T <sub>A</sub> | Operating free air temperature | -40 | 125 | С | ### **5.4 Thermal Information** | | | TMAG5173-Q1 | | |-----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV (6-SOT23) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 162 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 81.6 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 50.1 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 30.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 49.8 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Copyright © 2025 Texas Instruments Incorporated ### **5.5 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted) over recommended $V_{\text{Vcc}}$ range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------|-----|------|------|------| | SDA, ĪNT | | | | | - | | | V <sub>OL</sub> | Output LOW voltage, SDA, INT pin | I <sub>OUT</sub> = 2 mA | 0 | | 0.4 | V | | I <sub>OZ</sub> | Output leakage current, SDA, INT pin | Output disabled V <sub>OZ</sub> = 5.5V | | | ±100 | nA | | tFALL_INT | INT output fall time | R <sub>PU</sub> = 10 kΩ<br>C <sub>L</sub> = 20pF<br>V <sub>PU</sub> = 1.7 V to 5.5 V | | 6 | | ns | | tINT (ĪNT) | INT Interrupt time duration during pulse mode | INT_MODE = 001b or 010b | | 10 | | μs | | tINT (SCL) | SCL Interrupt time duration | INT_MODE = 011b or 100b | , | 10 | | μs | | DC POWER SE | ECTION | | , | | 1 | | | VCC <sub>UV</sub> | Under voltage threshold at V <sub>CC</sub> | | 1.9 | 2.1 | 2.2 | V | | | Active mode current | LP_LN = 0b | | 2.4 | | mA | | I <sub>ACTIVE</sub> | X, Y, Z or thermal sensor active conversion | LP_LN = 1b | | 3.0 | | mA | | I <sub>STANDBY</sub> | Standby mode current | Device in trigger mode, no conversion started | | 0.45 | | mA | | I <sub>SLEEP</sub> | Sleep mode current | | | 8 | | nA | | AVERAGE PO | WER DURING WAKE-UP AND SLEEP (W | RS) MODE | | | | | | | | Wake-up interval 1-ms, magnetic 1-ch conversion, V <sub>CC</sub> =3.6V | | 160 | | μΑ | | | | Wake-up interval 1-ms, magnetic 1-ch conversion, V <sub>CC</sub> =2.3V | | 156 | | μΑ | | | | Wake-up interval 1-ms, 4-ch conversion, V <sub>CC</sub> =3.6V | | 240 | | μΑ | | | W&S mode current consumption, | Wake-up interval 1-ms, 4-ch conversion, V <sub>CC</sub> =2.3V | | 233 | | μΑ | | Icc_dcm | LP_LN = 0b, 1x averaging | Wake-up interval 1000-ms,<br>magnetic 1-ch conversion, V <sub>CC</sub> =3.6V | | 1.21 | | μΑ | | | | Wake-up interval 1000-ms,<br>magnetic 1-ch conversion, V <sub>CC</sub> =2.3V | | 1.00 | | μΑ | | | | Wake-up interval 1000-ms, 4-ch conversion, $V_{\rm CC}$ =3.6V | | 1.22 | | μΑ | | | | Wake-up interval 1000-ms, 4-ch conversion, V <sub>CC</sub> =2.3V | | 1.02 | | μΑ | ### **5.6 Temperature Sensor** over operating free-air temperature range (unless otherwise noted) over recommended $V_{\text{Vcc}}$ range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------|-------------------------|-----|-------|------|--------| | T <sub>SENS_RANGE</sub> | Temperature sensing range | | -40 | | 150 | °C | | T <sub>SENS</sub> | Temperature output <sup>(1)</sup> | T <sub>A</sub> = 25°C | 23 | 25 | 27 | °C | | T <sub>SENS_RES</sub> | Temperature sensing resolution (in 16-bit format) | | | 58 | | LSB/°C | | T <sub>SENS_T0</sub> | Reference temperature for T <sub>ADC_T0</sub> | | | 25 | | °C | | T <sub>ADC_T0</sub> | Temperature result in decimal value for $T_{\text{SENS\_T0}}$ | | | 17508 | | | | T <sub>SENS_ER</sub> | Temperature error <sup>(1)</sup> | $T_A = -40$ °C to 125°C | | ±0.5 | ±3.5 | °C | over operating free-air temperature range (unless otherwise noted) over recommended $V_{\text{Vcc}}$ range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------|---------------------------------|-----------------|-----|------|-----|------| | NRMS_T | | CONV_AVG = 101b | | 0.05 | | °C | | | RMS (1 Sigma) temperature noise | CONV_AVG = 000b | | 0.3 | | °C | <sup>(1)</sup> The temperature data is collected with T\_CH\_EN =1h and at least one magnetic channel enabled ## 5.7 Magnetic Characteristics For A1, B1, C1, D1 over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------|--------|--------| | B | | x_y_RANGE = 0b | ±40 | | mT | | B <sub>IN_A1_X_Y</sub> | Linear magnetic range <sup>(1)</sup> | x_y_RANGE = 1b | ±80 | | mT | | D | Linear magnetic range(*) | z_RANGE = 0b | ±40 | | mT | | B <sub>IN_A1_Z</sub> | | z_RANGE = 1b | ±80 | | mT | | CENC | Sensitivity, X, Y, or Z axis | ±40 mT range | 844 | | LSB/mT | | SENS <sub>A1</sub> | Sensitivity, A, Y, or Z axis | ±80 mT range | 425 | | LSB/mT | | SENS <sub>ER_PC_25C_A1</sub> | Sensitivity error, X, Y, Z axis | T <sub>A</sub> = 25°C | ±0.4% | ±2.5% | | | SENS <sub>ER_PC_TEMP_A1</sub> | Sensitivity temperature drift from 25°C value; X, Y, Z axis <sup>(2)</sup> | | ±2.0% | ±4.8% | | | SENS <sub>LER_XY_A1</sub> | Sensitivity linearity error, X, Y-axis | T <sub>A</sub> = 25°C | ±0.10% | | | | SENS <sub>LER_Z_A1</sub> | Sensitivity linearity error, Z axis | T <sub>A</sub> = 25°C | ±0.10% | | | | SENS <sub>MS_XY_A1</sub> | Sensitivity mismatch among X-Y axes | T <sub>A</sub> = 25°C | ±0.40% | ±2.1% | | | SENS <sub>MS_Z_A1</sub> | Sensitivity mismatch among Y-Z, or X-Z axes | T <sub>A</sub> = 25°C | ±0.40% | ±2.0% | | | SENS <sub>MS_DR_XY_A1</sub> | Sensitivity mismatch temperature drift from 25°C value; X-Y axes <sup>(2)</sup> | | ±0.4% | ±2.0% | | | SENS <sub>MS_DR_Z_A1</sub> | Sensitivity mismatch temperature drift from 25°C value; Y-Z, or X-Z axes <sup>(2)</sup> | | ±0.4% | ±5.4% | | | SENS <sub>LDR_A1</sub> | Sensitivity lifetime drift, X, Y, Z axis | T <sub>A</sub> = 25°C | ±1.0% | ±3.74% | | | B <sub>off_A1</sub> | Offset | T <sub>A</sub> = 25°C | ±100 | ±700 | μΤ | | B <sub>off_TC_A1</sub> | Offset temperature drift from –40°C to 25°C <sup>(2)</sup> | | ±1.2 | ±7.85 | μT/°C | | | Offset temperature drift from 25°C to 125°C <sup>(2)</sup> | | ±1.0 | ±5.85 | μT/°C | | B <sub>off_DR_A1</sub> | Offset lifetime drift | T <sub>A</sub> = 25°C | ±100 | | μT | | | | LP_LN = 0b<br>CONV_AVG = 000b | 92 | | μT | | N | RMS (1 sigma) magnetic noise (X or Y-axis) | LP_LN = 1b<br>CONV_AVG = 000b | 82.5 | | μΤ | | N <sub>RMS_XY_A1</sub> | $T_A = 25^{\circ}C$ | LP_LN = 0b<br>CONV_AVG = 101b | 16.75 | | μΤ | | | | LP_LN = 1b<br>CONV_AVG = 101b | 15 | | μΤ | | | | LP_LN = 0b<br>CONV_AVG = 000b | 53 | | μΤ | | N <sub>RMS_Z_A1</sub> | RMS (1 sigma) magnetic noise (Z axis) | LP_LN = 1b<br>CONV_AVG = 000b | 48.8 | | μΤ | | TVRMS_Z_A1 | T <sub>A</sub> = 25°C | LP_LN = 0b<br>CONV_AVG = 101b | 9.4 | | μΤ | | | | LP_LN = 1b<br>CONV_AVG = 101b | 8.6 | | μΤ | | A <sub>ERR_X_Z_101_A1</sub> | X-Z or Y-Z angle error in full 360-degree rotation, 40-mT range, TEMPCO = 0h, $T_A = 25^{\circ}C^{(3)}$ | CONV_AVG = 101b | ±0.4 | ±1.2 | Degree | | A <sub>ERR_X_Y_101_A1</sub> | X-Y angle error in full 360-degree rotation, 80-mT range, TEMPCO = 0h, $T_A = 25^{\circ}C^{(3)}$ | CONV_AVG = 101b | ±0.35 | ±1.1 | Degree | | A <sub>DR_X_Z_101_A1</sub> | X-Z or Y-Z angle temperature drift from 25°C value in full 360-degree rotation; 40-mT range, TEMPCO = 0h <sup>(3)</sup> | CONV_AVG = 101b | ±0.9 | ±2.5 | Degree | over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|------|--------| | A <sub>DR</sub> X Y 101 A1 | X-Y angle temperature drift from 25°C value in full 360-degree rotation; 80-mT range, TEMPCO = 0h <sup>(3)</sup> | CONV_AVG = 101b | | ±0.4 | ±1.2 | Degree | - (1) Use only up to 90% of the linear magnetic range in the application - (2) Temperature drift is specified for full operating temperature range of -40°C to 125°C. Drift at an intermediate temperature can be estimated using the following examples: drift at 85°C = \(((85 25) / (125 25\))) × (drift); similarly, drift at -20°C = \(((25 (-20\))) / (25 (-40\)))) × (drift). - (3) Angle calculation is performed on-axis after calibrating system mechanical errors including magnet tilt and magnet misalignment. ### 5.8 Magnetic Characteristics For A2, B2, C2, D2 over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------|-----------------------------------------------------------------------------------------|-------------------------------|---------|-------|--------| | <b>D</b> | | x_y_RANGE = 0b | ±133 | | mT | | B <sub>IN_A2_X_Y</sub> | (1) | x_y_RANGE = 1b | ±266 | | mT | | D | Linear magnetic range <sup>(1)</sup> | z_RANGE = 0b | ±133 | | mT | | B <sub>IN_A2_Z</sub> | | z_RANGE = 1b | ±266 | | mT | | SENS | Consitivity V V or 7 avia | ±133 mT range | 263 | | LSB/mT | | SENS <sub>A2</sub> | Sensitivity, X, Y, or Z axis | ±266 mT range | 132 | | LSB/mT | | SENS <sub>ER_PC_25C_A2</sub> | Sensitivity error, X, Y, Z axis | T <sub>A</sub> = 25°C | ±0.8% | ±3.3% | | | SENS <sub>ER_PC_TEMP_A2</sub> | Sensitivity temperature drift from 25°C value; X, Y, Z axis <sup>(2)</sup> | | ±3.0% | ±5.5% | | | SENS <sub>LER_XY_A2</sub> | Sensitivity linearity error, X, Y-axis | T <sub>A</sub> = 25°C | ±0.10% | | | | SENS <sub>LER_Z_A2</sub> | Sensitivity linearity error, Z axis | T <sub>A</sub> = 25°C | ±0.10% | | | | SENS <sub>MS_XY_A2</sub> | Sensitivity mismatch among X-Y axes | T <sub>A</sub> = 25°C | ±0.5% | ±2.3% | | | SENS <sub>MS_Z_A2</sub> | Sensitivity mismatch among Y-Z, or X-Z axes | T <sub>A</sub> = 25°C | ±1.50% | ±4.3% | | | SENS <sub>MS_DR_XY_A2</sub> | Sensitivity mismatch temperature drift from 25°C value; X-Y axes <sup>(2)</sup> | | ±0.5% | ±2.0% | | | SENS <sub>MS_DR_Z_A2</sub> | Sensitivity mismatch temperature drift from 25°C value; Y-Z, or X-Z axes <sup>(2)</sup> | | ±4.5% | ±8.0% | | | SENS <sub>LDR_A2</sub> | Sensitivity lifetime drift, X, Y, Z axis | T <sub>A</sub> = 25°C | ±1.5% | ±4.9% | | | B <sub>off_A2</sub> | Offset | T <sub>A</sub> = 25°C | ±100 | ±700 | μΤ | | | Offset temperature drift from -40°C to 25°C value <sup>(2)</sup> | | ±1.2 | ±7.0 | μT/°C | | B <sub>off_TC_A2</sub> | Offset temperature drift from 25°C to 125°C value <sup>(2)</sup> | | ±1.2 | ±6.8 | μT/°C | | B <sub>off_DR_A2</sub> | Offset lifetime drift | T <sub>A</sub> = 25°C | ±100 | | μΤ | | | | LP_LN =0 b<br>CONV_AVG = 000b | 113 | | μΤ | | N <sub>RMS_XY_A2</sub> | RMS (1 sigma) magnetic noise (X or | LP_LN = 1b<br>CONV_AVG = 000b | 105 | | μΤ | | | Y-axis) | LP_LN = 0b<br>CONV_AVG = 101b | 20 | | μТ | | | | LP_LN = 1b<br>CONV_AVG = 101b | 18.6 | | μТ | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------|------|--------| | | | LP_LN = 0b<br>CONV_AVG = 000b | 81.7 | | μΤ | | N | RMS (1 sigma) magnetic noise (Z | LP_LN = 1b<br>CONV_AVG = 000b | 78.4 | | μT | | N <sub>RMS_Z_A2</sub> | axis) | LP_LN = 0b<br>CONV_AVG = 101b | 13.9 | | μT | | | | | 14 | | μΤ | | A <sub>ERR_X_Z_101_A2</sub> | X-Z or Y-Z angle error in full 360-<br>degree rotation; TEMPCO = 0h, $T_A = 25^{\circ}C^{(3)}$ | CONV_AVG = 101b | ±0.25 | ±1.0 | Degree | | A <sub>ERR_X_Y_101_A2</sub> | X-Y angle error in full 360-degree rotation; 133-mT range, TEMPCO = $0h, T_A = 25^{\circ}C^{(3)}$ | CONV_AVG = 101b | ±0.4 | ±1.6 | Degree | | A <sub>DR_X_Z_101_A2</sub> | X-Z or Y-Z angle temperature drift from 25°C value in full 360-degree rotation; 133-mT range, TEMPCO = 0h <sup>(3)</sup> | CONV_AVG = 101b | ±1.6 | ±2.9 | Degree | | A <sub>DR_X_Y_101_A2</sub> | X-Y angle temperature drift from 25°C value in full 360-degree rotation; 133-mT range, TEMPCO = 0h <sup>(3)</sup> | CONV_AVG = 101b | ±0.4 | ±1.4 | Degree | <sup>(1)</sup> Use only up to 90% of the linear magnetic range in the application ### **5.9 Magnetic Temp Compensation Characteristics** over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------|-----------------------------------------|-----------------|---------|-----|------| | тс | | TEMPCO = 00b | 0 | | %/°C | | | Temperature compensation (X, Y, Z-axes) | TEMPCO = 01b | 0.12 | | %/°C | | | | TEMPCO = 10b | 0.03 | | %/°C | | | | TEMPCO = 11b | 0.2 | | %/°C | <sup>(2)</sup> Temperature drift is specified for full operating temperature range of -40°C to 125°C. Drift at an intermediate temperature can be estimated using the following examples: drift at 85°C = \((85 - 25) / (125 - 25\)) \times (drift); similarly, drift at -20°C = \((25 - (-20\))) / (25 - (-40\))) \times (drift). <sup>(3)</sup> Angle calculation is performed on-axis after calibrating system mechanical errors including magnet tilt and magnet misalignment. ### 5.10 I<sup>2</sup>C Interface Timing minimum and maximum specifications are over $-40^{\circ}$ C to 125°C and $V_{CC}$ = 2.3 V to 3.6 V (unless otherwise noted)<sup>(1)</sup> | | | FAST M | ODE | FAST MOD | E PLUS | UNIT | |----------------------|--------------------------------------------------------------------------------------------|--------------------------------------|-----|--------------------------------------|--------|------| | | | MIN | MAX | MIN | MAX | UNIT | | f <sub>(SCL)</sub> | SCL operating frequency | 1 | 400 | 1 | 1000 | kHz | | t <sub>(BUF)</sub> | Bus-free time between STOP and START conditions | 1.3 | | 0.5 | | μs | | t <sub>(SUSTA)</sub> | Repeated START condition setup time | 0.6 | | 0.26 | | μs | | t <sub>(HDSTA)</sub> | Hold time after repeated START condition. After this period, the first clock is generated. | 0 | | 0 | | μs | | t <sub>(SUSTO)</sub> | STOP condition setup time | 0.6 | | 0.26 | | μs | | t <sub>(HDDAT)</sub> | Data hold time <sup>(2)</sup> | 0 | 900 | 0 | 150 | ns | | t <sub>(SUDAT)</sub> | Data setup time | 100 | | 50 | | ns | | t <sub>(LOW)</sub> | SCL clock low period | 1.3 | | 0.5 | | μs | | t <sub>(HIGH)</sub> | SCL clock high period | 0.6 | | 0.26 | | μs | | t <sub>R</sub> | SDA, SCL fall time | 20 | 300 | | 120 | ns | | t <sub>F</sub> | SDA, SCL fall time | 20 x<br>(V <sub>CC</sub> / 5.5<br>V) | 300 | 20 x<br>(V <sub>CC</sub> /<br>5.5 V) | 120 | ns | | $t_{LPF}$ | Glitch suppression filter | 50 | | 50 | | ns | <sup>(1)</sup> The host and device have the same V<sub>CC</sub> value. Values are based on statistical analysis of samples tested during initial release. ### 5.11 Power up Timing over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-----------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------|---------|-----|------| | t <sub>start_power_up</sub> | Time to go to standby mode after $V_{CC}$ supply voltage crossing $V_{CC\_MIN}$ | | 270 | | μs | | t <sub>start_sleep</sub> | Time to go to standby mode from sleep mode <sup>(1)</sup> | | 50 | | μs | | t <sub>start_measure</sub> | Time to go into continuous measure mode from standby mode | | 70 | | μs | | | | CONV_AVG = 000b,<br>OPERATING_MODE =10b,<br>only one channel enabled | 50 | | μs | | t <sub>measure</sub> | Conversion time | CONV_AVG = 101b,<br>OPERATING_MODE =10b,<br>only one channel enabled | 825 | | μs | | t <sub>go_sleep</sub> | Time to go into sleep mode after SCL goes high | | 20 | | μs | <sup>(1)</sup> The device will recognize the I2C communication from a primary only during standby or continuous measure modes. While the device is in sleep mode, a valid secondary address will wake up the device but no acknowledge will be sent to the primary. Start up time need to be considered before addressing the device after wake up. <sup>2)</sup> The maximum t<sub>(HDDAT)</sub> can be 0.9 µs for fast mode, and is less than the maximum t<sub>(VDAT)</sub> by a transition time. ## **5.12 Timing Diagram** Figure 5-1. I2C Timing Diagram ## **5.13 Typical Characteristics** at T<sub>A</sub> = 25°C typical (unless otherwise noted) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## **6 Detailed Description** ### 6.1 Overview The TMAG5173-Q1 IC is based on the Hall-effect technology and precision mixed signal circuitry from Texas Instruments. The output signals (raw X, Y, Z magnetic data and temperature data) are accessible through the $I^2C$ interface. The IC consists of the following functional and building blocks: - The Power Management & Oscillator block contain a low-power oscillator, biasing circuitry, undervoltage detection circuitry, and a fast oscillator. - The sensing and temperature measurement block contains the Hall biasing, Hall sensors with multiplexers, noise filters, integrator circuit, temperature sensor, and the ADC. The Hall-effect sensor data and temperature data are multiplexed through the same ADC. - The Interface block contains the I<sup>2</sup>C control circuitry, ESD protection circuits, and all the I/O circuits. The TMAG5173-Q1 supports multiple I<sup>2</sup>C read frames along with integrated cyclic redundancy check (CRC). ### 6.2 Functional Block Diagram ### **6.3 Feature Description** ### 6.3.1 Magnetic Flux Direction As shown in Figure 6-1, the TMAG5173-Q1 generates positive ADC codes in response to a magnetic north pole in the proximity. Similarly, the TMAG5173-Q1 generates negative ADC codes if magnetic south poles approach from the same directions. Figure 6-1. Direction of Sensitivity ### 6.3.2 Sensor Location Figure 6-2 shows the location of X, Y, Z hall elements inside the TMAG5173-Q1. Figure 6-2. Location of X, Y, Z Hall Elements ### 6.3.3 Interrupt Function The TMAG5173-Q1 supports flexible and configurable interrupt functions through either the $\overline{\text{INT}}$ or the SCL pin. Table 6-1 shows different conversion completion events where result registers and SET\_COUNT bits update, and where the bits do not. Table 6-1. Result Register & SET\_COUNT Update After Conversion Completion | INT_MODE | MODE | I <sup>2</sup> C BUS BUSY, NOT TALKING<br>TO DEVICE | | I <sup>2</sup> C BUS BUSY & TALKING TO DEVICE | | I <sup>2</sup> C BUS NOT BUSY | | |----------|------------------------------------------------------------------|-----------------------------------------------------|----------------------|-----------------------------------------------|----------------------|-------------------------------|----------------------| | INT_MODE | DESCRIPTION | RESULT<br>UPDATE? | SET_COUNT<br>UPDATE? | RESULT<br>UPDATE? | SET_COUNT<br>UPDATE? | RESULT<br>UPDATE? | SET_COUNT<br>UPDATE? | | 000b | No interrupt | Yes | Yes | No | No | Yes | Yes | | 001b | Interrupt<br>through INT | Yes | Yes | No | No | Yes | Yes | | 010b | Interrupt<br>through INT<br>except when<br>I <sup>2</sup> C busy | Yes | Yes | No | No | Yes | Yes | | 011b | Interrupt<br>through SCL | Yes | Yes | No | No | Yes | Yes | | 100b | Interrupt<br>through SCL<br>except when<br>I <sup>2</sup> C busy | No | No | No | No | Yes | Yes | #### Note TI does not recommend sharing the same $I^2C$ bus with multiple secondary devices when using the SCL pin for interrupt function. The SCL interrupt can corrupt transactions with other secondary devices if present in the same $I^2C$ bus. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ### 6.3.3.1 Interrupt Through SCL Figure 6-3 shows an example for interrupt function through the SCL pin with the device programmed to generate interrupt at magnetic threshold cross event. When the magnetic threshold cross is detected, the device asserts a fixed width interrupt signal through the SCL pin. Figure 6-3. Interrupt Through SCL ### 6.3.3.2 Fixed Width Interrupt Through INT Figure 6-4 shows an example for fixed-width interrupt function through the INT pin. The device is programmed to generate interrupt at magnetic threshold cross event. The INT STATE register bit is set 1b. When the magnetic threshold cross is detected, the device asserts a fixed width interrupt signal through the $\overline{\text{INT}}$ pin. Figure 6-4. Fixed Width Interrupt Through INT #### 6.3.3.3 Latched Interrupt Through INT Figure 6-5 shows an example for latched interrupt function through the INT pin. The device is programmed to generate interrupt at magnetic threshold cross event. The INT\_STATE register bit is set 0b. When the magnetic threshold cross is detected, the device asserts a latched interrupt signal through the INT pin. The latched interrupt is cleared only after the device receives a valid address through the SCL line. Figure 6-5. Latched Interrupt Through INT ### 6.3.4 Device I<sup>2</sup>C Address Table 6-2 shows the default factory programmed I<sup>2</sup>C addresses of the TMAG5173-Q1. The device needs to be addressed with the factory default I<sup>2</sup>C address after power up. If required, a primary can assign a new I<sup>2</sup>C address through the I2C ADDRESS register bits after power up. **MAGNETIC** I<sup>2</sup>C READ ADDRESS (8-I<sup>2</sup>C ADDRESS (7 MSB BITS) | I<sup>2</sup>C WRITE ADDRESS (8-BIT) **DEVICE VERSION** RANGE BIT) TMAG5173A1 35h 6Ah 6Bh TMAG5173B1 22h 44h 45h ±40 mT, ±80 mT TMAG5173C1 78h F0h F1h TMAG5173D1 44h 88h 89h TMAG5173A2 35h 6Ah 6Bh TMAG5173B2 22h 44h 45h ±133 mT, ±266 mT TMAG5173C2 78h F0h F1h TMAG5173D2 44h 89h 88h Table 6-2. I<sup>2</sup>C Default Address ### 6.3.5 Magnetic Range Selection Table 6-3 shows the magnetic range selection for the TMAG5173-Q1 device. The X, Y, and Z axes range can be selected with the X\_Y\_RANGE and Z\_RANGE register bits. **Table 6-3. Magnetic Range Selection** | | RANGE REGISTER SETTING | TMAG5173A1 | TMAG5173A2 | COMMENT | |-----------------|------------------------|------------|------------|------------------------| | X. Y Axis Field | X_Y_RANGE = 0b | ±40 mT | ±133 mT | | | A, I Axis Field | X_Y_RANGE = 1b | ±80 mT | ±266 mT | Better SNR performance | | Z Axis Field | Z_RANGE = 0b | ±40 mT | ±133 mT | | | Z AXIS FIEIU | Z_RANGE = 1b | ±80 mT | ±266 mT | Better SNR performance | ### 6.3.6 Update Rate Settings The TMAG5173-Q1 offers multiple update rates to offer design flexibility to system designers. The different update rates can be selected with the CONV\_AVG register bits. Table 6-4 shows different update rate settings for the TMAG5173-Q1. Table 6-4. Update Rate Settings | Table 0-4. Opdate Nate Settings | | | | | | | |---------------------------------|------------------|-------------|-----------|------------|---------------------|--| | OPERATING | REGISTER SETTING | UPDATE RATE | | | COMMENT | | | MODE | REGISTER SETTING | SINGLE AXIS | TWO AXES | THREE AXES | COMMENT | | | X, Y, Z Axis | CONV_AVG = 000b | 20.0 kSPS | 13.3 kSPS | 10.0 kSPS | Fastest update rate | | | X, Y, Z Axis | CONV_AVG = 001b | 13.3 kSPS | 8.0 kSPS | 5.7 kSPS | | | | X, Y, Z Axis | CONV_AVG = 010b | 8.0 kSPS | 4.4 kSPS | 3.1 kSPS | | | | X, Y, Z Axis | CONV_AVG = 011b | 4.4 kSPS | 2.4 kSPS | 1.6 kSPS | | | | X, Y, Z Axis | CONV_AVG = 100b | 2.4 kSPS | 1.2 kSPS | 0.8 kSPS | | | | X, Y, Z Axis | CONV_AVG = 101b | 1.2 kSPS | 0.6 kSPS | 0.4 kSPS | Best SNR case | | #### 6.4 Device Functional Modes The TMAG5173-Q1 supports multiple functional modes for wide array of applications as explained in Figure 6-6. A specific functional mode is selected by setting the corresponding value in the OPERATING\_MODE register bits. The device starts powering up after $V_{CC}$ supply crosses the minimum threshold as specified in the Recommended Operating Conditions (ROC) table. ### 6.4.1 Standby (Trigger) Mode The TMAG5173-Q1 goes to standby mode after power up. During this mode the digital circuitry and oscillators are on and the device is ready to accept commands from the microcontroller. Based off the commands the device can start a new conversion, go to power saving mode, or the start data transfer through $I^2C$ interface. A new conversion can be triggered through $I^2C$ command or through $\overline{INT}$ pin. In this mode the device retains the immediate past conversion result data in the corresponding result registers. The time for the device to go from power up to standby mode is listed as $T_{\text{start\_power\_up}}$ in the *Power up Timing* table. The $\overline{INT}$ pin can be used to a trigger a new conversion or generate interrupt for the microcontroller. TI does not recommend to use both functions through $\overline{INT}$ pin simultaneously. ### 6.4.2 Sleep Mode The TMAG5173-Q1 supports an ultra-low power sleep mode where the device can retain the critical user configuration settings. In this mode the device does not retain the conversion result data. A microcontroller can wake up the device from sleep mode to standby mode through $I^2C$ communications or the $\overline{INT}$ pin. The time for the device to go from sleep mode to standby mode is listed as $T_{\text{start sleep}}$ in the *Power up Timing* table. ### 6.4.3 Wake-up and Sleep (W&S) Mode In this mode the TMAG5173-Q1 can be configured to go to sleep and wake up at a certain interval, and measure sensor data based off the SLEEPTIME register bits setting. The device can be set to generate an interrupt through the INT\_CONFIG\_1 register. When the conversion is complete and the interrupt condition is met, the TMAG5173-Q1 exits the W&S mode and enters standby mode. The last measured data is stored in the corresponding result registers before the device enters standby mode. If the interrupt condition is not met, the device continues in W&S mode to wake up and measure data at the specified interval. A primary can wake up the TMAG5173-Q1 at any time during W&S mode through $I^2C$ bus or $\overline{INT}$ pin. The result interrupt function is not available during W&S mode. The time for the device to go from W&S mode to standby mode is listed as $T_{\text{start sleep}}$ in the *Power up Timing* table. #### 6.4.4 Continuous Measure Mode In this mode the TMAG5173-Q1 continuously measures the sensor data per SENSOR\_CONFIG & DEVICE\_CONFIG register settings. In this mode the result registers can be accessed through the $I^2C$ lines. The time for the device to go from standby mode to continuous measure mode is listed as $T_{\text{start\_measure}}$ in the *Power up Timing* table. Figure 6-6. TMAG5173-Q1 Operating Modes Figure 6-6 shows TMAG5173-Q1 operating modes and time references to transition from one mode to another. #### **Table 6-5. Operating Modes** | OPERATING MODE | DEVICE FUNCTION | ACCESS TO USER<br>REGISTERS | RETAIN USER<br>CONFIGURATION | |-------------------------|-------------------------------------------------------------------------------------|-----------------------------|------------------------------| | Continuous measure mode | Continuously measures the X, Y, Z axes or temperature data | Yes | Yes | | Standby mode | Device is ready to accept I <sup>2</sup> C commands and start active conversion | Yes | Yes | | Wake-up and Sleep Mode | Wakes up at a certain interval to measure the X, Y, Z axes or temperature data | No | Yes | | Sleep mode | Device retains key configuration settings, but does not retain the measurement data | No | Yes | ### 6.5 Programming ### 6.5.1 I<sup>2</sup>C Interface The TMAG5173-Q1 offers I<sup>2</sup>C interface, a two-wire interface to connect low-speed devices like microcontrollers, A/D and D/A converters, I/O interfaces and other similar peripherals in embedded systems. #### 6.5.1.1 SCL The SCL is the clock line used to synchronize all data transfers over the I<sup>2</sup>C bus. #### 6.5.1.2 SDA SDA is the bidirectional data line for the I<sup>2</sup>C interface. #### 6.5.1.3 I<sup>2</sup>C Read/Write The TMAG5173-Q1 supports multiple I<sup>2</sup>C read and write frames targeting different applications. I2C\_RD and CRC\_EN bits offers multiple read frames to optimize the read time, data resolution, and data integrity for a select application. #### 6.5.1.3.1 Standard I<sup>2</sup>C Write Figure 6-7 shows an example of standard I<sup>2</sup>C two byte write command supported by TMAG5173-Q1. The starting byte contains 7-bit secondary device address and a 0 at the R/W command bit. The MSB of the second byte contains the conversion trigger bit. Write 1 at this trigger bit to start a new conversion after the register address decoding is completed. The seven LSB bits of the second byte contains the starting register address for the write command. After the two command bytes, the primary device starts to send the data to be written at the corresponding register address. Each successive write byte sends the data for the successive register address in the secondary device. Figure 6-7. Standard I<sup>2</sup>C Write #### 6.5.1.3.2 General Call Write Figure 6-8 shows an example of the general call I<sup>2</sup>C write command supported by the TMAG5173-Q1. This command is useful to configure multiple I<sup>2</sup>C devices in a I<sup>2</sup>C bus simultaneously. The starting byte contains 8-bit 0s. The MSB of the second byte contains the conversion trigger bit. Write a 1 at this trigger bit to start a new conversion after the register address decoding is completed. The seven LSBs of the second byte contains the starting register address for the write command. After the two command bytes, the primary device starts to send the data to be written at the corresponding register address of all the secondary devices in the I<sup>2</sup>C bus. Each successive write byte sends the data for the successive register address in the secondary devices. Figure 6-8. General Call I<sup>2</sup>C Write Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback #### 6.5.1.3.3 Standard 3-Byte I2C Read Figure 6-9 and Figure 6-10 show examples of standard $I^2C$ three byte read command supported by the TMAG5173-Q1. The starting byte contains 7-bit secondary device address and the R/ $\overline{W}$ command bit 0. The MSB of the second byte contains the conversion trigger command bit. Write 1 at this trigger bit to start a new conversion after the register address decoding is completed. The seven LSB bits of the second byte contains the starting register address for the write command. After receiving ACK signal from secondary, the primary sends the secondary address again with R/ $\overline{W}$ command bit as 1. The secondary starts to send the corresponding register data. The secondary sends a successive register data with each successive ACK from the primary. If CRC is enabled, the secondary sends the fifth CRC byte based off the CRC calculation of immediate past four register bytes. Figure 6-10. Standard 3-Byte I<sup>2</sup>C Read With CRC Enabled, CRC\_EN = 1b #### 6.5.1.3.4 1-Byte I2C Read Command for 16-Bit Data Figure 6-11 and Figure 6-12 show examples of 1-byte I<sup>2</sup>C read command supported by the TMAG5173-Q1. Select I2C\_RD =01b to enable this mode. The command byte contains 7-bit secondary device address and a 1 at the R/W bit. In this mode, per MAG\_CH\_EN and T\_CH\_EN bits setting, the device sends 16-bit data of the enabled channels and the CONV\_STATUS register data byte. If CRC is enabled, the device sends an additional CRC byte based off the CRC calculation of the command byte and the data sent in the current packet. When multiple channels are enabled, the sent data follows the T, X, Y, and Z sequence in the successive data bytes. Figure 6-12. 1-Byte I<sup>2</sup>C Read Command for 16-Bit Data With CRC Enabled, CRC\_EN = 1b Product Folder Links: TMAG5173-Q1 Three Axes Measurement Example, TYZ #### Note In the 1-byte read command for 16-bit data only up to three channels data can be sent when CRC is enabled. This restriction does not apply if CRC is disabled. #### 6.5.1.3.5 1-Byte I<sup>2</sup>C Read Command for 8-Bit Data Figure 6-13 and Figure 6-14 show examples of 1-byte $I^2C$ read command supported by the TMAG5173-Q1. Select $I2C\_RD$ =10b to enable this mode. The command byte contains 7-bit secondary device address and a 1 at the $R/\overline{W}$ bit. In this mode, per MAG\_CH\_EN and T\_CH\_EN bits setting, the device sends 8-bit data of the enabled channels and the CONV\_STATUS register data byte. If CRC is enabled, the device sends an additional CRC byte based off the CRC calculation of the command byte and the data sent in the current packet. When multiple channels are enabled, the sent data follows the T, X, Y, and Z sequence in the successive data bytes. Figure 6-13. 1-Byte I<sup>2</sup>C Read Command for 8-Bit Data With CRC Disabled, CRC\_EN = 0b All Sensors Measurement Example, TXYZ Figure 6-14. 1-Byte I<sup>2</sup>C Read Command for 8-Bit Data With CRC Enabled, CRC\_EN = 1b #### Note In the 1-byte read command for 8-bit data any combinations of channels can be sent without restrictions. #### 6.5.1.3.6 I<sup>2</sup>C Read CRC The TMAG5173-Q1 supports optional CRC during $I^2C$ read. The CRC can be enabled through the CRC\_EN register bit. The CRC is performed on a data string that is determined by the $I^2C$ read type. The CRC information is sent as a single byte after the data bytes. The code is generated by the polynomial $x^8 + x^2 + x + 1$ . Initial CRC bits are FFh. The following equations can be employed to calculate CRC: The following examples show calculated CRC byte based off various input data: I2C Data 00h : CRC = F3h I2C Data FFh : CRC = 00h I2C Data 80h : CRC = 7Ah I2C Data 4Ch: CRC = 10h I2C Data E0h : CRC = 5Dh I2C Data 00000000h : CRC = D1h I2C Data FFFFFFFFh: CRC = 0Fh #### 6.5.2 Data Definition #### 6.5.2.1 Magnetic Sensor Data The X, Y, and Z magnetic sensor data are stored in x MSB RESULT and x LSB RESULT registers. Figure 6-15 shows that each sensor output stored in a 16-bit 2's complement format in two 8-bit registers. The data can be retrieved as 16-bit format combining both MSB and LSB registers, or as 8-bit format through the MSB register. When Conv AVG = 0h, the ADC output loads the 12 MSB bits of the 16-bit result along with four LSBs as zeros. When Conv AVG $\neq$ 0h, all 16 bits are used to store the results. Figure 6-15. Magnetic Sensor Data Definition The LSB size for each magnetic range is: 40mT: 844 LSB/mT 80mT: 425 LSB/mT 133mT: 263 LSB/mT 266mT: 132 LSB/mT Table 6-6. 16-bit X, Y, Z Magnetic Sensor Data Format. Three decimal places are shown. | | Magnetic Field (mT) | | | x_CH_RESULT | | |---------------|---------------------|-------------------|-------------------|---------------------|-------| | Range = 40 mT | Range = 80 mT | Range = 133<br>mT | Range = 266<br>mT | BINARY | HEX | | -38.824 | -77.101 | -124.593 | -248.242 | 1000 0000 0000 0000 | 8000h | | -19.412 | -38.551 | -62.297 | -124.121 | 1100 0000 0000 0000 | C000h | | -0.001 | -0.002 | -0.004 | -0.008 | 1111 1111 1111 1111 | FFFFh | | 0 | 0 | 0 | 0 | 0000 0000 0000 0000 | 0000h | | 0.001 | 0.002 | 0.004 | 0.008 | 0000 0000 0000 0001 | 0001h | | 19.412 | 38.551 | 62.297 | 124.121 | 0100 0000 0000 0000 | 4000h | | 38.823 | 77.099 | 124.589 | 248.235 | 0111 1111 1111 1111 | 7FFFh | #### 6.5.2.2 Temperature Sensor Data The TMAG5173-Q1 measures temperature from -40°C to 170°C. The T\_MSB\_RESULT and T\_LSB\_RESULT registers store the temperature sensor data. Figure 6-16 shows the sensor output stored in a 16-bit 2's complement format in two 8-bit registers. The data can be retrieved as 16-bit format combining both MSB and LSB registers, or as 8-bit format through the MSB register. Figure 6-16. Temperature Sensor Data Definition Use Equation 10 to calculate the measured temperature in degree Celsius for 16-bit data, and use Equation 11 to calculate the measured temperature for 8-bit data. $$T = T_{SENS\_T0} + \frac{T_{ADC\_T} - T_{ADC\_T0}}{T_{ADC\_RES}}$$ (10) $$T = T_{SENS\_T0} + \frac{256 \times \left(T_{ADC\_T} - \frac{T_{ADC\_T0}}{256}\right)}{T_{ADC\_RES}}$$ (11) #### where - · T is the measured temperature in degree Celsius - T<sub>SENS\_T0</sub> as listed in the *Electrical Characteristics* table - T<sub>ADC RES</sub> is the change in ADC code per degree Celsius - T<sub>ADC</sub> T<sub>0</sub> as listed in the Electrical Characteristics table - T<sub>ADC T</sub> is the measured ADC code for temperature T Table 6-7. 16-Bit Temperature Data Format (Two Decimal Places Shown) | · · · · · · · · · · · · · · · · · · · | | | | | | |---------------------------------------|---------------------|-------|--|--|--| | TEMPERATURE | TEMP_RESULT | | | | | | (°C) | BINARY | HEX | | | | | -40 | 0011 0101 1010 1010 | 35AAh | | | | | -25 | 0011 1001 0001 0000 | 3910h | | | | | 0 | 0011 1110 1011 1010 | 3EBAh | | | | | 25 | 0100 0100 0110 0100 | 4464h | | | | | 25.02 | 0100 0100 0110 0101 | 4465h | | | | | 85 | 0101 0001 1111 1100 | 51FCh | | | | | 125 | 0101 1011 0000 1100 | 5B0Ch | | | | #### 6.5.2.3 Angle and Magnitude Data Definition The TMAG5173-Q1 calculates the angle from a pair of magnetic axes based off the ANGLE\_EN register bits setting. Figure 6-17 shows the angle information stored in the ANGLE\_RESULT\_MSB and ANGLE\_RESULT\_LSB registers. Bits D04 to D12 store angle integer value from 0 to 360 degree. Bits D00 to D03 store fractional angle value. The three MSBs are always populated as b000. For example: a 354.50 degree angle is populated as 0001 0110 0010 1000b and a 17.25 degree angle is populated as 000 0001 0001 0100b. Figure 6-17. Angle Data Definition Table 6-8. 13-Bit Angle Data Format | ANGLE (°) | ANGLE_RESULT[12:0] | | | | | |-----------|--------------------|-------|--|--|--| | ANGLE ( ) | BINARY | HEX | | | | | 0 | 0 0000 0000 0000 | 000h | | | | | 0.0625 | 0 0000 0000 0001 | 001h | | | | | 90 | 0 0101 1010 0000 | 5A0h | | | | | 180 | 0 1011 0100 0000 | B40h | | | | | 270 | 1 0000 1110 0000 | 10E0h | | | | | 360 | 1 0110 1000 0000 | 1680h | | | | During the angle calculation, use Equation 12 to calculate the resultant vector magnitude. $$M = \sqrt{MADC_{Ch1}^2 + MADC_{Ch2}^2}$$ (12) where • MADC<sub>Ch1</sub>, MADC<sub>Ch2</sub> are the ADC codes of the two magnetic channels selected for the angle calculation. Figure 6-18 shows the magnitude value stored in the MAGNITUDE RESULT register. For on-axis angular measurement the magnitude value should remain constant across the full 360° measurement. During the angle calculation, the MAGNITUDE RESULT register stores the resultant vector magnitude. MAGNITUDE RESULT is an unsigned 8-bit value with a LSB size that depends on the range of the device. 40 mT: 3.296875LSB/mT 80 mT: 1.66015625LSB/mT 133 mT: 1.02735375LSB/mT 266 mT: 0.515625LSB/mT Table 6-9. 8-Bit Magnitude Data Format (Only Three Decimal Places Shown) | | Magnitu | ıde (mT) | MAGNITUDE_RES | SULT[7:0] | | |---------------|---------------|----------------|----------------|-----------|-----| | Range = 40 mT | Range = 80 mT | Range = 133 mT | Range = 266 mT | BINARY | HEX | | 0 | 0 | 0 | 0 | 0000 0000 | 00h | | Table 6-9. 8-Bit Magnitude Data Format | Only | / Three Decimal | <b>Places</b> | Shown) | (continued) | |----------------------------------------|------|-----------------|---------------|--------|-------------| | | | | | | | | | Magnitu | ıde (mT) | MAGNITUDE_RES | SULT[7:0] | | |---------------|---------------|----------------|----------------|-----------|-----| | Range = 40 mT | Range = 80 mT | Range = 133 mT | Range = 266 mT | BINARY | HEX | | 0.303 | 0.602 | 0.973 | 1.939 | 0000 0001 | 01h | | 4.550 | 9.035 | 14.601 | 29.091 | 0000 1111 | 0Fh | | 32.152 | 63.849 | 103.179 | 205.576 | 1010 1010 | 6Ah | | 54.900 | 109.026 | 176.183 | 351.030 | 1011 0101 | B5h | Figure 6-18. Magnitude Result Data Definition ### 6.5.2.4 Magnetic Sensor Offset Correction The TMAG5173-Q1 enables offset correction for a pair of magnetic axes (see Figure 6-19). The MAG\_OFFSET\_CONFIG\_1 and MAG\_OFFSET\_CONFIG\_2 registers store the offset values to be corrected in 2's complement data format. As an example, if the uncorrected waveform for a particular axis has a value that is +2mT too high, enter the offset correction value of -2mT in the corresponding offset correction register. The selection and order of the sensors are defined in the ANGLE\_EN register bits setting. The default value of these offset correction registers are set as zero. Figure 6-19. Magnetic Sensor Data Offset Correction The offset correction is stored in 8-bit 2's complement format, with the LSB size defined by the magnetic range: 40mT: 52.75LSB/mT 80mT: 26.5625LSB/mT 133mT: 16.4375LSB/mT 266mT: 8.25LSB/mT Table 6-10. 8-Bit Magnetic Sensor Offset Correction Data Format (Two Decimal Places Shown) | | Magnetic C | Offset (mT) | MAG_OFFSET_COM | NFIG_x[7:0] | | |---------------|---------------|-------------------|-------------------|-------------|-----| | Range = 40 mT | Range = 80 mT | Range = 133<br>mT | Range = 266<br>mT | BINARY | HEX | | -2.43 | -4.82 | -7.79 | -15.52 | 1000 0000 | 80h | | -1.02 | -2.03 | -3.29 | -6.55 | 1100 1010 | 4Ah | | -0.02 | -0.04 | -0.06 | -0.12 | 1111 1111 | FFh | | 0 | 0 | 0 | 0 | 0000 0000 | 00h | | 0.02 | 0.04 | 0.06 | 0.12 | 0000 0001 | 01h | | 1.02 | 2.03 | 3.29 | 6.55 | 0011 0110 | 36h | | 2.41 | 4.78 | 7.73 | 15.39 | 0111 1111 | 7Fh | ### 6.6 TMAG5173-Q1 Registers Table 6-11 lists the memory-mapped registers for the TMAG5173-Q1 registers. All register offset addresses not listed in Table 6-11 should be considered as reserved locations and the register contents should not be modified. Table 6-11 TMAG5173-O1 Registers | Offset | Acronym | Register Name | Section | |--------|---------------------|----------------------------------|----------------| | 0h | DEVICE_CONFIG_1 | Configure Device Operation Modes | Section 6.6.1 | | 1h | DEVICE_CONFIG_2 | Configure Device Operation Modes | Section 6.6.2 | | 2h | SENSOR_CONFIG_1 | Sensor Device Operation Modes | Section 6.6.3 | | 3h | SENSOR_CONFIG_2 | Sensor Device Operation Modes | Section 6.6.4 | | 4h | X_THR_CONFIG | X Threshold Configuration | Section 6.6.5 | | 5h | Y_THR_CONFIG | Y Threshold Configuration | Section 6.6.6 | | 6h | Z_THR_CONFIG | Z Threshold Configuration | Section 6.6.7 | | 7h | T_CONFIG | Temp Sensor Configuration | Section 6.6.8 | | 8h | INT_CONFIG_1 | Configure Device Operation Modes | Section 6.6.9 | | 9h | MAG_GAIN_CONFIG | Configure Device Operation Modes | Section 6.6.10 | | Ah | MAG_OFFSET_CONFIG_1 | Configure Device Operation Modes | Section 6.6.11 | | Bh | MAG_OFFSET_CONFIG_2 | Configure Device Operation Modes | Section 6.6.12 | | Ch | I2C_ADDRESS | I2C Address Register | Section 6.6.13 | | Dh | DEVICE_ID | ID for the device die | Section 6.6.14 | | Eh | MANUFACTURER_ID_LSB | Manufacturer ID lower byte | Section 6.6.15 | | Fh | MANUFACTURER_ID_MSB | Manufacturer ID upper byte | Section 6.6.16 | | 10h | T_MSB_RESULT | Conversion Result Register | Section 6.6.17 | | 11h | T_LSB_RESULT | Conversion Result Register | Section 6.6.18 | | 12h | X_MSB_RESULT | Conversion Result Register | Section 6.6.19 | | 13h | X_LSB_RESULT | Conversion Result Register | Section 6.6.20 | | 14h | Y_MSB_RESULT | Conversion Result Register | Section 6.6.21 | | 15h | Y_LSB_RESULT | Conversion Result Register | Section 6.6.22 | | 16h | Z_MSB_RESULT | Conversion Result Register | Section 6.6.23 | | 17h | Z_LSB_RESULT | Conversion Result Register | Section 6.6.24 | | 18h | CONV_STATUS | Conversion Satus Register | Section 6.6.25 | | 19h | ANGLE_RESULT_MSB | Conversion Result Register | Section 6.6.26 | | 1Ah | ANGLE_RESULT_LSB | Conversion Result Register | Section 6.6.27 | | 1Bh | MAGNITUDE_RESULT | Conversion Result Register | Section 6.6.28 | Table 6-11. TMAG5173-Q1 Registers (continued) | Offset | Acronym | Register Name | Section | |--------|---------------|-----------------------------|----------------| | 1Ch | DEVICE_STATUS | Device_Diag Status Register | Section 6.6.29 | Complex bit access types are encoded to fit into small table cells. Table 6-12 shows the codes that are used for access types in this section. Table 6-12. TMAG5173-Q1 Access Type Codes | 14510 C 12. 11 100110 Q. 7.100000 1, po 00400 | | | | | | | |-----------------------------------------------|--------------|---------------------------------------------------|--|--|--|--| | Access Type | Code | Description | | | | | | Read Type | | | | | | | | R | R | Read | | | | | | Write Type | | | | | | | | W | W | Write | | | | | | W1CP | W<br>1C<br>P | Write<br>1 to clear<br>Requires privileged access | | | | | | Reset or Default Value | | | | | | | | -n | | Value after reset or the default value | | | | | ### 6.6.1 DEVICE\_CONFIG\_1 Register (Offset = 0h) [Reset = 00h] DEVICE\_CONFIG\_1 is shown in Table 6-13. Return to the Summary Table. Table 6-13. DEVICE\_CONFIG\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CRC_EN | R/W | 0h | Enables I2C CRC byte to be sent. 0h = CRC disabled 1h = CRC enabled | | 6-5 | MAG_TEMPCO | R/W | Oh | Temperature coefficient of the magnet. 0h = 0 %/°C (No temperature compensation) 1h = 0.12 %/°C (NdBFe) 2h = 0.03 %/°C (SmCo) 3h = 0.20 %/°C (Ceramic) | | 4-2 | CONV_AVG | R/W | Oh | Enables additional sampling of the sensor data to reduce the noise effect (or to increase resolution). 0h = 1x average, 10.0-kSPS (3-axes) or 20-kSPS (1 axis) 1h = 2x average, 5.7-kSPS (3-axes) or 13.3-kSPS (1 axis) 2h = 4x average, 3.1-kSPS (3-axes) or 8.0-kSPS (1 axis) 3h = 8x average, 1.6-kSPS (3-axes) or 4.4-kSPS (1 axis) 4h = 16x average, 0.8-kSPS (3-axes) or 2.4-kSPS (1 axis) 5h = 32x average, 0.4-kSPS (3-axes) or 1.2-kSPS (1 axis) | | 1-0 | I2C_RD | R/W | 0h | Defines the I2C read mode. 0h = Standard I2C 3-byte read command 1h = 1-byte I2C read command for 16bit sensor data and conversion status 2h = 1-byte I2C read command for 8 bit sensor MSB data and conversion status 3h = Reserved | ### 6.6.2 DEVICE\_CONFIG\_2 Register (Offset = 1h) [Reset = 00h] DEVICE\_CONFIG\_2 is shown in Table 6-14. Return to the Summary Table. ### Table 6-14. DEVICE\_CONFIG\_2 Register Field Descriptions | Bit | Field | | Reset | Description | |-----|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1.000 | Туре | | • | | 7-5 | THR_HYST | R/W | Oh | Select threshold band for the interrupt function, or hysteresis for the switch function. As an example, with 40-mT range the threshold band or hysteresis value, when THR_HYST set at 2h, ((40/(2 <sup>11</sup> ))*8 = 0.156 mT. Oh = Takes the 2's complement value of each x_THR_CONFIG register to create a magnetic threshold of the corresponding axis 1h = Takes the 7 LSB bits of the x_THR_CONFIG register to create two opposite magnetic thresholds (one north, and another south) of equal magnitude. 2h = 8 LSB threshold band, 12 bit resolution 3h = 16 LSB threshold band, 12 bit resolution 4h = 32 LSB threshold, band 12 bit resolution 5h = 64 LSB threshold band, 12 bit resolution 6h = 128 LSB threshold band, 12 bit resolution 7h = 256 LSB threshold band, 12 bit resolution | | 4 | LP_LN | R/W | 0h | Selects the modes between low active current or low-noise modes. 0h = Low active current mode 1h = Low noise mode | | 3 | I2C_GLITCH_FILTER | R/W | 0h | I2C glitch filter. 0h = Glitch filter on 1h = Glitch filter off | | 2 | TRIGGER_MODE | R/W | 0h | Selects a condition which initiates a single conversion based off already configured registers. A running conversion completes before executing a trigger. Redundant triggers are ignored. TRIGGER_MODE is available only during the mode explicitly mentioned in OPERATING_MODE. 0h = Conversion starts at I2C command bits, default 1h = Conversion starts through a trigger signal at the INT pin | | 1-0 | OPERATING_MODE | R/W | Oh | Selects the device operating mode. 0h = Standby mode (starts new conversion at trigger event) 1h = Sleep mode 2h = Continuous measure mode 3h = Wake-up and sleep mode (W&S mode) | ## 6.6.3 SENSOR\_CONFIG\_1 Register (Offset = 2h) [Reset = 00h] SENSOR\_CONFIG\_1 is shown in Table 6-15. Return to the Summary Table. ### Table 6-15. SENSOR\_CONFIG\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | MAG_CH_EN | R/W | Oh | Enables data acquisition of the magnetic channel(s). 0h = All magnetic channels of off, default 1h = X channel enabled 2h = Y channel enabled 3h = X, Y channel enabled 4h = Z channel enabled 5h = Z, X channel enabled 6h = Y, Z channel enabled 7h = X, Y, Z channel enabled 8h = XYX channel enabled 9h = YXY channel enabled Ah = YZY channel enabled Bh = XZX channel enabled Ch = X, Y, Z with positive AFE diagnostic check Dh = X, Y, Z with negative AFE diagnostic check Eh = Hall resistance check + ADC check Fh = Hall offset check + ADC check | Table 6-15, SENSOR CONFIG 1 Register Field Descriptions (continued) | | Table 0-13. 3EN3ON_CONTIG_1 Register Field Descriptions (continued) | | | | | | | | |-----|---------------------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 3-0 | SLEEPTIME | R/W | Oh | Selects the time spent in low power mode between conversions when OPERATING_MODE=11b 0h = 1ms 1h = 5ms 2h = 10ms 3h = 15ms 4h = 20ms 5h = 30ms 6h = 50ms 7h = 100ms 8h = 500ms 9h = 1000ms Ah = 2000ms Bh = 5000ms Ch = 20000ms | | | | | | | | | | Ch = 20000ms | | | | | | | | | | | | | | | ## 6.6.4 SENSOR\_CONFIG\_2 Register (Offset = 3h) [Reset = 00h] SENSOR\_CONFIG\_2 is shown in Table 6-16. Return to the Summary Table. Table 6-16. SENSOR\_CONFIG\_2 Register Field Descriptions | | Table 6-16. SENSON_CONFIG_2 Register Field Descriptions | | | | | | |-----|---------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Type | Reset | Description | | | | 7 | RESERVED | R | 0h | Reserved | | | | 6 | THRX_COUNT | R/W | Oh | Number of threshold crossings before the interrupt is asserted. 0h = 1 threshold crossing 1h = 4 threshold crossing | | | | 5 | MAG_THR_DIR | R/W | 0h | Selects the direction of threshold check. This bit is ignored when THR_HYST > 001b. Oh = sets interrupt for field above the threshold 1h = sets interrupt for field below the threshold | | | | 4 | MAG_GAIN_CH | R/W | 0h | Selects the axis for magnitude gain correction value entered in MAG_GAIN_CONFIG register. 0h = 1st channel is selected for gain adjustment 1h = 2nd channel is selected for gain adjustment | | | | 3-2 | ANGLE_EN | R/W | 0h | Enables angle calculation, magnetic gain, and offset corrections between two selected magnetic channels. Oh = No angle calculation, magnitude gain, and offset correction enabled 1h = X 1st, Y 2nd 2h = Y 1st, Z 2nd 3h = X 1st, Z 2nd | | | | 1 | X_Y_RANGE | R/W | Oh | Select the X and Y axes magnetic range from 2 different options. 0h = ±40mT (TMAG5173A1) or ±133mT (TMAG5173A2), default 1h = ±80mT (TMAG5173A1) or ±266mT (TMAG5173A2) | | | | 0 | Z_RANGE | R/W | Oh | Select the Z axis magnetic range from 2 different options. 0h = ±40mT (TMAG5173A1) or ±133mT (TMAG5173A2), default 1h = ±80mT (TMAG5173A1) or ±266mT (TMAG5173A2) | | | ## 6.6.5 X\_THR\_CONFIG Register (Offset = 4h) [Reset = 00h] X\_THR\_CONFIG is shown in Table 6-17. Return to the Summary Table. ## Table 6-17. X\_THR\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | X_THR_CONFIG | R/W | Oh | 8-bit, 2's complement X axis threshold code for limit check. The range of possible threshold entrees can be from -128 to 127. The threshold value in mT is calculated for A1 as (40(1+X_Y_RANGE)/128)*X_THR_CONFIG, for A2 as (133(1+X_Y_RANGE)/128)*X_THR_CONFIG. Default 0h means no threshold comparison. | ## 6.6.6 Y\_THR\_CONFIG Register (Offset = 5h) [Reset = 00h] Y\_THR\_CONFIG is shown in Table 6-18. Return to the Summary Table. ### Table 6-18. Y\_THR\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Y_THR_CONFIG | R/W | 0h | 8-bit, 2's complement Y axis threshold code for limit check. The range of possible threshold entrees can be from -128 to 127. The threshold value in mT is calculated for A1 as (40(1+X_Y_RANGE)/128)*Y_THR_CONFIG, for A2 as (133(1+X_Y_RANGE)/128)*Y_THR_CONFIG. Default 0h means no threshold comparison. | ### 6.6.7 Z\_THR\_CONFIG Register (Offset = 6h) [Reset = 00h] Z\_THR\_CONFIG is shown in Table 6-19. Return to the Summary Table. ### Table 6-19. Z\_THR\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Z_THR_CONFIG | R/W | 0h | 8-bit, 2's complement Z axis threshold code for limit check. The range of possible threshold entrees can be from -128 to 127. The threshold value in mT is calculated for A1 as (40(1+Z_RANGE)/128)*Z_THR_CONFIG, for A2 as (133(1+Z_RANGE)/128)*Z_THR_CONFIG. Default 0h means no threshold comparison. | ### 6.6.8 T\_CONFIG Register (Offset = 7h) [Reset = 00h] T\_CONFIG is shown in Table 6-20. Return to the Summary Table. ### Table 6-20. T\_CONFIG Register Field Descriptions | | | | | <u>, </u> | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7-1 | T_THR_CONFIG | R/W | 0h | Temperature threshold code entered by user. The valid temperature threshold ranges are -41C to 170C with the threshold codes for -41C = 1Ah, and 170C = 34h. Resolution is 8-degree C/ LSB. Default 0h means no threshold comparison. | | 0 | T_CH_EN | R/W | Oh | Enables data acquisition of the temperature channel. 0h = Temp channel disabled 1h = Temp channel enabled | ### 6.6.9 INT\_CONFIG\_1 Register (Offset = 8h) [Reset = 00h] INT\_CONFIG\_1 is shown in Table 6-21. Return to the Summary Table. ### Table 6-21. INT\_CONFIG\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RSLT_INT | R/W | 0h | Enable interrupt response when conversion result is complete. 0h = Interrupt is not asserted when the configured set of conversions are complete 1h = Interrupt is asserted when the configured set of conversions are complete | | 6 | THRSLD_INT | R/W | Oh | Enable interrupt response on a predefined threshold cross. 0h = Interrupt is not asserted when a threshold is crossed 1h = Interrupt is asserted when a threshold is crossed | | 5 | INT_STATE | R/W | 0h | INT interrupt latched or pulsed. 0h = INT interrupt latched until clear by a primary addressing the device 1h = INT interrupt pulse for 10 us | ### Table 6-21. INT\_CONFIG\_1 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4-2 | INT_MODE | R/W | Oh | Interrupt mode select. 0h = No interrupt 1h = Interrupt through INT 2h = Interrupt through INT except when I2C bus is busy. 3h = Interrupt through SCL 4h = Interrupt through SCL except when I2C bus is busy. 5h = Unipolar switch function during continuous measure mode (only one magnetic field conversion support, selects the first magnetic field in X, Y, Z order if multiple thresholds are enabled). This mode overrides any interrupt function (INT trigger is also disabled), and only implements a Hall switch function based off the x_THRX_CONFIG and THR_HYST settings. Select THR_HYST >001b for this mode. 6h = Omnipolar switch function during continuous measure mode (only one magnetic field conversion support, selects the first magnetic field in X, Y, Z order if multiple thresholds are enabled). This mode overrides any interrupt function (INT trigger is also disabled), and only implements a Hall switch function based off the x_THRX_CONFIG and THR_HYST settings. Select THR_HYST >001b for this mode. 7h = Not valid- defaults to 000b mode | | 1 | RESERVED | R | 0h | Reserved | | 0 | MASK_INTB | R/W | 0h | Mask $\overline{\text{INT}}$ pin when $\overline{\text{INT}}$ connected to GND. 0h = $\overline{\text{INT}}$ pin is enabled 1h = $\overline{\text{INT}}$ pin is disabled (for wake-up and trigger functions) | ### 6.6.10 MAG\_GAIN\_CONFIG Register (Offset = 9h) [Reset = 00h] MAG\_GAIN\_CONFIG is shown in Table 6-22. Return to the Summary Table. ### Table 6-22. MAG GAIN CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7-0 | GAIN_VALUE | R/W | | 8-bit gain value determined by a primary to adjust a Hall axis gain. The particular axis is selected based off the settings of MAG_GAIN_CH and ANGLE_EN register bits. The binary 8-bit input is interpreted as a fractional value in between 0 and 1 based off the formula, 'user entered value in decimal/256'. Gain value of 0 is interpreted by the device as 1. | | ### 6.6.11 MAG\_OFFSET\_CONFIG\_1 Register (Offset = Ah) [Reset = 00h] MAG\_OFFSET\_CONFIG\_1 is shown in Table 6-23. Return to the Summary Table. ### Table 6-23. MAG\_OFFSET\_CONFIG\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | OFFSET_VALUE_1ST | R/W | | 8-bit, 2's complement number entered by a primary to adjust the 1st axis offset during angle calculation. The 1st axis is defined in ANGLE_EN register bits. The range of possible valid entrees in decimal numbers can be -128 to 127. The offset value is calculated by multiplying bit resolution (uT/ LSB) with the entered value. | # 6.6.12 MAG\_OFFSET\_CONFIG\_2 Register (Offset = Bh) [Reset = 00h] MAG\_OFFSET\_CONFIG\_2 is shown in Table 6-24. Return to the Summary Table. ### Table 6-24. MAG\_OFFSET\_CONFIG\_2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | OFFSET_VALUE_2ND | R/W | | 8-bit, 2's complement number entered by a primary to adjust the 2nd axis offset during angle calculation. The 2nd axis is defined in ANGLE_EN register bits. The range of possible valid entrees in decimal numbers can be -128 to 127. The offset value is calculated by multiplying bit resolution (uT/ LSB) with the entered value. | ### 6.6.13 I2C\_ADDRESS Register (Offset = Ch) [Reset = 6Ah] I2C\_ADDRESS is shown in Table 6-25. Return to the Summary Table. ### Table 6-25. I2C\_ADDRESS Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|---------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7-1 | I2C_ADDRESS | R/W | 35h | 7-bit default factory I2C address is loaded from OTP during first power up. Change these bits to a new setting if a new I2C address is required (at each power cycle these bits need to be written again to avoid going back to default factory address). | | | | 0 | I2C_ADDRESS_UPDATE<br>_EN | R/W | Oh | Enable a new user defined I2C address. 0h = Disable update of I2C address 1h = Enable update of I2C address with bits (7:1) | | | ## 6.6.14 DEVICE\_ID Register (Offset = Dh) [Reset = 04h] DEVICE ID is shown in Table 6-26. Return to the Summary Table. ### Table 6-26. DEVICE\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-2 | RESERVED | R | 1h | Reserved | | 1-0 | VER | R | 0h | Device version indicator. Reset value of DEVICE_ID depends on the orderable part number. 0h = ±40-mT and ±80-mT range 1h = Reserved 2h = ±133-mT and ±266-mT range 3h = Reserved | # 6.6.15 MANUFACTURER\_ID\_LSB Register (Offset = Eh) [Reset = 49h] MANUFACTURER\_ID\_LSB is shown in Table 6-27. Return to the Summary Table. ## Table 6-27. MANUFACTURER\_ID\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------------|------|-------|----------------------------------| | 7-0 | MANUFACTURER_ID_[7: 0] | R | 49h | Unique manufacturer ID LSB bits. | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 6.6.16 MANUFACTURER\_ID\_MSB Register (Offset = Fh) [Reset = 54h] MANUFACTURER\_ID\_MSB is shown in Table 6-28. Return to the Summary Table. Table 6-28. MANUFACTURER\_ID\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------------|------|-------|----------------------------------| | 7-0 | MANUFACTURER_ID_[15 :8] | R | 54h | Unique manufacturer ID MSB bits. | ## 6.6.17 T\_MSB\_RESULT Register (Offset = 10h) [Reset = 00h] T\_MSB\_RESULT is shown in Table 6-29. Return to the Summary Table. Table 6-29. T\_MSB\_RESULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|------------------------------------------------| | 7-0 | T_CH_RESULT [15:8] | R | 0h | T-channel data conversion results, MSB 8 bits. | ## 6.6.18 T\_LSB\_RESULT Register (Offset = 11h) [Reset = 00h] T\_LSB\_RESULT is shown in Table 6-30. Return to the Summary Table. ## Table 6-30. T\_LSB\_RESULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|------------------------------------------------| | 7-0 | T_CH_RESULT [7:0] | R | 0h | T-channel data conversion results, LSB 8 bits. | ## 6.6.19 X\_MSB\_RESULT Register (Offset = 12h) [Reset = 00h] X\_MSB\_RESULT is shown in Table 6-31. Return to the Summary Table. ### Table 6-31. X MSB RESULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|------------------------------------------------| | 7-0 | X_CH_RESULT [15:8] | R | 0h | X-channel data conversion results, MSB 8 bits. | ### 6.6.20 X\_LSB\_RESULT Register (Offset = 13h) [Reset = 00h] X\_LSB\_RESULT is shown in Table 6-32. Return to the Summary Table. ### Table 6-32. X\_LSB\_RESULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|------------------------------------------------| | 7-0 | X_CH_RESULT [7:0] | R | 0h | X-channel data conversion results, LSB 8 bits. | ## 6.6.21 Y\_MSB\_RESULT Register (Offset = 14h) [Reset = 00h] Y\_MSB\_RESULT is shown in Table 6-33. Return to the Summary Table. ## Table 6-33. Y\_MSB\_RESULT Register Field Descriptions | | Bit | Field | Туре | Reset | Description | |---|-----|--------------------|------|-------|------------------------------------------------| | ľ | 7-0 | Y_CH_RESULT [15:8] | R | 0h | Y-channel data conversion results, MSB 8 bits. | ## 6.6.22 Y\_LSB\_RESULT Register (Offset = 15h) [Reset = 00h] Y\_LSB\_RESULT is shown in Table 6-34. Return to the Summary Table. ### Table 6-34. Y\_LSB\_RESULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|------------------------------------------------| | 7-0 | Y_CH_RESULT [7:0] | R | 0h | Y-channel data conversion results, LSB 8 bits. | ## 6.6.23 Z\_MSB\_RESULT Register (Offset = 16h) [Reset = 00h] Z MSB RESULT is shown in Table 6-35. Return to the Summary Table. ## Table 6-35. Z\_MSB\_RESULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|------------------------------------------------| | 7-0 | Z_CH_RESULT [15:8] | R | 0h | Z-channel data conversion results, MSB 8 bits. | ## 6.6.24 Z\_LSB\_RESULT Register (Offset = 17h) [Reset = 00h] Z\_LSB\_RESULT is shown in Table 6-36. Return to the Summary Table. ### Table 6-36. Z LSB RESULT Register Field Descriptions | _ | | | | | | |---|-----|-------------------|------|-------|------------------------------------------------| | | Bit | Field | Туре | Reset | Description | | | 7-0 | Z_CH_RESULT [7:0] | R | 0h | Z-channel data conversion results, LSB 8 bits. | ## 6.6.25 CONV\_STATUS Register (Offset = 18h) [Reset = 10h] CONV\_STATUS is shown in Table 6-37. Return to the Summary Table. ## Table 6-37. CONV\_STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|--------|-------|---------------------------------------------------------------------------------------------------------------------------| | 7-5 | SET_COUNT | R | 0h | Rolling count of conversion data sets. | | 4 | POR | R/W1CP | 1h | Device powered up, or experienced power-on-reset. Bit is clear when host writes back '1'. 0h = No POR 1h = POR occurred | | 3-2 | RESERVED | R | 0h | Reserved | Copyright © 2025 Texas Instruments Incorporated # Table 6-37. CONV\_STATUS Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DIAG_STATUS | R | | Detect any internal diagnostics fail which include $V_{CC}$ UV, internal memory CRC error, $\overline{INT}$ pin error and internal clock error. 0h = No diagnostic fail 1h = Diagnostic fail detected | | 0 | RESULT_STATUS | R | 0h | Conversion data buffer is ready to be read. 0h = Conversion data not complete 1h = Conversion data complete | # 6.6.26 ANGLE\_RESULT\_MSB Register (Offset = 19h) [Reset = 00h] ANGLE\_RESULT\_MSB is shown in Table 6-38. Return to the Summary Table. Table 6-38. ANGLE\_RESULT\_MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | ANGLE_RESULT_MSB | R | | Angle measurement result in degree. The data is displayed from 0 to 360 degree in 13 LSB bits after combining the ANGLE_RESULT_MSB and _LSB bits. The 4 LSB bits allocated for fraction of an angle in the format (xxxx/16). | ### 6.6.27 ANGLE\_RESULT\_LSB Register (Offset = 1Ah) [Reset = 00h] ANGLE RESULT LSB is shown in Table 6-39. Return to the Summary Table. Table 6-39. ANGLE\_RESULT\_LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | ANGLE_RESULT_LSB | R | | Angle measurement result in degree. The data is displayed from 0 to 360 degree in 13 LSB bits after combining the ANGLE_RESULT_MSB and _LSB bits. The 4 LSB bits allocated for fraction of an angle in the format (xxxx/16). | ## 6.6.28 MAGNITUDE\_RESULT Register (Offset = 1Bh) [Reset = 00h] MAGNITUDE\_RESULT is shown in Table 6-40. Return to the Summary Table. Table 6-40. MAGNITUDE\_RESULT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | MAGNITUDE_RESULT | R | 0h | Resultant vector magnitude during angle measurement. This value should be constant during 360-degree on-axis angle measurement. The magnitude in mT can be calculated as (MAGNITUDE_RESULT*256)/(LSB/mT) where the LSB/mT is calculated in 16-bit format as specified in the magnetic characteristics table. | ## 6.6.29 DEVICE\_STATUS Register (Offset = 1Ch) [Reset = 10h] DEVICE\_STATUS is shown in Table 6-41. Return to the Summary Table. #### Table 6-41. DEVICE STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | RESERVED | R | 0h | Reserved | | 4 | INTB_RB | R | 1h | Indicates the level that the device is reading back from $\overline{\text{INT}}$ pin. The reset value of DEVICE_STATUS depends on the status of the $\overline{\text{INT}}$ pin at power-up. $0h = \overline{\text{INT}} \text{ pin driven low}$ $1h = \overline{\text{INT}} \text{ pin status high}$ | | 3 | OSC_ER | R/W1CP | 0h | Indicates if Oscillator error is detected. Bit is clear when host writes back '1'. 0h = No oscillator error detected 1h = Oscillator error detected | ## Table 6-41. DEVICE\_STATUS Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | INT_ER | R/W1CP | 0h | Indicates if $\overline{\text{INT}}$ pin error is detected. Bit is clear when host writes back '1'. 0h = No $\overline{\text{INT}}$ error detected 1h = $\overline{\text{INT}}$ error detected | | 1 | OTP_CRC_ER | R/W1CP | 0h | Indicates if OTP CRC error is detected. Bit is clear when host writes back '1'. 0h = No OTP CRC error detected 1h = OTP CRC error detected | | 0 | VCC_UV_ER | R/W1CP | 0h | Indicates if $V_{CC}$ undervoltage was detected. Bit is clear when host writes back '1'.<br>0h = No $V_{CC}$ UV detected<br>1h = $V_{CC}$ UV detected | # 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 7.1 Application Information ### 7.1.1 Select the Sensitivity Option Select the highest TMAG5173-Q1 sensitivity option that can measure the required range of magnetic flux density so that the ADC input range is maximized. Larger-sized magnets and farther sensing distances can generally enable better positional accuracy than very small magnets at close distances, because magnetic flux density increases exponentially with the proximity to a magnet. TI created an online tool to help with simple magnet calculations under the TMAG5173-Q1 product folder on ti.com. ## 7.1.2 Temperature Compensation for Magnets The TMAG5173-Q1 temperature compensation is designed to directly compensate the average temperature drift of several magnets as specified in the MAG\_TEMPCO register bits. The residual induction ( $B_r$ ) of a magnet typically reduces by 0.12%/°C for NdFeB, and 0.20%/°C for ferrite magnets as the temperature increases. Set the MAG\_TEMPCO bit to default 00b if the device temperature compensation is not needed. #### 7.1.3 Sensor Conversion Multiple conversion schemes can be adopted based off the MAG\_CH\_EN and CONV\_AVG register bits settings. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback #### 7.1.3.1 Continuous Conversion The TMAG5173-Q1 can be set in continuous conversion mode when OPERATING MODE is set to 10b. Figure 7-1 shows a few examples of continuous conversion. The input magnetic field is processed in two steps. In the first step, the device spins the Hall sensor elements and integrates the sampled data. In the second step, the ADC block converts the analog signal into digital bits and stores in the corresponding result register. While the ADC starts processing the first magnetic sample, the spin block can start processing another magnetic sample. In this mode, the temperature data is taken at the beginning of each new conversion. This temperature data is used to compensate for the magnetic thermal drift. OPERATING MODE = 10b, MAG CH EN = 0001b, CONV AVG = 000b OPERATING MODE = 10b, MAG CH EN = 0001b, CONV AVG = 001b Figure 7-1. Continuous Conversion Examples ### 7.1.3.2 Trigger Conversion The TMAG5173-Q1 supports trigger conversion with OPERATING\_MODE set to 00b. The trigger event can be initiated through I<sup>2</sup>C command or INT signal. Figure 7-2 shows an example of trigger conversion with temperature, X, Y, and Z sensors activated. Figure 7-2. Trigger Conversion for Temperature, X, Y, & Z Sensors #### 7.1.3.3 Pseudo-Simultaneous Sampling In absolute angle measurement, application sensor data from multiple axes are required to calculate an accurate angle. The magnetic field data collected at different times through the same signal chain introduces error in angle calculation. The TMAG5173-Q1 offers pseudo-simultaneous sampling data collection modes to eliminate this error. Figure 7-3 shows an example where MAG\_CH\_EN is set at 1011b to collect XZX data. Equation 13 shows that the time stamps for the X and Z sensor data are the same. $$t_{\rm Z} = \frac{t_{\rm X1} + t_{\rm X2}}{2} \tag{13}$$ where t<sub>X1</sub>, t<sub>Z</sub>, t<sub>X2</sub> are time stamps for X, Z, X sensor data completion as defined in Figure 7-3. Figure 7-3. XZX Magnetic Field Conversion The vertical X, Y sensors of the TMAG5173-Q1 exhibit more noise than the horizontal Z sensor. The pseudo-simultaneous sampling can be used to equalize the noise floor when two set of vertical sensor data are collected against one set of horizontal sensor data, as in examples of XZX or YZY modes. #### 7.1.4 Magnetic Limit Check The TMAG5173-Q1 enables magnetic limit checks for single or multiple axes at the same time. Figure 7-4 to Figure 7-7 show examples of magnetic limit cross detection events while the field going above, below, exiting a magnetic band, and entering a magnetic band. The device keeps generating interrupt with each new conversion if the magnetic fields remain in the shaded regions in the figures. The MAG\_THR\_DIR and THR\_HYST register bits help select different limit cross modes. Product Folder Links: TMAG5173-Q1 Copyright © 2025 Texas Instruments Incorporated #### 7.1.5 Magnetic Threshold Band Cross Detection Table 7-1 shows different threshold band width options supported by the TMAG5173-Q1. For larger threshold band use the A2 orderable. The magnetic threshold band is useful to create programmable magnetic switch and latch hysteresis. Table 7-1. Threshold Band Width (Upper Threshold- Lower Threshold) in mT | THR HYST Codes | ±40-mT Option | ±80-mT Option | ±133-mT Option | ±266-mT Option | | |----------------|---------------|---------------|--------------------------|----------------|--| | THK_HTST Codes | A1/ B1/ C1/ D | 01 Orderable | A2/ B2/ C2/ D2 Orderable | | | | 010b | 0.156 | 0.312 | 0.52 | 1.04 | | | 011b | 0.312 | 0.625 | 1.04 | 2.08 | | | 100b | 0.625 | 1.25 | 2.08 | 4.15 | | | 101b | 1.25 | 2.5 | 4.16 | 8.30 | | | 110b | 2.5 | 5.0 | 8.30 | 16.63 | | | 111b | 5.0 | 10.0 | 16.63 | 33.25 | | ### 7.1.6 Error Calculation During Linear Measurement The TMAG5173-Q1 offers independent configurations to perform linear position measurements in X, Y, and Z axes. To calculate the expected error during linear measurement, the contributions from each of the individual error sources must be understood. The relevant error sources include sensitivity error, offset, noise, cross axis sensitivity, hysteresis, nonlinearity, drift across temperature, drift across life time, and so forth. For a 3-axis Hall solution like the TMAG5173-Q1, the cross-axis sensitivity and hysteresis error sources are insignificant. Use Equation 14 to estimate the linear measurement error calculation at room temperature. $$Error_{LM_{25C}} = \frac{\sqrt{(B \times SENS_{ER})^2 + B_{off}^2 + N_{RMS_{25}}^2}}{B} \times 100\%$$ (14) #### where - Error<sub>LM 25C</sub> is total error in % during linear measurement at 25°C. - B is input magnetic field. - SENS<sub>ER</sub> is sensitivity error in decimal number at 25°C. As an example, enter 0.05 for sensitivity error of 5%. - B<sub>off</sub> is offset error at 25°C. - N<sub>RMS 25</sub> is RMS noise at 25°C. In many applications, system level calibration at room temperature can nullify the offset and sensitivity errors at 25°C. The noise errors can be reduced by internally averaging by up to 32x on the device in addition to the averaging that can be done in the microcontroller. Use Equation 15 to estimate the linear measurement error across temperature after calibration at room temperature. $$Error_{LM\_Temp} = \frac{\sqrt{(B \times SENS_{DR})^2 + B_{off\_DR}^2 + N_{RMS\_Temp}^2}}{B} \times 100\%$$ (15) #### where - Error<sub>LM\_Temp</sub> is total error in % during linear measurement across temperature after room temperature calibration. - · B is input magnetic field. - SENS<sub>DR</sub> is sensitivity drift in decimal number from value at 25°C. As an example, enter 0.05 for sensitivity drift of 5%. - B<sub>off DR</sub> is offset drift from value at 25°C. - N<sub>RMS</sub> T<sub>emp</sub> is RMS noise across temperature. If room temperature calibration is not performed, sensitivity and offset errors at room temperature must also account for total error calculation across temperature (see Equation 16). $$Error_{LM\_Temp\_NCal} = \frac{\sqrt{\left(B \times SENS_{ER}\right)^2 + \left(B \times SENS_{DR}\right)^2 + B_{off}^2 + B_{off\_DR}^2 + N_{RMS\_Temp}^2}}{B} \times 100\%$$ (16) #### where Error<sub>LM\_Temp\_NCal</sub> is total error in % during linear measurement across temperature without room temperature calibration. #### Note In this section, error sources such as system mechanical vibration, magnet temperature gradient, earth magnetic field, nonlinearity, lifetime drift, and so forth, are not considered. The user must take these additional error sources into account while calculating overall system error budgets. ## 7.1.7 Error Calculation During Angular Measurement The TMAG5173-Q1 offers on-chip CORDIC to measure angle data from any of the two magnetic axes. The linear magnetic axis data can be used to calculate the angle using an external CORDIC as well. To calculate the expected error during angular measurement, the contributions from each individual error source must be understood. The relevant error sources include sensitivity error, offset, noise, axis-axis mismatch, nonlinearity, drift across temperature, drift across life time, and so forth. Use the Angle Error Calculation Tool to estimate the total error during angular measurement. ### 7.2 Typical Applications Magnetic 3D sensors are very popular due to contactless and reliable measurements, especially in applications requiring long-term measurements in rugged environments. The TMAG5173-Q1 offers design flexibility in wide Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback range of industrial and personal electronics applications. In this section three common application examples are discussed in details. #### 7.2.1 Angle Measurement Magnetic angle sensors are very popular due to contactless and reliable measurements, especially in applications requiring long-term measurements in rugged environments. The TMAG5173-Q1 offers an on-chip angle calculator providing angular measurement based off any two of the magnetic axes. The two axes of interest can be selected in the ANGLE EN register bits. The device offers angle output in complete 360 degree scale. Take several error sources into account for angle calculation, including sensitivity error, offset error, linearity error, noise, mechanical vibration, temperature drift, and so forth. Figure 7-8. TMAG5173-Q1 Application Diagram for Angle Measurement #### 7.2.1.1 Design Requirements Use the parameters listed in Table 7-2 for this design example. | DESIGN PARAMETERS | ON-AXIS MEASUREMENT | OFF-AXIS MEASUREMENT | |--------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | Device | TMAG5173A1-Q1 | TMAG5173A1-Q1 | | V <sub>CC</sub> | 3.3V | 3.3V | | Device Position | Directly under the magnet | At the adjacent side of the magnet | | Magnet | Cylinder: 4.7625mm diameter, 12.7mm thick, neodymium N52, Br = 1480 | Cylinder: 4.7625mm diameter, 12.7mm thick, neodymium N52, Br = 1480 | | Magnetic Range Selection | Select the same range for both axes based off the highest possible magnetic field seen by the sensor | Select the same range for both axes based off the highest possible magnetic field seen by the sensor | | RPM | <600 | <600 | | Desired Accuracy | <2° for 360° rotation | <2° for 360° rotation | **Table 7-2. Design Parameters** ### 7.2.1.2 Detailed Design Procedure For accurate angle measurement, the two axes amplitudes must be normalized by selecting the proper gain adjustment value in the MAG GAIN CONFIG register. The gain adjustment value is a fractional decimal number between 0 and 1. The following steps must be followed to calculate this fractional value: - Set the device at 32x average mode and rotate the shaft full 360 degree. - Record the two axes sensor ADC codes for the full 360 degree rotation. - A normalized plot for the full 360 degree rotations are represented in Figure 7-10 or Figure 7-11. - Measure the maximum peak-peak ADC code delta for each axis, A<sub>X</sub> and A<sub>Y</sub>. - If A<sub>X</sub>>A<sub>Y</sub>, set the MAG\_GAIN\_CH register bit to 0b. Calculate the gain adjustment value for X axis: $G_X = \frac{A_Y}{A_Y}$ - If $A_X < A_Y$ , set the MAG\_GAIN\_CH register bit to 1b. Calculate the gain adjustment value for Y axis: $G_Y = \frac{1}{G_X}$ - The target binary gain setting at the GAIN VALUE register bits are calculated from the equation, G<sub>X</sub> or G<sub>Y</sub> = GAIN\_VALUE<sub>decimal</sub>/ 256. **Example 1:** If $A_X = A_Y = 60,000$ , the GAIN\_VALUE register bits are set at default 0000 0000b. **Example 2:** If $A_X$ = 60,000, $A_Y$ = 45,000, the $G_X$ = 45,000/60,000 =0.75. Set MAG\_GAIN\_CH to 0b and GAIN\_VALUE to 1100 0000b. **Example 3:** If $A_X$ = 45,000, $A_Y$ = 60,000, the $G_X$ = (60,000/45,000) =1.33. Since $G_X$ >1, the gain adjustment needs to be applied to Y axis with $G_Y$ =1/ $G_X$ . Set MAG\_GAIN\_CH to 1b and GAIN\_VALUE to 1100 0000b. #### 7.2.1.2.1 Gain Adjustment for Angle Measurement Common measurement topology include angular position measurements in on-axis or off-axis angular measurements shown in Figure 7-9. Select the on-axis measurement topology whenever possible as this offers the best optimization of magnetic field and the device measurement ranges. The TMAG5173-Q1 offers on-chip gain adjustment option to account for mechanical position misalignments. Figure 7-9. On-Axis vs Off-Axis Angle Measurements ### 7.2.1.3 Application Curves Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 7.2.2 I<sup>2</sup>C Address Expansion The TMAG5173-Q1 is offered in four different factory-programmed I<sup>2</sup>C addresses. The device also supports additional I<sup>2</sup>C addresses through the configuration of the I2C\_ADDRESS register. There are seven bits to select 128 different addresses. Take system limitations like bus loading, maximum clock frequency, available GPIOs from a microcontroller, and so forth, in account before selecting maximum number of sensors in a single I<sup>2</sup>C bus. Figure 7-12. TMAG5173-Q1 Application Diagram for I<sup>2</sup>C Address Expansion #### 7.2.2.1 Design Requirements Use the parameters listed in Table 7-2 for this design example. Table 7-3. Design Parameters | PARAMETERS | DESIGN TARGET | |---------------------------|-----------------------------------------------------------------------------------------| | Device orderable | TMAG5173A1-Q1 | | V <sub>CC</sub> | 3.3V | | # of Devices in same bus | 4 (same method can be used to expand the number of sensors in the I <sup>2</sup> C bus) | | Design objective | Optimize the # GPIO and component count | | Current supply per sensor | 5mA, supplied by a microcontroller GPIO | #### 7.2.2.2 Detailed Design Procedure Select GPIO with current supply capability of 5 mA. Figure 7-12 shows that the SCL, SDA lines and $\overline{\text{INT}}$ pin can be shared. However, the function of the $\overline{\text{INT}}$ pin must be analyzed when shared by multiple sensors. As an example, if the sensors are configured to generate interrupt through the $\overline{\text{INT}}$ pin, the microcontroller needs to read all the sensors to determine which specific one sending the interrupt. Take the following steps sequentially to assign new I<sup>2</sup>C addresses to the four TMAG5173-Q1 shown in Figure 7-13: - Turn on the GPIO#1 and wait until $t_{start\_power\_up}$ time is elapsed. - Address the device#1 with factory programmed address. Write to the I2C\_ADDRESS register to assign a new address. - Turn on the GPIO#2 and wait until t<sub>start power up</sub> time is elapsed. - Address the device#2 with factory programmed address. Write to the I2C\_ADDRESS register to assign a new unique address. - Turn on the GPIO#3 and wait until t<sub>start power up</sub> time is elapsed. - Address the device#3 with factory programmed address. Write to the I2C\_ADDRESS register to assign a new unique address. - Turn on the GPIO#4 and wait until t<sub>start\_power\_up</sub> time is elapsed. - Address the device#4 with factory programmed address. Write to the I2C\_ADDRESS register to assign a new unique address. Repeat the above steps if there is a power outage or power-up reset condition. Figure 7-13. Power-Up Timing and I<sup>2</sup>C Address Allocation for the Four Sensors ### 7.3 Best Design Practices The TMAG5173-Q1 updates the result registers at the end of a conversion. I<sup>2</sup>C read of the result register must be synchronized with the conversion update time to avoid reading a result data while the result register is being updated. For applications with a tight timing budget, use the $\overline{\text{INT}}$ signal to notify the primary when a conversion is complete. ## 7.4 Power Supply Recommendations A decoupling capacitor close to the device must be used to provide local energy with minimal inductance. TI recommends using a ceramic capacitor with a value of at least 0.01 µF. Connect the TEST pin to ground. ## 7.5 Layout ### 7.5.1 Layout Guidelines Magnetic fields pass through most nonferromagnetic materials with no significant disturbance. Embedding Hall effect sensors within plastic or aluminum enclosures and sensing magnets on the outside is common practice. Magnetic fields also easily pass through most printed circuit boards (PCBs), which makes placing the magnet on the opposite side of the PCB possible. ## 7.5.2 Layout Example Figure 7-14. Layout Example With TMAG5173-Q1 ## 8 Device and Documentation Support ## 8.1 Documentation Support #### 8.1.1 Related Documentation For related documentation see the following: - Texas Instruments, HALL-ADAPTER-EVM User's Guide (SLYU043) - Texas Instruments, *TMAG5173 Evaluation Manual user's guide* (SLYU058) - Texas Instruments, Angle Measurement With Multi-Axis Linear Hall-Effect Sensors application note (SBAA463) - Texas Instruments, Absolute Angle Measurements for Rotational Motion Using Hall-Effect Sensors application brief (SBAA503) - Texas Instruments, Limit Detection for Tamper and End-of-Travel Detection Using Hall-Effect Sensors application brief (SBOA514) ## 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 9 Revision History | Changes from Revision A (September 2023) to Revision B (July 2025) | Page | |------------------------------------------------------------------------------------|------| | Added wake-up and sleep mode to description | 1 | | Updated Electrical Characteristics table formatting | | | Added Wake and Sleep Mode currrent consumption to Electrical Characteristics Table | | | Updated Temperature Sensor table formatting | | | Updated Magnetic Characteristics For A1, B1, C1, D1 table formatting | | | Updated Magnetic Characteristics for A2, B2, C2, D2 table formatting | 9 | | Updated Magnetic Temp Compensation Characteristics table formatting | | | Updated Power up Timing table formatting | | | Added Wake-up and Sleep functional mode | | | Added wake-up and sleep mode in figure showing TMAG5173-Q1 operating modes | | | | | Copyright © 2025 Texas Instruments Incorporated #### TMAG5173-Q1 SLYS035B - SEPTEMBER 2022 - REVISED JULY 2025 | | Added table of examples for magnetic sensor data calculation | 26<br>27 | |----|-----------------------------------------------------------------------------|----------| | | Added table of examples for magnetic sensor offset calculation | | | | Added wake-up and sleep mode to OPERATING_MODE and added SLEEPTIME register | 30 | | | Changed TMAG5173-Q1 Application Diagram for Angle Measurement image | 48 | | Cł | nanges from Revision * (September 2022) to Revision A (September 2023) | Page | | | Changed data sheet status from Advanced Information to Production Data | 1 | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # TMAG5173xxx/TMAG5273xxx **DBV0006A-C02** ## **PACKAGE OUTLINE** ## SOT-23 - 1.4 mm max height SMALL OUTLINE TRANSISTOR #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. Reference JEDEC MO-178. ### TMAG5173xxx/TMAG5273xxx ## **EXAMPLE BOARD LAYOUT** ## **DBV0006A-C02** SOT-23 - 1.4 mm max height SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## TMAG5173xxx/TMAG5273xxx DBV0006A-C02 # **EXAMPLE STENCIL DESIGN** ## SOT-23 - 1.4 mm max height SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.9. Board assembly site may have different recommendations for stencil design. www.ti.com 21-May-2025 ### **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------------------------------|------------------| | TMAG5173A1QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | (4)<br>SN | (5)<br>Level-1-260C-UNLIM | -40 to 125 | 3A1Q | | TMAG5173A1QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>FMAG5173A1QDBVRQ | 3A1Q | | TMAG5173A2QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 73A2 | | TMAG5173A2QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>「MAG5173A2QDBVRQ′ | 73A2 | | TMAG5173B1QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 73B1 | | TMAG5173B1QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>FMAG5173B1QDBVRQ | 73B1 | | TMAG5173B2QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 73B2 | | TMAG5173B2QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>FMAG5173B2QDBVRQ | 73B2 | | TMAG5173C1QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 73C1 | | TMAG5173C1QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>「MAG5173C1QDBVRQ <sup>2</sup> | 73C1 | | TMAG5173C2QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 73C2 | | TMAG5173C2QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>「MAG5173C2QDBVRQ <sup>2</sup> | 73C2 | | TMAG5173D1QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 73D1 | | TMAG5173D1QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>「MAG5173D1QDBVRQ | 73D1 | | TMAG5173D2QDBVRQ1 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 73D2 | | TMAG5173D2QDBVRQ1.A | Active | Production | null (null) | 3000 LARGE T&R | - | SN | Level-1-260C-UNLIM | See<br>FMAG5173D2QDBVRQ | 73D2 | <sup>(1)</sup> **Status:** For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. # PACKAGE OPTION ADDENDUM www.ti.com 21-May-2025 (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 25-Sep-2024 ## TAPE AND REEL INFORMATION | Γ | A0 | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | | В0 | Dimension designed to accommodate the component length | | | K0 | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMAG5173A1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMAG5173A2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMAG5173B1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMAG5173B2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMAG5173C1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMAG5173C2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMAG5173D1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMAG5173D2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 25-Sep-2024 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMAG5173A1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | | TMAG5173A2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | | TMAG5173B1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | | TMAG5173B2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | | TMAG5173C1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | | TMAG5173C2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | | TMAG5173D1QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | | TMAG5173D2QDBVRQ1 | SOT-23 | DBV | 6 | 3000 | 190.0 | 190.0 | 30.0 | SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated