# TLV914x 18V, Rail-to-Rail Input and Output, 125kHz Low Power (7µA/Channel) **Operational Amplifier** #### 1 Features Wide supply voltage: 2.7V to 18V Low quiescent current: 7µA per amplifier Rail-to-rail input and output Low offset voltage: ±265µV (typical) Low offset voltage drift: ±0.2µV/°C (typical) High PSRR: 140dB (typical) Wide bandwidth: 125kHz GBW, unity-gain stable High output current drive: ±40mA Low 1/f flicker noise: $3.4\mu\text{Vp-p}$ (f = 0.1Hz to 10Hz) High common-mode rejection: 108dB Internal RFI and EMI filtered input pins Operating temperature range: -40°C to 125°C ## 2 Applications Smoke & heat detector Field transmitter & sensor Flow transmitter - Pressure transmitter Temperature transmitter Level transmitter Blood glucose monitor Oxygern concentrator IP network camera Motion detector ### 3 Description The TLV914x family (TLV9141, TLV9142, and TLV9144) is a family of high voltage (18V) rail-to-rail input and output (RRIO) operational amplifiers. These devices offer excellent performance for low-power applications, because of the family's low quiescent current of 7µA/channel. The TLV914x family offers excellent DC precision, including low offset voltage (±265µV, typical), low offset drift (±0.2µV/°C, typical), short-circuit current limit of 40mA, high PSRR of 140dB, and high CMRR of 108dB for high voltage operation within the main input pair. The devices are also rated to work at wide range of supply voltages from 2.7V to 18V. This makes the TLV914x a flexible, robust, and high-performance op amp for high-voltage industrial applications. These devices also have a gain bandwidth product of 125kHz and low 1/f flicker noise of $3.4\mu V_{peak-to-peak}$ (0.1Hz to 10Hz). The family was designed to be able to directly drive capacitive loads up to 350nF, while maintaining a phase margin of 30 degrees or higher. The TLV914x op amp family is available in several industry-standard packages and the devices are specified from -40°C to 125°C. #### **Package Information** | PART NUMBER | CHANNEL COUNT | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | |-------------|---------------|------------------------|-----------------| | TLV9141 | Single | DBV (SOT-23, 5) | 2.9mm × 2.8mm | | 1209141 | Sirigie | D (SOIC, 8) | 4.9mm × 6mm | | TLV9142 | Dual | PW (TSSOP, 8) | 3mm × 6.4mm | | 1209142 | Duai | D (SOIC, 8) | 4.9mm × 6mm | | | | D (SOIC, 14) | 8.65mm × 6mm | | TLV9144 | Quad | PW (TSSOP, 14) | 5mm × 6.4mm | | | | N (PDIP, 14) | 19.3mm × 7.94mm | - For more information, see Section 10. - The package size (length × width) is a nominal value and includes pins, where applicable. $$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$ Single-Pole, Low-Pass Filter ## **Table of Contents** | 1 Features1 | 6.4 Device Functional Modes | 26 | |---------------------------------------------|-----------------------------------------------------|----| | 2 Applications1 | 7 Application and Implementation | 27 | | 3 Description1 | 7.1 Application Information | 27 | | 4 Pin Configuration and Functions3 | 7.2 Typical Applications | | | 5 Specifications6 | 7.3 Power Supply Recommendations | | | 5.1 Absolute Maximum Ratings6 | 7.4 Layout | 29 | | 5.2 ESD Ratings6 | 8 Device and Documentation Support | | | 5.3 Recommended Operating Conditions6 | 8.1 Device Support | | | 5.4 Thermal Information for Single Channel7 | 8.2 Documentation Support | | | 5.5 Thermal Information for Dual Channel7 | 8.3 Receiving Notification of Documentation Updates | 31 | | 5.6 Thermal Information for Quad Channel7 | 8.4 Support Resources | | | 5.7 Electrical Characteristics8 | 8.5 Trademarks | | | 5.8 Typical Characteristics10 | 8.6 Electrostatic Discharge Caution | | | 6 Detailed Description18 | 8.7 Glossary | | | 6.1 Overview | 9 Revision History | | | 6.2 Functional Block Diagram18 | 10 Mechanical, Packaging, and Orderable | | | 6.3 Feature Description19 | Information | 32 | ## **4 Pin Configuration and Functions** Figure 4-1. TLV9141 DBV Package 5-Pin SOT-23 (Top View) NC- no internal connection Figure 4-2. TLV9141 D Package 8-Pin SOIC (Top View) Table 4-1. Pin Functions: TLV9141 | | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |------|-----|---------|---------------------|---------------------------------| | NAME | DBV | D | IIFE' | DESCRIPTION | | IN- | 4 | 2 | I | Inverting input | | IN+ | 3 | 3 | I | Noninverting input | | NC | _ | 1, 5, 8 | _ | Do not connect | | OUT | 1 | 6 | 0 | Output | | V- | 2 | 4 | _ | Negative (lowest) power supply | | V+ | 5 | 7 | _ | Positive (highest) power supply | (1) I = input, O = output Figure 4-3. TLV9142 D, PW, and N Package, 8-Pin SOIC, TSSOP, and PDIP (Top View) Table 4-2. Pin Functions: TLV9142 | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | |------|-----|---------------------|---------------------------------|--| | NAME | NO. | 1166/ | DESCRIFTION | | | IN1+ | 3 | I | Noninverting input, channel 1 | | | IN1- | 2 | I | Inverting input, channel 1 | | | IN2+ | 5 | I | Noninverting input, channel 2 | | | IN2- | 6 | I | Inverting input, channel 2 | | | OUT1 | 1 | 0 | Output, channel 1 | | | OUT2 | 7 | 0 | Output, channel 2 | | | V+ | 8 | _ | Positive (highest) power supply | | | V- | 4 | _ | Negative (lowest) power supply | | (1) I = input, O = output Figure 4-4. TLV9144 D and PW Package 14-Pin SOIC and TSSOP (Top View) Table 4-3. Pin Functions: TLV9144 | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |------|-----|---------------------|---------------------------------| | NAME | NO. | TIPE | DESCRIPTION | | IN1+ | 3 | I | Noninverting input, channel 1 | | IN1- | 2 | I | Inverting input, channel 1 | | IN2+ | 5 | I | Noninverting input, channel 2 | | IN2- | 6 | I | Inverting input, channel 2 | | IN3+ | 10 | I | Noninverting input, channel 3 | | IN3- | 9 | I | Inverting input, channel 3 | | IN4+ | 12 | I | Noninverting input, channel 4 | | IN4- | 13 | I | Inverting input, channel 4 | | OUT1 | 1 | 0 | Output, channel 1 | | OUT2 | 7 | 0 | Output, channel 2 | | OUT3 | 8 | 0 | Output, channel 3 | | OUT4 | 14 | 0 | Output, channel 4 | | V+ | 4 | _ | Positive (highest) power supply | | V- | 11 | _ | Negative (lowest) power supply | (1) I = input, O = output ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating ambient temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | | | |---------------------------------------|--------------------------|------------|----------------------|------|--|--| | Supply voltage, V <sub>S</sub> = (V+) | ) – (V–) | 0 | 20 | V | | | | 0: 1: 1: | Common-mode voltage (3) | (V-) - 0.5 | (V+) + 0.5 | V | | | | Signal input pins | Differential voltage (3) | | V <sub>S</sub> + 0.2 | V | | | | | Current (3) | -10 | 10 | mA | | | | Output short-circuit (2) | | Continu | Continuous | | | | | Operating ambient tempe | rature, T <sub>A</sub> | -55 | 150 | °C | | | | Junction temperature, T <sub>J</sub> | | | 150 | °C | | | | Storage temperature, T <sub>stg</sub> | 1 | -65 | 150 | °C | | | - (1) Operating the device beyond the ratings listed under *Absolute Maximum Ratings* will cause permanent damage to the device. These are stress ratings only, based on process and design limitations, and this device has not been designed to function outside the conditions indicated under *Recommended Operating Conditions*. Exposure to any condition outside *Recommended Operating Conditions* for extended periods, including absolute-maximum-rated conditions, may affect device reliability and performance. - (2) Short-circuit to ground, one amplifier per package. This device has been designed to limit *electrical* damage due to excessive output current, but extended short-circuit current, especially with higher supply voltage, can cause excessive heating and eventual *thermal* destruction. - (3) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5V beyond the supply rails must be current limited to 10mA or less. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | V | | V <sub>(ESD)</sub> Electrostatic discharge | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. #### **5.3 Recommended Operating Conditions** over operating ambient temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |----------------|-----------------------------|------------|------------|------| | Vs | Supply voltage, (V+) – (V–) | 2.7 | 18 | V | | VI | Input voltage range | (V-) - 0.2 | (V+) + 0.2 | V | | T <sub>A</sub> | Specified temperature | -40 | 125 | °C | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 5.4 Thermal Information for Single Channel | | | TL | V9141 | | |-----------------------|----------------------------------------------|-----------------|-------------|------| | | THERMAL METRIC (1) | DBV<br>(SOT-23) | D<br>(SOIC) | UNIT | | | | 5 PINS | 8 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 196.7 | 139.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 94.1 | 77.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 63.3 | 88.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 30.8 | 24.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 62.9 | 87.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. #### 5.5 Thermal Information for Dual Channel | | | TLV | 9142 | | |-----------------------|----------------------------------------------|---------------|-------------|------| | | THERMAL METRIC (1) | PW<br>(TSSOP) | D<br>(SOIC) | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 162.2 | 129.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 67.1 | 68.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 101.4 | 78.5 | °C/W | | ΨЈΤ | Junction-to-top characterization parameter | 7.2 | 17.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 99.8 | 77.4 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. #### 5.6 Thermal Information for Quad Channel | | | | TLV9144 | | | |-----------------------|----------------------------------------------|----------------------------------------|---------|-------------|------| | | THERMAL METRIC (1) | THERMAL METRIC (1) PW D (TSSOP) (SOIC) | | N<br>(PDIP) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 114.2 | 90.4 | 72.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 44.7 | 50.6 | 50.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 70.0 | 48.5 | 46.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.6 | 11.6 | 28.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 69.3 | 48.0 | 45.8 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ### **5.7 Electrical Characteristics** For $V_S = (V+) - (V-) = 2.7V$ to 18V (±1.35V to ±9V) at $T_A = 25$ °C, $R_L = 10k\Omega$ connected to $V_S / 2$ , $V_{CM} = V_S / 2$ , and $V_{OUT} = V_S / 2$ , unless otherwise noted. | | PARAMETER | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------|------------------------------------------------------------|-----------------------------------------------------|------------|---------------|-----------|--------------------| | OFFSET V | /OLTAGE | | | | | | | | | | | | | ±0.265 | ±1 | mV | | V <sub>os</sub> | Input offset voltage | V <sub>CM</sub> = V- | T <sub>A</sub> = -40°C to 125°C | | | ±1.5 | mV | | dV <sub>OS</sub> /dT | Input offset voltage drift | | T <sub>A</sub> = -40°C to 125°C | | ±0.2 | | μV/°C | | | | | T 4000 1 40500 | | ±0.112 | ±1 | μV/V | | DODD | Input offset voltage | $V_{CM} = V_{-}, V_{S} = 5V \text{ to } 18V$ | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 139 | 115 | dB | | PSRR | versus power supply | V = V V = 0.7V4= 40V(1) | T - 40°C t- 405°C | | ±0.1 | ±1.8 | μV/V | | | | $V_{CM} = V_{-}, V_{S} = 2.7V \text{ to } 18V^{(1)}$ | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 140 | 114 | dB | | | Ob | f = 011= | 1 | | 5 | | μV/V | | | Channel separation | f = 0Hz | | | 106 | | dB | | INPUT BIA | AS CURRENT | | | | | ' | | | I <sub>B</sub> | Input bias current <sup>(1)</sup> (2) | | | | ±0.5 | ±10 | pА | | I <sub>OS</sub> | Input offset current <sup>(1)</sup> (2) | | | | ±0.5 | ±10 | pА | | NOISE | | | | | | | | | | Innut valtage neige | f = 0.1Hz to 10Hz | | | 3.4 | | μV <sub>PP</sub> | | E <sub>N</sub> | Input voltage noise | f = 0.1Hz to 10Hz | | | 0.5 | | μV <sub>RMS</sub> | | e <sub>N</sub> | Input voltage noise density | f = 1kHz | | | 50 | | nV/√ <del>Hz</del> | | i <sub>N</sub> | Input current noise | f = 1kHz | | | 0.5 | | fA/√ <del>Hz</del> | | INPUT VO | LTAGE RANGE | | | <u> </u> | | ' | | | V <sub>CM</sub> | Common-mode voltage range | | | (V-) - 0.2 | ( | V+) + 0.2 | V | | | | $V_S = 18V, (V-) - 0.1V < V_{CM} < (V+)$ | | 99 | 108 | | | | | | - 2V (Main input pair) | T <sub>A</sub> = -40°C to 125°C | 99 | | | | | | | $V_S = 5V, (V-) - 0.1V < V_{CM} < (V+) -$ | | 86 | 94 | | | | | | 2V (Main input pair) | T <sub>A</sub> = -40°C to 125°C | 85 | | | | | | | $V_S = 2.7V, (V-) - 0.1V < V_{CM} < (V+)$ | | 75 | 85 | | dB | | CMRR | Common-mode rejection | – 2V (Main input pair) <sup>(1)</sup> | T <sub>A</sub> = -40°C to 125°C | 74 | | | | | OWN AT | ratio | $V_S = 2.7V \text{ to } 18V, (V+) - 1V < V_{CM} <$ | | | 95 | | | | | | (V+) + 0.1V (Aux input pair) <sup>(1)</sup> | T <sub>A</sub> = -40°C to 125°C | 72 | | | | | | | V <sub>S</sub> = 18V, (V–) – 0.2V < V <sub>CM</sub> < (V+) | | 80 | 91 | | | | | | + 0.2V (Both input pairs) <sup>(1)</sup> | T <sub>A</sub> = -40°C to 125°C | 79 | | | | | | | (V+) - 2V < V <sub>CM</sub> < (V+) - 1V | T <sub>A</sub> = -40°C to 125°C | | Offset Voltag | | | | INPUT CA | PACITANCE | • | 1 | <u>'</u> | | | | | Z <sub>ID</sub> | Differential | | | | 500 3 | | GΩ pF | | Z <sub>ICM</sub> | Common-mode | | | | 5 1 | | TΩ pF | For $V_S$ = (V+) – (V–) = 2.7V to 18V (±1.35V to ±9V) at $T_A$ = 25°C, $R_L$ = 10k $\Omega$ connected to $V_S$ / 2, $V_{CM}$ = $V_S$ / 2, and $V_{OUT}$ = $V_S$ / 2, unless otherwise noted. | | PARAMETER | TEST COND | TIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------|--------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|----------------------------------|------| | OPEN-LO | OP GAIN | | | | | | | | | | V <sub>S</sub> = 18V, V <sub>CM</sub> = V-, | | 110 | 135 | | | | | | $(V-) + 0.1V < V_O < (V+) - 0.1V$ | $T_A = -40^{\circ}C \text{ to } 125^{\circ}C$ | | 125 | | | | | | V <sub>S</sub> = 5V, V <sub>CM</sub> = V-, | | 105 | 130 | | ID. | | A <sub>OL</sub> | Open-loop voltage gain | $(V-) + 0.1V < V_0 < (V+) - 0.1V$ | T <sub>A</sub> = -40°C to 125°C | | 125 | | dB | | | | V <sub>S</sub> = 2.7V, V <sub>CM</sub> = V-, | | 100 | 120 | | | | | | $(V-) + 0.1V < V_O < (V+) - 0.1V^{(1)}$ | T <sub>A</sub> = -40°C to 125°C | | 115 | | | | FREQUEN | NCY RESPONSE | | | | | | | | GBW | Gain-bandwidth product | $R_L = 1M\Omega$ | | | 125 | | kHz | | SR | Slew rate | V <sub>S</sub> = 18V, G = +1, C <sub>L</sub> = 20pF | | | 0.1 | | V/µs | | | | To 0.01%, V <sub>S</sub> = 18V, V <sub>STEP</sub> = 10V , G | = +1, C <sub>L</sub> = 20pF | | 135 | | | | | 0 1111 11 | To 0.01%, V <sub>S</sub> = 18V, V <sub>STEP</sub> = 2V , G : | = +1, C <sub>L</sub> = 20pF | | 68 | | | | t <sub>S</sub> | Settling time | To 0.1%, V <sub>S</sub> = 18V, V <sub>STEP</sub> = 10V , G : | = +1, C <sub>L</sub> = 20pF | | 121 | | μs | | | | To 0.1%, V <sub>S</sub> = 18V, V <sub>STEP</sub> = 2V , G = | +1, C <sub>L</sub> = 20pF | | 51 | 10<br>60<br>300<br>5<br>20<br>80 | | | PM | Phase margin | G = +1, R <sub>L</sub> = 100kΩ, C <sub>L</sub> = 100pF | | | 40 | | ۰ | | t <sub>overload</sub> | Overload recovery time | V <sub>IN</sub> × gain > V <sub>S</sub> | | 35 | | | μs | | | | \( \ - 40\\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 0.07 | | % | | | TUD.N | Total harmonic distortion | $V_S = 18V, V_O = 1V_{RMS}, G = 1, f = 1kF$ | | 73 | | dB | | | THD+N | + noise (3) | 10/1/ 10/1/ | | 0.02 | | % | | | | | $V_S = 18V$ , $V_O = 1V_{RMS}$ , $G = 1$ , $f = 1kF$ | $1Z, R_L = 100K\Omega$ | 105 130 125 100 120 115 125 0.1 135 68 121 51 40 35 0.07 73 0.02 63 5 11 50 66 266 300 1 1 5 | | dB | | | OUTPUT | | | | | | ' | | | | | | V <sub>S</sub> = 18V, R <sub>L</sub> = no load <sup>(1)</sup> | | 5 | 10 | | | | | | $V_S$ = 18V, $R_L$ = 10k $\Omega$ | | 50 | 60 | | | | Voltage output swing from | Desiring and acception will be added | $V_S = 18V, R_L = 2k\Omega$ | | 266 | 300 | \/ | | | rail | Positive and negative rail headroom | $V_S = 2.7V, R_L = \text{no load}^{(1)}$ | | 1 | 5 | mV | | | | | $V_S = 2.7V, R_L = 10k\Omega$ | | 12 | 20 | | | | | | $V_S = 2.7V, R_L = 2k\Omega$ | | 58 | 80 | | | I <sub>sc</sub> | Short-circuit current | | • | | ±40 | | mA | | C <sub>LOAD</sub> | Capacitive load drive | | | See Phase M | | pacitive | pF | | Z <sub>O</sub> | Open-loop output impedance | I <sub>O</sub> = 0A | | | | pedance | Ω | | POWER S | SUPPLY | | | • | | ' | | | L | Quiescent current per | $V_{CM} = V_{-}, I_{O} = 0A$ | 7 9 | | | ^ | | | IQ | amplifier | VCM - V-, 10 - UA | T <sub>A</sub> = -40°C to 125°C | 9.5 | | | μA | - (1) Max value is specified by characterization only. - (2) Input differential voltages greater than 2.5V can cause increased I<sub>B</sub>. - (3) Third-order filter; bandwidth = 80kHz at -3 dB. ### 5.8 Typical Characteristics at T\_A = 25°C, V\_S = $\pm 9$ V, V<sub>CM</sub> = V<sub>S</sub> / 2, R<sub>LOAD</sub> = 10k $\Omega$ (unless otherwise noted) ### **6 Detailed Description** #### 6.1 Overview The TLV914x family (TLV9141, TLV9142, and TLV9144) is a family of high voltage (18V) general purpose operational amplifiers. The TLV914x is a low-power family that has a quiescent current of $7\mu$ A/channel. These devices also offer excellent DC precision, including rail-to-rail input/output, low offset ( $\pm 265\mu$ V, typical), and low offset drift ( $\pm 0.2\mu$ V/°C, typical). These devices also have a gain bandwidth product of 125kHz and low 1/f flicker noise of 3.4 $\mu$ V peak-to-peak (0.1Hz to 10Hz). These strong AC and DC parameters make the TLV914x an extremely flexible, robust, and high-performance operational amplifier for high-voltage industrial applications. ### 6.2 Functional Block Diagram Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated #### **6.3 Feature Description** #### 6.3.1 Input Protection Circuitry The TLV914x uses a special input architecture to eliminate the requirement for input protection diodes but still provides robust input protection under transient conditions. Figure 6-1 shows conventional input diode protection schemes that are activated by fast transient step responses and introduce signal distortion and settling time delays because of alternate current paths, as shown in Figure 6-2. For low-gain circuits, these fast-ramping input signals forward-bias back-to-back diodes, causing an increase in input current and resulting in extended settling time. Figure 6-1. TLV914x Input Protection Does Not Limit Differential Input Capability Figure 6-2. Back-to-Back Diodes Create Settling Issues The TLV914x family of operational amplifiers provides a true high-impedance differential input capability for high-voltage applications using a patented input protection architecture that does not introduce additional signal distortion or delayed settling time, making the device an excellent choice op amp for multichannel, high-switched, input applications. The TLV914x tolerates a maximum differential swing (voltage between inverting and noninverting pins of the op amp) of up to 18V, allowing the device to be used in open-loop configurations. See the MUX-Friendly Precision Operational Amplifiers application brief for more information. #### 6.3.2 Common-Mode Voltage Range The TLV914x is an 18V, true rail-to-rail input operational amplifier with an input common-mode range that extends to both supply rails. This wide range is achieved with paralleled complementary PMOS and NMOS differential input pairs, as shown in Figure 6-3. The NMOS pair is active for input voltages close to the positive rail, typically from (V+) - 1V to the positive supply. The PMOS pair is active for inputs from the negative supply to approximately (V+) - 2V. There is a small transition region, multichannel typically (V+) - 2V to (V+) - 1V, in which both input pairs are on. This transition region can vary modestly with process variation. Within this region PSRR, CMRR, offset voltage, offset drift, noise, and THD performance can be degraded compared to operation outside this region. Figure 5-17 shows this transition region for a typical device in terms of input voltage offset in more detail. For more information on common-mode voltage range and complementary pair interaction, see the *Op amps with complementary-pair input stages: What are the design trade-offs?* Analog Design Journal. Figure 6-3. Rail-to-Rail Input Stage #### 6.3.3 EMI Rejection The TLV914x uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the TLV914x benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10MHz to 6GHz. Table 6-1 provides the EMIRR IN+ values for the TLV914x at particular frequencies commonly encountered in real-world applications. The *EMI Rejection Ratio of Operational Amplifiers* application report contains detailed information on the topic of EMIRR performance and how EMIRR relates to op amps and is available for download from www.ti.com. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Figure 6-4. EMIRR Testing Table 6-1. TLV914x EMIRR IN+ For Frequencies of Interest | FREQUENCY | APPLICATION OR ALLOCATION | EMIRR IN+ | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | 400MHz | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications | 50.0dB | | 900MHz | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications | 56.3dB | | 1.8 GHz | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz) | 65.6dB | | 2.4 GHz | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 70.0dB | | 3.6 GHz | Radiolocation, aero communication and navigation, satellite, mobile, S-band | 78.9dB | | 5 GHz | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz) | 91.0dB | #### 6.3.4 Phase Reversal Protection The TLV914x family has internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond the linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The TLV914x is a rail-to-rail input op amp; therefore, the common-mode range can extend up to the rails. Input signals beyond the rails do not cause phase reversal; instead, the output limits into the appropriate rail. This performance is shown in Figure 6-5. For more information on phase reversal, see *Op amps with complementary-pair input stages: What are the trade-offs?* Analog Design Journal. Figure 6-5. No Phase Reversal #### 6.3.5 Electrical Overstress Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but can involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. Figure 6-6 shows an illustration of the ESD circuits contained in the TLV914x (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation. Figure 6-6. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, high-current pulse while discharging through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the protection circuitry is then dissipated as heat. When an ESD voltage develops across two or more amplifier device terminals, current flows through one or more steering diodes. Depending on the path that the current takes, the absorption device can activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the TLV914x but below the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level. When the operational amplifier connects into a circuit (as shown in Figure 6-6), the ESD protection components are intended to remain inactive and do not become involved in the application circuit operation. However, circumstances can arise where an applied voltage exceeds the operating voltage range of a given terminal. If this condition occurs, there is a risk that some internal ESD protection circuits can turn on and conduct current. Any such current flow occurs through steering-diode paths and rarely involves the absorption device. Figure 6-6 shows a specific example where the input voltage $(V_{IN})$ exceeds the positive supply voltage $(+V_S)$ by 500mV or more. Much of what happens in the circuit depends on the supply characteristics. If $+V_S$ can sink the current, one of the upper input steering diodes conducts and directs current to $+V_S$ . Excessively high current levels can flow with increasingly higher $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10mA. If the supply is not capable of sinking the current, $V_{\text{IN}}$ can begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings. Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies $+V_S$ or $-V_S$ are at 0V. Again, this question depends on the supply characteristic while at 0V, or at a level below the input-signal amplitude. If the supplies appear as high impedance, then the input source supplies the operational amplifier current through the current-steering diodes. This state is not a normal bias condition; most likely, the amplifier will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path. If there is any uncertainty about the ability of the supply to absorb this current, add external Zener diodes to the supply terminals; see Figure 6-6. Select the Zener voltage so that the diode does not turn on during normal operation. However, the Zener voltage must be low enough so that the Zener diode conducts if the supply terminal begins to rise above the safe-operating, supply-voltage level. The TLV914x input terminals are protected from excessive differential voltage with back-to-back diodes; see Figure 6-6. In most circuit applications, the input protection circuitry has no effect. However, in low-gain or G = 1 circuits, fast-ramping input signals can forward-bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. If the input signal is fast enough to create this forward-bias condition, limit the input signal current to 10mA or less. If the input signal current is not inherently limited, an input series resistor can be used to limit the input signal current. This input series resistor degrades the low-noise performance of the TLV914x. Figure 6-6 shows an example configuration that implements a current-limiting feedback resistor. #### 6.3.6 Overload Recovery Overload recovery is defined as the time required for the op amp output to recover from a saturated state to a linear state. The output devices of the op amp enter a saturation region when the output voltage exceeds the rated operating voltage, either due to the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the TLV914x is approximately 400ns. ### 6.3.7 Typical Specifications and Distributions Designers often have questions about a typical specification of an amplifier to design a more robust circuit. Due to natural variation in process technology and manufacturing procedures, every specification of an amplifier can exhibit some amount of deviation from the expected value, like the input offset voltage of an amplifier. These deviations often follow *Gaussian* (*bell curve*), or *normal* distributions, and circuit designers can leverage this information to guardband a system, even when there is not a minimum or maximum specification in the *Electrical Characteristics* table. Figure 6-7. Gaussian Distribution Figure 6-7 shows an example distribution, where $\mu$ , or mu, is the mean of the distribution, and where $\sigma$ , or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution, approximately two-thirds (68.26%) of all units can be expected to have a value within one standard deviation, or one sigma, of the mean (from $\mu$ – $\sigma$ to $\mu$ + $\sigma$ ). Depending on the specification, values listed in the *typical* column of the *Electrical Characteristics* table are represented in different ways. As a general rule, if a specification naturally has a nonzero mean (for example, like gain bandwidth), then the typical value is equal to the mean ( $\mu$ ). However, if a specification naturally has a mean near zero (like input offset voltage), then the typical value is equal to the mean plus one standard deviation ( $\mu$ + $\sigma$ ) to most accurately represent the typical value. Designers can use this chart to calculate approximate probability of a specification in a unit; for example, for TLV914x, the typical input voltage offset is $265\mu V$ . So 68.2% of all TLV914x devices are expected to have an offset from $-265\mu V$ to $+265\mu V$ . At $4\sigma$ ( $\pm 800\mu V$ ), 99.9937% of the distribution has an offset voltage less than $\pm 1mV$ , which means 0.0063% of the population is outside of these limits, which corresponds to about 1 in 15,873 units. Specifications with a value in the minimum or maximum column are tested by TI, unless otherwise noted, and units outside these limits are removed from production material. For example, the TLV914x family has a maximum offset voltage of 1mV at 25°C, and even though this is extremely unlikely, units with larger offset than 1mV are removed from production material. For specifications with no value in the minimum or maximum column, consider selecting a sigma value of sufficient guardband for the designers application, and design worst-case conditions using this value. For example, the 6 $\sigma$ value corresponds to about 1 in 500 million units, which is an extremely unlikely chance, and can be an option as a wide guardband to design a system around. In this case, the TLV914x family does not have a maximum or minimum for offset voltage drift. Based on the typical value of 0.2µV/°C in the Electrical Characteristics table, the expected maximum value for the 6σ value of an offset voltage drift is approximately 1.2uV/°C. When designing for worst-case system conditions, this value can be used to estimate the worst possible offset across temperature without having an actual minimum or maximum value. Note that process variation and adjustments over time can shift typical means and standard deviations, and unless there is a value in the minimum or maximum specification column, TI cannot specify the maximum performance of a device. Only use this information to estimate the performance of a device. #### **6.4 Device Functional Modes** The TLV914x has a single functional mode and is operational when the power-supply voltage is greater than or equal to 2.7V (±1.35V). The maximum power supply voltage for the TLV914x is 18V (±9V). Product Folder Links: TLV9141 TLV9142 TLV9144 ## 7 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Application Information The TLV914x family offers excellent DC precision and AC performance. These devices operate up to 18V supply rails and offer true rail-to-rail input and output, low offset voltage and offset voltage drift, as well as 125kHz bandwidth and high output drive. These features make the TLV914x a robust, high-performance operational amplifier for high-voltage industrial applications. ### 7.2 Typical Applications #### 7.2.1 Low-Side Current Measurement Figure 7-1 shows the TLV9141 configured in a low-side current sensing application. For a full analysis of the circuit shown in Figure 7-1 including theory, calculations, simulations, and measured data, see TI Precision Design TIPD129, *OA to 1A Single-Supply Low-Side Current-Sensing Solution*. Figure 7-1. TLV914x in a Low-Side, Current-Sensing Application #### 7.2.1.1 Design Requirements The design requirements for this design are as follows: Load current: 0A to 1AMax output voltage: 4.9V Maximum shunt voltage: 100mV #### 7.2.1.2 Detailed Design Procedure The transfer function of the circuit in Figure 7-1 is given in Equation 1: $$V_{OUT} = I_{LOAD} \times R_{SHUNT} \times Gain$$ (1) The load current (I<sub>LOAD</sub>) produces a voltage drop across the shunt resistor (R<sub>SHUNT</sub>). The load current is set from 0A to 1A. To keep the shunt voltage below 100mV at maximum load current, the largest shunt resistor is defined using Equation 2: $$R_{SHUNT} = \frac{V_{SHUNT\_MAX}}{I_{LOAD\ MAX}} = \frac{100 \text{mV}}{1 \text{A}} = 100 \text{m}\Omega$$ (2) Using Equation 2, $R_{SHUNT}$ is calculated to be 100m $\Omega$ . The voltage drop produced by $I_{LOAD}$ and $R_{SHUNT}$ is amplified by the TLV9141 to produce an output voltage of 0V to 4.9V. The gain needed by the TLV9141 to produce the necessary output voltage is calculated using Equation 3: $$Gain = \frac{(V_{OUT\_MAX} - V_{OUT\_MIN})}{(V_{IN\ MAX} - V_{IN\ MIN})}$$ (3) Using Equation 3, the required gain is calculated to be 49V/V, which is set with resistors $R_F$ and $R_G$ . Equation 4 is used to size the resistors, $R_F$ and $R_G$ , to set the gain of the TLV9141 to 49V/V. $$Gain = 1 + \frac{(R_F)}{(R_G)}$$ (4) Choosing $R_F$ as 5.76k $\Omega$ , $R_G$ is calculated to be 120 $\Omega$ . $R_F$ and $R_G$ were chosen as 5.76k $\Omega$ and 120 $\Omega$ because those are standard value resistors that create a 49:1 ratio. Other resistors that create a 49:1 ratio can also be used. However, excessively large resistors can generate thermal noise that exceeds the intrinsic noise of the op amp. Figure 7-2 shows the measured transfer function of the circuit shown in Figure 7-1. #### 7.2.1.3 Application Curve Figure 7-2. Low-Side, Current-Sense, Transfer Function #### 7.3 Power Supply Recommendations The TLV914x is specified for operation from 2.7V to 18V (±1.35V to ±9V); many specifications apply from –40°C to 125°C or with specific supply voltages and test conditions. #### **CAUTION** Supply voltages larger than 20V can permanently damage the device; see *Absolute Maximum Ratings*. Place 0.1µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to *Layout*. ### 7.4 Layout #### 7.4.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole and into the op amp. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. As shown in Figure 7-4, keeping RF and RG close to the inverting input minimizes parasitic capacitance. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. - · Cleaning the PCB following board assembly is recommended for best performance. - Any precision integrated circuit can experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances. #### 7.4.2 Layout Example Figure 7-3. Schematic for Noninverting Configuration Layout Example Figure 7-4. Example Layout for TLV9142 ### 8 Device and Documentation Support ### 8.1 Device Support #### 8.1.1 Development Support #### 8.1.1.1 TINA-TI™ (Free Software Download) TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities. Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool. #### Note These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder. ### 8.2 Documentation Support #### 8.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, MUX-Friendly, Precision Operational Amplifiers application brief - Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application note - Texas Instruments, *Op amps with complementary-pair input stages: What are the trade-offs?* Analog Design Journal - Texas Instruments, 0A to 1A, Single-Supply, Low-Side, Current Sensing Solution design guide #### 8.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.5 Trademarks TINA-TI<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. TINA<sup>™</sup> and DesignSoft<sup>™</sup> are trademarks of DesignSoft, Inc. Bluetooth® is a registered trademark of Bluetooth SIG, Inc. All trademarks are the property of their respective owners. #### 8.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 8.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE REVISION | | NOTES | | | | | |---------------|---|-----------------|--|--|--|--| | December 2024 | * | Initial Release | | | | | ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TLV9141 TLV9142 TLV9144 www.ti.com 30-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|-----------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | TLV9141IDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 94DBV | | TLV9141IDBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 94DBV | | TLV9141IDR | Active | Production | SOIC (D) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 9141ID | | TLV9141IDR.A | Active | Production | SOIC (D) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 9141ID | | TLV9142IDR | Active | Production | SOIC (D) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 9142ID | | TLV9142IDR.A | Active | Production | SOIC (D) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | See TLV9142IDR | 9142ID | | TLV9142IPWR | Active | Production | TSSOP (PW) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 9142PW | | TLV9142IPWR.A | Active | Production | TSSOP (PW) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | See TLV9142IPWR | 9142PW | | TLV9144IDR | Active | Production | SOIC (D) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLV9144IDR | | TLV9144IDR.A | Active | Production | SOIC (D) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TLV9144IDR | | TLV9144IN | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 125 | 9144IN | | TLV9144IN.A | Active | Production | PDIP (N) 14 | 25 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 125 | 9144IN | | TLV9144IPWR | Active | Production | TSSOP (PW) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 9144PW | | TLV9144IPWR.A | Active | Production | TSSOP (PW) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 9144PW | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 30-Jun-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV9141IDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV9142IPWR | TSSOP | PW | 8 | 3000 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV9144IDR | SOIC | D | 14 | 3000 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLV9144IPWR | TSSOP | PW | 14 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 18-Jul-2025 #### \*All dimensions are nominal | 7 till dillitorioriorio di o morminar | | | | | | | | |---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TLV9141IDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV9142IPWR | TSSOP | PW | 8 | 3000 | 353.0 | 353.0 | 32.0 | | TLV9144IDR | SOIC | D | 14 | 3000 | 340.5 | 336.1 | 25.0 | | TLV9144IPWR | TSSOP | PW | 14 | 3000 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2025 ### **TUBE** ### \*All dimensions are nominal | | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |---|-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | Г | TLV9144IN | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | Г | TLV9144IN.A | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | SMALL OUTLINE TRANSISTOR - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. SMALL OUTLINE TRANSISTOR - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153, variation AA. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated