# TLV7A03 Nanopower, 250nA I<sub>O</sub>, 200mA I<sub>OUT</sub>, Low-Dropout Regulator With Fast **Transient Response** ### 1 Features - Ultra-low I<sub>Q</sub>: 250nA (typ), 400nA (max) - Shutdown Io: 3nA (typ) - Excellent transient response (1mA to 50mA) - < 10µs settling time - 80mV undershoot - Packages: - 1.0mm × 1.0mm X2SON - SOT23-5 - Input voltage range: 1.5V to 6.0V - Output voltage range: 0.8V to 5.0V (fixed) - Output accuracy: 1.5% over temperature - Smart enable pulldown - Very low dropout: - 270mV (max) at 200mA (V<sub>OUT</sub> = 3.3V) - Stable with a 1µF or larger capacitor # 2 Applications - Wearables electronics - Thermostats, smoke and heat detectors - Gas, heat, and water meters - Blood glucose monitors and pulse oximeters - Residential circuit breakers and fault indicators - Building security and video surveillance devices - **EPOS** card readers # 3 Description The TLV7A03 is an ultra-small, ultra-low guiescent current low-dropout linear regulator (LDO) that sources 200mA with excellent transient performance. The TLV7A03, with an ultra-low I<sub>Q</sub> of 250nA, is designed specifically for applications where very low quiescent current is a critical parameter. This device maintains low I<sub>O</sub> consumption even in dropout mode to further increase battery life. When in shutdown or disabled mode, the device consumes only 3nA I<sub>O</sub>, which helps increase battery shelf life. The TLV7A03 has an output range of 0.8V to 5.0V, available in 50mV steps, to support the lower core voltages of modern microcontrollers (MCUs). The TLV7A03 features a smart enable circuit with an internally controlled pulldown resistor that keeps the LDO disabled even when the EN pin is floating. This circuit also helps minimize the external components used to pulldown the EN pin. This circuit also helps minimize the current drawn through the external pulldown circuit when the device is enabled. The TLV7A03 is fully specified for $T_{J} = -40^{\circ}C$ to +125°C operation. ### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> PACKAGE S | | |-------------|----------------------------------|---------------| | TLV7A03 | DQN (X2SON, 4) | 1mm × 1mm | | | DBV (SOT-23, 5) | 2.9mm × 2.8mm | - For more information, see the Mechanical, Packaging, and Orderable Information. - The package size (length × width) is a nominal value and includes pins, where applicable. **Typical Application Circuit** # **Table of Contents** | 1 Features1 | 6.4 Device Functional Modes | 22 | |---------------------------------------|----------------------------------------------------|-------------------| | 2 Applications1 | 7 Application and Implementation | 23 | | 3 Description1 | • • • | | | 4 Pin Configuration and Functions3 | | | | 5 Specifications4 | | | | 5.1 Absolute Maximum Ratings4 | | | | 5.2 ESD Ratings4 | | | | 5.3 Recommended Operating Conditions4 | | | | 5.4 Thermal Information5 | 8.2 Receiving Notification of Documentation Update | s <mark>28</mark> | | 5.5 Electrical Characteristics6 | 8.3 Support Resources | 28 | | 5.6 Switching Characteristics7 | 8.4 Trademarks | 28 | | 5.7 Typical Characteristics8 | 8.5 Electrostatic Discharge Caution | 28 | | 6 Detailed Description18 | 8.6 Glossary | 28 | | 6.1 Overview18 | 9 Revision History | 28 | | 6.2 Functional Block Diagram18 | 10 Mechanical, Packaging, and Orderable | | | 6.3 Feature Description19 | Information | 28 | # **4 Pin Configuration and Functions** Figure 4-1. DQN Package, 1mm × 1mm, 4-Pin X2SON (Top View) Figure 4-2. DBV Package, 5-Pin SOT-23 (Top View) Table 4-1. Pin Functions: DQN, DBV | | PIN | | | | |---------------------|-----|-----|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME <sup>(1)</sup> | DQN | DBV | TYPE | DESCRIPTION | | EN | 3 | 3 | Input | Enable pin. Driving this pin to logic high enables the device; driving this pin to logic low or floating this pin disables the device. This pin features an internal pulldown resistor, which is disconnected when EN is driven high externally and the device has started up. | | GND | 2 | 2 | <ul> <li>Ground pin. Connect this pin to ground on the board.</li> </ul> | | | IN | 4 | 1 | Input | Input pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground. See the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the input of the device as possible. | | NC | _ | 4 | _ | No connect pin. This pin is not internally connected. Connect to ground or leave floating. | | OUT | 1 | 5 | Output | Regulated output pin. A 0.5µF or greater effective capacitance is required from OUT to ground for stability. For best transient response, use a 1µF or larger ceramic capacitor from OUT to ground. Place the output capacitor as close to output of the device as possible; see the <i>Recommended Operating Conditions</i> table. | | I nermai pad | | _ | Connect the thermal pad to a large-area ground plane. The thermal pad is internally connected to ground. | | <sup>(1)</sup> NC = No internal connection. # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------|------------------------------------|------------|---------------------------------------------|------| | | V <sub>IN</sub> | -0.3 | 6.5 | | | Voltage | V <sub>EN</sub> | -0.3 | 6.5 | V | | | V <sub>OUT</sub> | -0.3 | V <sub>IN</sub> + 0.3 or 5.5 <sup>(2)</sup> | | | Current | Maximum output | Internally | limited | Α | | Temperature | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | -65 | 150 | C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) Maximum is V<sub>IN</sub> + 0.3 V or 5.5 V, whichever is smaller. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safemanufacturing with a standard ESD control process. # **5.3 Recommended Operating Conditions** over operating junction temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|-------------------------------------|-----|-----|-----|------| | V <sub>IN</sub> | Input voltage | 1.5 | | 6.0 | V | | V <sub>EN</sub> | Enable voltage | 0 | | 6.0 | V | | V <sub>OUT</sub> | Output voltage | 0.8 | | 5.0 | V | | I <sub>OUT</sub> | Output current | 0 | | 200 | mA | | C <sub>IN</sub> | Input capacitor | | 1 | | μF | | C <sub>OUT</sub> | Output capacitor <sup>(1)</sup> (2) | 1 | 1 | 22 | μF | | F <sub>EN</sub> | EN toggle frequency | | | 10 | kHz | | TJ | Operating junction temperature | -40 | | 125 | °C | Effective output capacitance of 0.5 μF minimum required for stability. Product Folder Links: TLV7A03 <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safemanufacturing with a standard ESD control process. <sup>(2) 22</sup> µF is the maximum derated capacitance that can be used for stability. # **5.4 Thermal Information** | | | TLV | TLV7A03 | | | | |-----------------------|----------------------------------------------|-------------|----------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | DQN (X2SON) | DBV (SOT-23-5) | UNIT | | | | | | 4 PINS | 5 PINS | | | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 179.1 | 181.9 | °C/W | | | | R <sub>0JC(top)</sub> | Junction-to-case(top) thermal resistance | 137.6 | 53.0 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 116.3 | 88.1 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 6.1 | 27.1 | °C/W | | | | ΨЈВ | Junction-to-board characterization parameter | 116.3 | 52.7 | °C/W | | | | R <sub>0JC(bot)</sub> | Junction-to-case(bottom) thermal resistance | 112.3 | N/A | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.5 Electrical Characteristics Specified at $T_J$ = $-40^{\circ}$ C to +125 $^{\circ}$ C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V or 2.0V (whichever is greater), $I_{OUT}$ = 1mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted). Typical values are at $T_J$ = 25 $^{\circ}$ C. | PARAMETER | | TEST CONDITION | ONS | MIN | TYP | MAX | UNIT | |----------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------------------| | | Name in all and one and | $T_J = 25^{\circ}\text{C}, V_{\text{OUT}} \ge 1.5\text{V}, 1\mu\text{A}^{(3)} \le I_{\text{OUT}} \le 1\text{mA}$<br>$T_J = 25^{\circ}\text{C}; V_{\text{OUT}} < 1.5\text{V}$ | | -1 | | 1 | % | | | Nominal accuracy | | | -15 | | 15 | mV | | | Accuracy over | V <sub>OUT</sub> ≥ 1.5V | T 4000 to 140500 | -1.5 | | 1.5 | % | | | temperature | V <sub>OUT</sub> < 1.5V | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -20 | | 20 | mV | | $\Delta V_{OUT}(\Delta V_{IN})$ | Line regulation | $V_{OUT(nom)} + 0.5V \le V_{IN} \le 6.0V^{(1)}$ | T <sub>J</sub> = -40°C to +125°C | | | 5 | mV | | Λ\/(ΔΙ) | Load regulation <sup>(2)</sup> | 1mA ≤ I <sub>OUT</sub> ≤ 200mA, | $T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | 20 | 38 | mV | | $\Delta V_{OUT}(\Delta I_{OUT})$ | Load regulation 7 | $V_{IN} = V_{OUT(nom)} + 0.5V^{(1)}$ | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 50 | 1110 | | GND | Ground current | I <sub>OUT</sub> = 0mA | T <sub>J</sub> = 25°C | | 250 | 300 | nA | | GND | Ground current | 1001 - 01112 | $T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 400 | 11/3 | | | Cround ourrent vo | 20μA ≤ I <sub>OUT</sub> < 1mA | | | 1 | | | | GND/I <sub>OUT</sub> | Ground current vs load current | 1mA ≤ I <sub>OUT</sub> ≤ 100mA | T <sub>J</sub> = 25°C | | 0.25 | | % | | | | I <sub>OUT</sub> ≥ 100mA | | | 0.15 | | | | GND(DO) | Ground current in dropout <sup>(3)</sup> | I <sub>OUT</sub> = 0mA, V <sub>IN</sub> = 95% x V <sub>OUT (NOM)</sub> | T <sub>J</sub> = 25°C | | 270 | | nA | | SHDN | Shutdown current | $V_{EN} = 0V, 1.5V \le V_{IN} \le 5.0V, T_J = 25^{\circ}C$ | | | 3 | 10 | nA | | | 0.44 | V <sub>OUT</sub> = 90% × V <sub>OUT(nom)</sub> | $V_{OUT} < 2.5V,$<br>$V_{IN} = V_{OUT(nom)} +$<br>$V_{DO(max)} + 1.0 V$ | 240 | 450 | 750 | mA | | CL Output current limit | VOUT - 90 /0 ^ VOUT(nom) | $V_{OUT} \ge 2.5V$ ,<br>$V_{IN} = V_{OUT(nom)} + V_{DO(max)} + 0.5 V$ | 240 | 450 | 750 | mA | | | Isc | Short-circuit current limit | V <sub>OUT</sub> = 0V | | | 65 | | mA | | | | | 0.8V ≤ V <sub>OUT</sub> < 1.0V | | | 1050 | | | | | 1.0V ≤ V <sub>OUT</sub> | 1.0V ≤ V <sub>OUT</sub> < 1.2V | | | 790 | | | | | | 1.2V ≤ V <sub>OUT</sub> < 1.5V | | | 650 | | | | | $T_J = -40$ °C to +85°C | 1.5V ≤ V <sub>OUT</sub> < 1.8V | | | 490 | | | | | | 1.8V ≤ V <sub>OUT</sub> < 2.5V | | | 400 | | | | | | $2.5V \le V_{OUT} < 3.3V$ | | | 310 | | | . 1 | D = = = (4) | | $3.3V \le V_{OUT} \le 5.0V$ | | | 270 | | | $I_{DO}$ | Dropout voltage <sup>(4)</sup> | | $0.8V \le V_{OUT} < 1.0V$ | | | 1100 | mV | | | | | 1.0V ≤ V <sub>OUT</sub> < 1.2V | | | 850 | | | | | | 1.2V ≤ V <sub>OUT</sub> < 1.5V | | | 700 | 1 | | | | T <sub>J</sub> = -40°C to +125°C | 1.5V ≤ V <sub>OUT</sub> < 1.8V | | | 560 | | | | | | 1.8V ≤ V <sub>OUT</sub> < 2.5V | | | 450 | | | | | 2.5V ≤ V <sub>OUT</sub> < 3.3V | | | 360 | | | | | | $3.3V \le V_{OUT} \le 5.0V$ | | | 310 | | | | PSRR | Power-supply rejection ratio | f = 1kHz, I <sub>OUT</sub> = 30mA | | | 55 | | dB | | / <sub>N</sub> | Output voltage noise | BW = 10Hz to 100kHz, V <sub>OUT</sub> = 0.8V, I <sub>OI</sub> | <sub>JT</sub> = 30mA | | 130 | | μV <sub>RN</sub> | | . 1 | LIV/LO the sada at a | V <sub>IN</sub> rising | | 1.23 | 1.3 | 1.47 | ., | | V <sub>UVLO</sub> | UVLO threshold | V <sub>IN</sub> falling | | 1.0 | 1.12 | 1.41 | V | | V <sub>UVLO(HYST)</sub> | UVLO hysteresis | V <sub>IN</sub> hysteresis | | | 180 | | mV | # **5.5 Electrical Characteristics (continued)** Specified at $T_J$ = $-40^{\circ}$ C to +125°C, $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V or 2.0V (whichever is greater), $I_{OUT}$ = 1mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted). Typical values are at $T_J$ = 25°C. | PAR | AMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|------------------------------------|------------------------------------------|-----|-----|-----|------| | V <sub>EN(HI)</sub> | EN pin logic high voltage | | 1.1 | | | V | | V <sub>EN(LOW)</sub> | EN pin logic low voltage | | | | 0.3 | V | | I <sub>EN</sub> | EN pin leakage current | V <sub>EN</sub> = V <sub>IN</sub> = 6.0V | | 10 | | nA | | R <sub>EN(PULLDOWN)</sub> | Smart enable pulldown resistor | V <sub>EN</sub> = 0.3V | | 500 | | ΚΩ | | R <sub>PULLDOWN</sub> | Pulldown resistor | V <sub>IN</sub> = 3.3V, device disabled | | 60 | | Ω | | T <sub>SD(shutdown)</sub> | Thermal shutdown temperature | Shutdown, temperature increasing | | 170 | | °C | | T <sub>SD(reset)</sub> | Thermal shutdown reset temperature | Reset, temperature decreasing | | 145 | | C | - (1) $V_{IN} = 2.0V \text{ for } V_{OUT} \le 1.5V.$ - (2) Load Regulation is normalized to the output voltage at I<sub>OUT</sub> = 1mA. - (3) Specified by design - (4) Dropout is measured by ramping $V_{IN}$ down until $V_{OUT} = V_{OUT (nom)} x$ 95%, with $I_{OUT} = 200 \text{mA}$ . # 5.6 Switching Characteristics Specified at $T_J = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = V_{OUT(nom)} + 0.5 \text{V}$ or 2.0V (whichever is greater), $I_{OUT} = 1\text{mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1\mu\text{F}$ (unless otherwise noted). Typical values are at $T_J = 25^{\circ}\text{C}$ . | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |------------------|---------------|---------------------------------------------------------------------|--------------------------------|-----|------|------|------| | | | | 0.8V ≤ V <sub>OUT</sub> ≤ 1.5V | | 500 | 800 | | | t <sub>STR</sub> | Start-up time | From EN assertion to V <sub>OUT</sub> = 90% × V <sub>OUT(nom)</sub> | 1.5V < V <sub>OUT</sub> ≤ 3.0V | | 750 | 1200 | μs | | | | | 3.0V < V <sub>OUT</sub> ≤ 5.0V | | 1200 | 1600 | | Product Folder Links: TLV7A03 ### 5.7 Typical Characteristics at operating temperature range ( $T_J$ = $-40^{\circ}$ C to +125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V or 2.0V (whichever is greater), $I_{OUT}$ = 1mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) at operating temperature range ( $T_J$ = $-40^{\circ}$ C to +125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V or 2.0V (whichever is greater), $I_{OUT}$ = 1mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) at operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT(nom)} + 0.5\text{V}$ or 2.0V (whichever is greater), $I_{OUT} = 1\text{mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1\mu\text{F}$ (unless otherwise noted) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated at operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT(nom)} + 0.5\text{V}$ or 2.0V (whichever is greater), $I_{OUT} = 1\text{mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1\mu\text{F}$ (unless otherwise noted) Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback at operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT(nom)} + 0.5\text{V}$ or 2.0V (whichever is greater), $I_{OUT} = 1\text{mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1\mu\text{F}$ (unless otherwise noted) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated at operating temperature range ( $T_J$ = $-40^{\circ}$ C to +125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V or 2.0V (whichever is greater), $I_{OUT}$ = 1mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) at operating temperature range ( $T_J$ = $-40^{\circ}$ C to +125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V or 2.0V (whichever is greater), $I_{OUT}$ = 1mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated at operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT(nom)} + 0.5\text{V}$ or 2.0V (whichever is greater), $I_{OUT} = 1\text{mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1\mu\text{F}$ (unless otherwise noted) Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback at operating temperature range ( $T_J$ = $-40^{\circ}$ C to +125°C), $V_{IN}$ = $V_{OUT(nom)}$ + 0.5V or 2.0V (whichever is greater), $I_{OUT}$ = 1mA, $V_{EN}$ = $V_{IN}$ , and $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated at operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT(nom)} + 0.5\text{V}$ or 2.0V (whichever is greater), $I_{OUT} = 1\text{mA}$ , $V_{EN} = V_{IN}$ , and $C_{IN} = C_{OUT} = 1\mu\text{F}$ (unless otherwise noted) # **6 Detailed Description** # **6.1 Overview** The TLV7A03 is a ultra-low $I_Q$ linear voltage regulator optimized for excellent transient performance. These characteristics make the device designed for most battery-powered applications. This low-dropout linear regulator (LDO) offers active discharge, foldback current limit, shutdown, and thermal protection capability. # 6.2 Functional Block Diagram Submit Document Feedback vww.ti.com SBVS484 – JUNE 2025 ### 6.3 Feature Description ### 6.3.1 Excellent Transient Response The TLV7A03 includes several innovative circuits to provide excellent transient response. Dynamic biasing increases the $I_Q$ for a short duration during transients to extend the closed-loop bandwidth and improve the output response time to transients. Adaptive biasing increases the $I_Q$ as the DC load current increases, extending the bandwidth of the loop. The response time across the output voltage range is constant because a buffered reference topology is used, which keeps the control loop in unity gain at any output voltage. These features give the device a wide loop bandwidth during transients that provides excellent transient response while maintaining low $I_{O}$ in steady-state conditions. ### 6.3.2 Active Discharge (P-Version Only) The device has an internal pulldown MOSFET that connects a R<sub>PULLDOWN</sub> resistor to ground when the device is disabled to actively discharge the output voltage. The active discharge circuit is activated by the enable pin or by the undervoltage lockout (UVLO). Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed. Reverse current potentially flows from the output to the input. This reverse current flow potentially causes damage to the device. Limit reverse current to no more than 5% of the device rated current for a short period of time. ### 6.3.3 Low Io in Dropout In most LDOs the $I_Q$ significantly increases when the device is placed into dropout, which is especially true for low $I_Q$ LDOs. The TLV7A03 helps to reduce the battery discharge by detecting when the device is operating in dropout conditions and maintaining a low $I_Q$ . #### 6.3.4 Smart Enable The enable (EN) input polarity is active high. The output voltage is enabled when the voltage of the enable input is greater than $V_{EN(HI)}$ and disabled when the enable input voltage is less than $V_{EN(LOW)}$ . If independent control of the output voltage is not needed, connect EN to IN. This device has a smart enable circuit to reduce quiescent current. When the voltage on the enable pin is driven above $V_{EN(HI)}$ , as listed in the *Electrical Characteristics* table, the device is enabled and the smart enable internal pulldown resistor ( $R_{EN(PULLDOWN)}$ ) is disconnected. When the enable pin is floating, the $R_{EN(PULLDOWN)}$ is connected and pulls the enable pin low to disable the device. The $R_{EN(PULLDOWN)}$ value is listed in the *Electrical Characteristics* table. This device has an internal pulldown circuit that activates when the device is disabled to actively discharge the output voltage. ### 6.3.5 Dropout Voltage Dropout voltage $(V_{DO})$ is defined as the input voltage minus the output voltage $(V_{IN} - V_{OUT})$ at the rated output current $(I_{RATED})$ , where the pass transistor is fully on. $I_{RATED}$ is the maximum $I_{OUT}$ listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well. For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the $R_{DS(ON)}$ of the device. $$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}}$$ (1) #### 6.3.6 Foldback Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall-foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. For this device, $V_{FOLDBACK} = 0.5V$ . The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note. Figure 6-1 shows a diagram of the foldback current limit. Figure 6-1. Foldback Current Limit ### 6.3.7 Undervoltage Lockout (UVLO) The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *Electrical Characteristics* table. ### 6.3.8 Thermal Shutdown The device contains a thermal shutdown protection circuit to disable the device when the junction temperature $(T_J)$ of the pass transistor rises to $T_{SD(shutdown)}$ (typical). Thermal shutdown hysteresis makes sure the device resets (turns on) when the temperature falls to $T_{SD(reset)}$ (typical). Product Folder Links: TLV7A03 Copyright © 2025 Texas Instruments Incorporated The thermal time-constant of the semiconductor die is fairly short. Thus, the device cycles on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start up is high from large $V_{\text{IN}} - V_{\text{OUT}}$ voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start-up completes. For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability. #### 6.4 Device Functional Modes ### 6.4.1 Device Functional Mode Comparison Table 6-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values. **Table 6-1. Device Functional Mode Comparison** | OPERATING MODE | PARAMETER | | | | | | |---------------------------------------------------|-------------------------------------------------------------|----------------------------------------|------------------------------------------|--------------------------------------------|--|--| | OF ERATING MODE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | TJ | | | | Normal operation | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub> | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> | | | | Dropout operation | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub> | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> | | | | Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>EN(LOW)</sub> | Not applicable | T <sub>J</sub> > T <sub>SD(shutdown)</sub> | | | ### 6.4.2 Normal Operation The device regulates to the nominal output voltage when the following conditions are met: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is less than the thermal shutdown temperature $(T_J < T_{SD})$ - The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold ### 6.4.3 Dropout Operation The device operates in dropout mode when the input voltage is lower than the nominal output voltage plus the specified dropout voltage. However, make sure all other conditions are met for normal operation. In this mode, the output voltage tracks the input voltage. In dropout operation, the pass transistor is in the ohmic or triode region of operation, and acts as a switch. Because of this operation, the transient performance of the device becomes significantly degraded. Line or load transients in dropout results in large output-voltage deviations. When the device is in a steady dropout state, the pass transistor is driven into the ohmic or triode region. This state is defined as when the device is in dropout, directly after being in a normal regulation state, but *not* during start-up. During dropout, $V_{IN} < V_{OUT(NOM)} + V_{DO}$ . When the input voltage returns to a value $\ge V_{OUT(NOM)} + V_{DO}$ , the output voltage overshoots for a short period of time. During this time, the device pulls the pass transistor back into the linear region. $V_{OUT(NOM)}$ is the nominal output voltage and $V_{DO}$ is the dropout voltage. ### 6.4.4 Disabled The device output is shutdown by forcing the enable pin voltage to less than the maximum EN pin low-level input voltage (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, and internal circuits are shutdown. The output voltage is also actively discharged to ground by an internal discharge circuit from the output to ground. Product Folder Links: TLV7A03 # 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 7.1 Application Information # 7.1.1 Recommended Capacitor Types The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but use with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature. However, using Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. Generally, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value. ### 7.1.2 Input and Output Capacitor Requirements Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. Use an input capacitor if the source impedance is more than $0.5\Omega$ . Use a higher value capacitor if large, fast rise-time load or line transients are anticipated. Additionally, use this capacitor if the device is located several inches from the input power source. Dynamic performance of the device is improved with the use of an output capacitor. Use an output capacitor within the range specified in the *Recommended Operating Conditions* table for stability. ### 7.1.3 Load Transient Response The load-step transient response is the output voltage response by the LDO to a step in load current, whereby output voltage regulation is maintained. There are two key transitions during a load transient response. These transitions are from a light to a heavy load and from a heavy to a light load. The regions shown in Figure 7-1 are broken down as follows. Regions A, E, and H are where the output voltage is in steady-state. Figure 7-1. Load Transient Waveform During transitions from a light load to a heavy load, the: - Initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B) - Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C) During transitions from a heavy load to a light load, the: - Initial voltage rise results from the LDO sourcing a large current, and leads to the output capacitor charge to increase (region F) - Recovery from the rise results from the LDO decreasing the sourcing current in combination with the load discharging the output capacitor (region G) A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. Larger DC loads reduce the peaks because the amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor. ### 7.1.4 Undervoltage Lockout (UVLO) Operation The UVLO circuit makes sure the device stays disabled before the input supply reaches the minimum operational voltage range. This circuit also makes sure the device shuts down when the input supply collapses. Figure 7-2 shows the UVLO circuit response to various input voltage events. The diagram is separated into the following parts: - Region A: The device does not start until the input reaches the UVLO rising threshold. - · Region B: Normal operation, regulating device. - Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The output potentially falls out of regulation but the device remains enabled. - Region D: Normal operation, regulating device. - Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the output falls because of the load and active discharge circuit. The device is reenabled when the UVLO rising threshold is reached by the input voltage and a normal start-up follows. - Region F: Normal operation followed by the input falling to the UVLO falling threshold. - Region G: The device is disabled when the input voltage falls below the UVLO falling threshold to 0V. The output falls because of the load and active discharge circuit. Figure 7-2. Typical UVLO Operation ### 7.1.5 Power Dissipation ( $P_D$ ) Circuit reliability demands proper consideration be given to device power dissipation and location of the circuit on the printed circuit board (PCB). Verify correct sizing of the thermal plane. Make sure the PCB area around the regulator is as free as possible of other heat-generating devices that cause added thermal stresses. As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Use Equation 2 to approximate $P_D$ : $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) Power dissipation is minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TLV7A03 allows for maximum efficiency across a wide range of output voltages. Product Folder Links: TLV7A03 The main heat conduction path for the device is through the thermal pad on the package. As such, solder the thermal pad to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane. The maximum power dissipation determines the maximum allowable junction temperature $(T_J)$ for the device. According to Equation 3, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance $(R_{\theta JA})$ . The $R_{\theta JA}$ component is the combined PCB and device package and the temperature of the ambient air $(T_A)$ . Equation 4 rearranges Equation 3 for output current. $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{3}$$ $$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$ (4) Unfortunately, this thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design. Therefore, $R_{\theta JA}$ varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area. This value is only used as a relative measure of package thermal performance. For a well-designed thermal layout, $R_{\theta JA}$ is actually the sum of the X2SON package $R_{\theta JC(bot)}$ plus the thermal resistance contribution by the PCB copper. $R_{\theta JC(bot)}$ is the junction-to-case (bottom) thermal resistance. #### 7.1.5.1 Estimating Junction Temperature The JEDEC standard now recommends using psi $(\Psi)$ thermal metrics to estimate junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics $(\Psi_{JT}$ and $\Psi_{JB})$ are used in accordance with Equation 5 and are given in the *Thermal Information* table. $$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D \text{ and } \Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$ (5) #### where: - P<sub>D</sub> is the power dissipated as explained in Equation 2 - T<sub>T</sub> is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB surface temperature measured 1mm from the device package and centered on the package edge #### 7.1.5.2 Recommended Area for Continuous Operation The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is given in Figure 7-3 and is separated into the following parts: - Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a given output current level. See the *Dropout Operation* section for more details. - The rated output currents limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification. - The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability. - The shape of the slope is given by Equation 4. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO. Thus when V<sub>IN</sub> V<sub>OLIT</sub> increases, the output current decreases. - The rated input voltage range governs both the minimum and maximum of $V_{IN} V_{OUT}$ . Figure 7-3 shows the recommended area of operation for this device on a JEDEC-standard high-K board with a R<sub>B.IA</sub> as given in the *Thermal Information* table. Figure 7-3. Region Description of Continuous Operation Regime ## 7.2 Typical Application Figure 7-4. Operation From a Battery Input Supply ## 7.2.1 Design Requirements Table 7-1 lists the design parameters for Figure 7-4. Input current Output load Maximum ambient temperature **PARAMETER DESIGN REQUIREMENT** Input voltage 2.0V to 3.2V (Li/MnO<sub>2</sub> coin cell) 1.2V, ±20mV Output voltage 200mA, maximum 10mA DC 70°C Table 7-1. Design Parameters ### 7.2.2 Detailed Design Procedure For this design example, the 1.2V TLV7A03 is selected. A Li/MnO<sub>2</sub> coin cell is used, thus a 1.0µF input capacitor is recommended to minimize transient currents drawn from the battery. Use a 1.0µF output capacitor for excellent load transient response. Keep the dropout voltage (V<sub>DO</sub>) within the TLV7A03 dropout voltage specification for the 1.2V output voltage option. This voltage level keeps the device in regulation under all load and temperature conditions for this design. Use the recommend 1µF input and output capacitor. Coin cells typically have output resistance values equal to several 10s of ohms, depending on capacity, temperature, and state of charge. The very small ground current consumed by the regulator maintains a high current efficiency as compared to the load current consumed by the system. This efficiency is depicted in Figure 7-5, which allows for long battery life. Equation 6 calculates the current efficiency (I<sub>n</sub>) of this system. Product Folder Links: TLV7A03 $$I_{\eta}(\%) = I_{OUT} / (I_{OUT} + I_{Q}) \times 100$$ (6) # 7.2.3 Application Curve Figure 7-5. Current Efficiency vs I<sub>OUT</sub> and Temperature ### 7.3 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 1.5V to 6.0V. Make sure the input supply is well regulated and free of spurious noise. To verify that the output voltage is well regulated and dynamic performance is optimum, make sure the input supply is at least $V_{OUT(nom)} + 0.5V$ . Use a 1µF or greater input capacitor to reduce the impedance of the input supply, especially during transients. ### 7.4 Layout ### 7.4.1 Layout Guidelines - Place input and output capacitors as close to the device as possible. - · Use copper planes for device connections to optimize thermal performance. - Place thermal vias around the device to distribute the heat. - Do not place a thermal via directly beneath the thermal pad of the DQN package. A via potentially wicks solder or solder paste away from the thermal pad joint during the soldering process. Therefore, leading to a compromised solder joint on the thermal pad. ### 7.4.2 Layout Examples Figure 7-6. Layout Example for DQN Package Represents via used for application specific connections Figure 7-7. Layout Example for DBV Package # 8 Device and Documentation Support ### 8.1 Device Support #### 8.1.1 Device Nomenclature ### Table 8-1. Available Options | PRODUCT <sup>(1)</sup> (2) | DESCRIPTON | | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TLV7A03 xx(x)Pyyyz | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100mV, two digits are used in the ordering number. Otherwise, three digits are used (for example, 28 = 2.8V; 125 = 1.25V).</li> <li>P indicates an active output discharge feature.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R indicates reel (3000 pieces).</li> </ul> | | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. # 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | | | | | |-----------|----------|-----------------|--|--|--|--| | June 2025 | * | Initial Release | | | | | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TLV7A03 Output voltages from 0.8V to 5.0V in 50mV increments are available. Contact the factory for details and availability. www.ti.com 17-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TLV7A0312PDQNR1 | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RK | | TLV7A0315PDQNR1 | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RL | | TLV7A0318PDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3RSH | | TLV7A0318PDQNR | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RM | | TLV7A0325PDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3RTH | | TLV7A0325PDQNR3 | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RN | | TLV7A0328PDQNR | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RO | | TLV7A0330PDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3RVH | | TLV7A0330PDQNR | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RP | | TLV7A0331PDQNR | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RU | | TLV7A0333PDBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3RUH | | TLV7A0333PDQNR | Active | Production | X2SON (DQN) 4 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RT | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 17-Jul-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 18-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV7A0312PDQNR1 | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q1 | | TLV7A0315PDQNR1 | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q1 | | TLV7A0318PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV7A0318PDQNR | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | | TLV7A0325PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV7A0325PDQNR3 | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q3 | | TLV7A0328PDQNR | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | | TLV7A0330PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV7A0330PDQNR | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | | TLV7A0331PDQNR | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | | TLV7A0333PDBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV7A0333PDQNR | X2SON | DQN | 4 | 3000 | 180.0 | 8.4 | 1.16 | 1.16 | 0.5 | 4.0 | 8.0 | Q2 | www.ti.com 18-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV7A0312PDQNR1 | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0315PDQNR1 | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0318PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0318PDQNR | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0325PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0325PDQNR3 | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0328PDQNR | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0330PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0330PDQNR | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0331PDQNR | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0333PDBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TLV7A0333PDQNR | X2SON | DQN | 4 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4210367/F PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. - 4. Features may not exist. Recommend use of pin 1 marking on top of package for orientation purposes. - 5. Shape of exposed side leads may differ. - 6. Number and location of exposed tie bars may vary. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 8. If any vias are implemented, it is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated