

# TLV740 300mA, Low-Dropout Regulator With Foldback Current Limit

### 1 Features

- Foldback overcurrent protection
- Packages:
  - 1mm × 1mm, 4-pin X2SON
  - 5-pin SOT-23
- Very low dropout: 460mV at 300mA
- Accuracy: 1%
- Low Io: 50µA
- Input voltage range: 1.4V to 5.5V
- Available in fixed-output voltages: 1V to 3.3V
- High PSRR: 65dB at 1kHz
- Active output discharge

# 2 Applications

- Portable media players
- Standard notebook PCs
- Streaming media players
- Home printers
- STB and DVR

### IN OUT TLV740P $C_{\text{IN}}$ Cout ΕN **GND** ON **Typical Application Circuit**

# 3 Description

The TLV740P low-dropout (LDO) linear regulator is a low quiescent current LDO with excellent line and load transient performance designed for power-sensitive applications. This device provides a typical accuracy of 1%.

The TLV740P also provides inrush current control during device power up and enabling. The TLV740P limits the input current to the defined current limit to avoid large currents from flowing from the input power source. This functionality is especially important in battery-operated devices.

The TLV740P is available in standard DQN and DBV packages. The TLV740P also provides an active pulldown circuit to quickly discharge output loads.

**Package Information** 

| PART NUMBER     | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) |
|-----------------|------------------------|-----------------|
| TLV740, TLV740P | DBV (SOT-23, 5)        | 2.9mm × 2.8mm   |
|                 | DQN (X2SON, 4)         | 1mm × 1mm       |

- For more information, see the Mechanical, Packaging, and Orderable Information.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Dropout Voltage vs Output Current (3.3V<sub>OUT</sub>)** 



# **Table of Contents**

| 1 Features                           | 1  | 7.1 Application Information                      | 15               |
|--------------------------------------|----|--------------------------------------------------|------------------|
| 2 Applications                       | 1  | 7.2 Typical Application                          |                  |
| 3 Description                        | 1  | 7.3 Best Design Practices                        | 21               |
| 4 Pin Configuration and Functions    | 3  | 7.4 Power Supply Recommendations                 | <mark>2</mark> 1 |
| 5 Specifications                     | 4  | 7.5 Layout                                       | 21               |
| 5.1 Absolute Maximum Ratings         |    | 8 Device and Documentation Support               |                  |
| 5.2 ESD Ratings                      |    | 8.1 Device Support                               | 22               |
| 5.3 Recommended Operating Conditions |    | 8.2 Documentation Support                        | 22               |
| 5.4 Thermal Information              | 4  | 8.3 Receiving Notification of Documentation Upda | ates22           |
| 5.5 Electrical Characteristics       | 5  | 8.4 Support Resources                            | 22               |
| 5.6 Typical Characteristics          | 6  | 8.5 Trademarks                                   |                  |
| 6 Detailed Description               | 11 | 8.6 Electrostatic Discharge Caution              | 22               |
| 6.1 Overview                         | 11 | 8.7 Glossary                                     | 22               |
| 6.2 Functional Block Diagram         | 11 | 9 Revision History                               | 23               |
| 6.3 Feature Description              | 11 | 10 Mechanical, Packaging, and Orderable          |                  |
| 6.4 Device Functional Modes          |    | Information                                      | 23               |
| 7 Application and Implementation     | 15 |                                                  |                  |



# 4 Pin Configuration and Functions





Figure 4-1. DQN Package, 4-Pin X2SON (Top View)

Figure 4-2. DBV Package, 5-Pin SOT-23 (Top View)

**Table 4-1. Pin Functions** 

|           | PIN   |        |      |                                                                                                                                                                                                                                                                                                                                     |
|-----------|-------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | 1     | NO.    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                         |
| NAIVIE    | X2SON | SOT-23 |      |                                                                                                                                                                                                                                                                                                                                     |
| EN        | 3     | 3      | I    | Enable pin. Driving this pin to logic high enables the device; driving this pin to logic low disables the device. Do not float this pin. If not used, connect EN to IN.                                                                                                                                                             |
| GND       | 2     | 2      | _    | Ground pin. This pin must be connected to ground on the board.                                                                                                                                                                                                                                                                      |
| IN        | 4     | 1      | I    | Input pin. For best transient response and to minimize input impedance, use the recommended value or larger ceramic capacitor from IN to ground; see the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the input of the device as possible.                                                  |
| NC        | _     | 4      | _    | No connect pin. This pin is not internally connected. Connect to ground for best thermal performance or leave floating.                                                                                                                                                                                                             |
| OUT       | 1     | 5      | 0    | Regulated output pin. A 1-µF or greater effective capacitance is required from OUT to ground for stability. see the <i>Recommended Operating Conditions</i> table. For best transient response, use a 1-µF or larger ceramic capacitor from OUT to ground. Place the output capacitor as close to output of the device as possible. |
| Thermal p | oad   | _      | _    | The thermal pad is electrically connected to the GND pin. Connect the thermal pad to a large-area GND plane for improved thermal performance.                                                                                                                                                                                       |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|             |                                    | MIN  | MAX                                         | UNIT |  |
|-------------|------------------------------------|------|---------------------------------------------|------|--|
|             | V <sub>IN</sub>                    | -0.3 | 6.0                                         |      |  |
| Voltage     | V <sub>EN</sub>                    | -0.3 | V <sub>IN</sub> <sup>(2)</sup>              | V    |  |
|             | V <sub>OUT</sub>                   | -0.3 | V <sub>IN</sub> + 0.3 or 3.6 <sup>(3)</sup> |      |  |
| Townseture  | Operating junction, T <sub>J</sub> | -55  | 125                                         | °C   |  |
| Temperature | Storage, T <sub>stg</sub>          | -55  | 150                                         | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) Maximum is V<sub>IN</sub> or smaller.
- (3) Maximum is V<sub>IN</sub> + 0.3 V or 3.6 V, whichever is smaller.

# 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                 | MIN | NOM MAX               | UNIT  |
|------------------|---------------------------------|-----|-----------------------|-------|
| V <sub>IN</sub>  | Input voltage                   | 1.4 | 5.5                   | 5 V   |
| V <sub>OUT</sub> | Output voltage                  | 0   | V <sub>IN</sub> + 0.3 | V     |
| V <sub>EN</sub>  | Enable voltage                  | 0   | V <sub>IN</sub> (1    | ) V   |
| I <sub>OUT</sub> | Output current                  | 0   | 300                   | ) mA  |
| C <sub>IN</sub>  | Input capacitor                 | 1   |                       | μF    |
| C <sub>OUT</sub> | Output capacitor <sup>(2)</sup> | 1   | 100                   | μF    |
| f <sub>EN</sub>  | Enable toggle frequency         |     | 10                    | ) kHz |
| TJ               | Junction temperature            | -40 | 85                    | °C    |

- (1) V<sub>EN</sub> is V<sub>IN</sub> or smaller.
- (2) Effective output capacitance of 0.5  $\mu F$  minimum required for stability.

### 5.4 Thermal Information

|                       |                                              |             | TLV740P        |      |  |
|-----------------------|----------------------------------------------|-------------|----------------|------|--|
|                       | THERMAL METRIC(1)                            | DQN (X2SON) | DBV (SOT-23-5) | UNIT |  |
|                       |                                              | 4 PINS      | 5 PINS         |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 224.3       | 216            | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 161.5       | 123.2          | °C/W |  |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 164.6       | 88.2           | °C/W |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 10.9        | 62.2           | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 164.0       | 87.8           | °C/W |  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 154.8       | N/A            | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TLV740 TLV740P



# 5.5 Electrical Characteristics

at operating temperature range (T<sub>J</sub> = +25°C),  $V_{IN}$  =  $V_{OUT(NOM)}$  + 2.1V,  $I_{OUT}$  = 1mA,  $V_{EN}$  =  $V_{IN}$ , and  $C_{IN}$  =  $C_{OUT}$  = 1 $\mu$ F, (unless otherwise noted)

|                           | PARAMETER                              |                                                      | TEST CONDITIONS                                                    | MIN | TYP    | MAX             | UNIT          |
|---------------------------|----------------------------------------|------------------------------------------------------|--------------------------------------------------------------------|-----|--------|-----------------|---------------|
|                           | Output accuracy                        | 1V ≤ V <sub>OUT</sub> ≤ 3.3V                         |                                                                    | -1  |        | 1               | %             |
|                           | Maximum output current <sup>(1)</sup>  |                                                      |                                                                    |     |        | 300             | mA            |
|                           | Output voltage temperature coefficient | I <sub>OUT</sub> = 0.1mA, -40                        | 0°C ≤ T <sub>J</sub> ≤ +85°C                                       | (   | 0.0017 |                 | %/°C          |
|                           | Line regulation                        | V <sub>OUT(NOM)</sub> + 0.5V                         | ≤ V <sub>IN</sub> ≤ 5.5V                                           |     | 1      | 5               | mV            |
|                           | Load regulation                        | 1mA ≤ I <sub>OUT</sub> ≤ 300                         | lmA                                                                |     | 10     | 30              | mV            |
|                           |                                        | $V_{OUT} = 0.95 x$<br>$V_{OUT(nom)}$                 | 1V ≤ V <sub>OUT</sub> < 1.8V, I <sub>OUT</sub> = 300mA             |     | 1200   | 1300            |               |
| $V_{DO}$                  | Dropout voltage                        | V <sub>OUT</sub> = 0.95 x<br>V <sub>OUT(nom)</sub>   | 1.8V ≤ V <sub>OUT</sub> < 2.1V, I <sub>OUT</sub> = 300mA           |     | 700    | 800             | mV            |
|                           |                                        | V <sub>OUT</sub> = 0.95 x<br>V <sub>OUT(nom)</sub>   | 2.1V ≤ V <sub>OUT</sub> ≤ 3.3V, I <sub>OUT</sub> = 300mA           |     | 460    | 500             |               |
| I <sub>GND</sub>          | Ground current                         | I <sub>OUT</sub> = 0mA                               | 1                                                                  |     | 50     | 80              | μA            |
| I <sub>SHDN</sub>         | Shutdown current                       | V <sub>EN</sub> ≤ 0.4V, 3.1V                         | $\leq V_{IN} \leq 5.5V, -40^{\circ}C \leq T_{J} \leq +85^{\circ}C$ |     | 0.1    | 1               | μA            |
|                           |                                        | V <sub>IN</sub> = 5.4V,                              | f = 100Hz                                                          |     | 67     |                 |               |
| PSRR                      | Power-supply rejection ratio           | V <sub>OUT</sub> = 3.3V,<br>I <sub>OUT</sub> = 150mA | f = 10kHz                                                          |     | 45     | dB              | dB            |
|                           |                                        |                                                      | f = 1MHz                                                           |     | 32     |                 |               |
| Vn                        | Output noise voltage                   | BW = 100Hz to 10                                     | 00kHz, V <sub>OUT</sub> = 1.0V, I <sub>OUT</sub> = 1mA             |     | 65     |                 | $\mu V_{RMS}$ |
| t <sub>STR</sub>          | Startup time <sup>(2)</sup>            | C <sub>OUT</sub> = 1µF, I <sub>OUT</sub>             | = 300mA                                                            |     | 100    |                 | μs            |
| V <sub>HI</sub>           | EN pin high voltage (enabled)          | \\ - 5 5\\\\\ -                                      | 0)/                                                                | 1.0 |        | V <sub>IN</sub> | V             |
| V <sub>LO</sub>           | EN pin low voltage (disabled)          | $V_{IN} = 5.5V, V_{EN} =$                            | 0V                                                                 | 0   |        | 0.4             | V             |
| I <sub>EN</sub>           | Enable pin current                     | EN = 5.5V, -40°C                                     | S ≤ T <sub>J</sub> ≤ +85°C                                         |     | 10     |                 | nA            |
| R <sub>PULLDOWN</sub>     | Pulldown resistance <sup>(3)</sup>     | V <sub>IN</sub> = 5.5V, V <sub>EN</sub> =            | V <sub>IN</sub> = 5.5V, V <sub>EN</sub> = 0V                       |     | 120    |                 | Ω             |
| I <sub>CL</sub>           | Output current limit                   |                                                      |                                                                    | 360 |        |                 | mA            |
| I <sub>SC</sub>           | Short circuit current limit            | V <sub>OUT</sub> = 0V                                |                                                                    |     | 40     |                 | mA            |
| T <sub>SD(shutdown)</sub> | Thermal shutdown temperature           | Shutdown, tempe                                      | rature increasing                                                  |     | 158    |                 |               |
| T <sub>SD(reset)</sub>    | Thermal shutdown reset temperature     | Reset, temperatu                                     | re decreasing                                                      |     | 140    |                 | °C            |

<sup>(1)</sup> Maximum output current is affected by the PCB layout, metal trace width, number of layers, ambient temperatrue and other

environmental factors. Thermal limitations of the system must be carefully considered.

Startup time = time from EN assertion to 0.95 × V<sub>OUT(NOM)</sub>.

R<sub>PULLDOWN</sub> specification only applies to devices with active output discharge. These devices have a P in the part number, indicating (3) the device has active output discharge.



# 5.6 Typical Characteristics

over operating temperature range ( $T_J = -40^{\circ}\text{C}$  to 85°C),  $V_{IN} = V_{OUT(nom)} + 2.1 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1 \text{ }\mu\text{F}$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}\text{C}$ 





over operating temperature range ( $T_J = -40^{\circ}\text{C}$  to 85°C),  $V_{IN} = V_{OUT(nom)} + 2.1 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1 \text{ }\mu\text{F}$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}\text{C}$ 





over operating temperature range ( $T_J = -40^{\circ}\text{C}$  to 85°C),  $V_{IN} = V_{OUT(nom)} + 2.1 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1 \text{ }\mu\text{F}$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}\text{C}$ 



over operating temperature range ( $T_J = -40$ °C to 85°C),  $V_{IN} = V_{OUT(nom)} + 2.1$  V,  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$   $\mu$ F (unless otherwise noted); typical values are at  $T_J = 25$ °C





over operating temperature range ( $T_J = -40^{\circ}\text{C}$  to 85°C),  $V_{IN} = V_{OUT(nom)} + 2.1 \text{ V}$ ,  $I_{OUT} = 1 \text{ mA}$ ,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1 \text{ } \mu\text{F}$  (unless otherwise noted); typical values are at  $T_J = 25^{\circ}\text{C}$ 





# 6 Detailed Description

### 6.1 Overview

The TLV740P is a cost-effective low-dropout (LDO) regulator that consumes low quiescent current and delivers excellent line and load transient performance. These characteristics make the device ideal for a wide range of portable applications.

This LDO offers foldback current limit, output enable, active discharge, undervoltage lockout (UVLO), and thermal protection.

### 6.2 Functional Block Diagram



### 6.3 Feature Description

### 6.3.1 Foldback Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above  $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below  $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ).  $I_{CL}$  and  $I_{SC}$  are listed in the *Electrical Characteristics* table.

For this device,  $V_{FOLDBACK} = 0.95 \text{ V} \times V_{OUT(NOM)}$ .

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below  $V_{FOLDBACK}$ , the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report.



Figure 6-1 shows a diagram of the foldback current limit.



Figure 6-1. Foldback Current Limit

### 6.3.2 Output Enable

The enable pin (EN) is active high. Enable the device by forcing the voltage of the enable pin to exceed the minimum EN pin high-level input voltage (see the *Electrical Characteristics* table). Turn off the device by forcing the voltage of the enable pin to drop below the maximum EN pin low-level input voltage (see the *Electrical Characteristics* table). If shutdown capability is not required, connect EN to IN.

This device has an internal pulldown circuit that activates when the device is disabled to actively discharge the output voltage.

### 6.3.3 Active Discharge

The device has an internal pulldown MOSFET that connects an R<sub>PULLDOWN</sub> resistor to ground when the device is disabled to actively discharge the output voltage. The active discharge circuit is activated by the enable pin.

Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed because reverse current can possibly flow from the output to the input. This reverse current flow can cause damage to the device. Limit reverse current to no more than 5% of the device rated current for a short period of time.

## 6.3.4 Undervoltage Lockout (UVLO) Operation

The UVLO circuit ensures that the device stays disabled before its input supply reaches the minimum operational voltage range, and ensures that the device shuts down when the input supply collapses. Figure 6-2 illustrates the UVLO circuit response to various input voltage events. The diagram can be separated into the following parts:

- Region A: The device does not start until the input reaches the UVLO rising threshold.
- Region B: Normal operation, regulating device.
- Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The
  output may fall out of regulation but the device remains enabled.
- Region D: Normal operation, regulating device.

- Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the
  output falls because of the load and active discharge circuit. The device is reenabled when the UVLO rising
  threshold is reached by the input voltage and a normal start-up follows.
- Region F: Normal operation followed by the input falling to the UVLO falling threshold.
- Region G: The device is disabled when the input voltage falls below the UVLO falling threshold to 0 V. The
  output falls because of the load and active discharge circuit.



Figure 6-2. Typical UVLO Operation

### 6.3.5 Dropout Voltage

Dropout voltage  $(V_{DO})$  is defined as the input voltage minus the output voltage  $(V_{IN} - V_{OUT})$  at the rated output current  $(I_{RATED})$ , where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the  $R_{DS(ON)}$  of the device.

$$R_{DS(ON)} = \frac{V_{DO}}{I_{RATED}}$$
 (1)

### 6.3.6 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(T_J)$  of the pass transistor rises to  $T_{SD(shutdown)}$  (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).

The thermal time-constant of the semiconductor die is fairly short, thus the device may cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during startup can be high from large  $V_{\text{IN}} - V_{\text{OUT}}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before startup completes.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed its operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.



### 6.4 Device Functional Modes

### 6.4.1 Device Functional Mode Comparison

The *Device Functional Mode Comparison* table shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

**Table 6-1. Device Functional Mode Comparison** 

| OPERATING MODE                                    | PARAMETER                                                   |                                        |                          |                            |  |  |  |
|---------------------------------------------------|-------------------------------------------------------------|----------------------------------------|--------------------------|----------------------------|--|--|--|
| OPERATING MODE                                    | V <sub>IN</sub>                                             | V <sub>EN</sub>                        | I <sub>OUT</sub>         | TJ                         |  |  |  |
| Normal operation                                  | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | $V_{EN} > V_{EN(HI)}$                  | $I_{OUT} < I_{OUT(max)}$ | $T_J < T_{SD(shutdown)}$   |  |  |  |
| Dropout operation                                 | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$              | $V_{EN} > V_{EN(HI)}$                  | $I_{OUT} < I_{OUT(max)}$ | $T_J < T_{SD(shutdown)}$   |  |  |  |
| Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub>                         | V <sub>EN</sub> < V <sub>EN(LOW)</sub> | Not applicable           | $T_{J} > T_{SD(shutdown)}$ |  |  |  |

### 6.4.2 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>)
- The device junction temperature is less than the thermal shutdown temperature (T<sub>.I</sub> < T<sub>SD</sub>)
- The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold

### 6.4.3 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during startup), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

### 6.4.4 Disabled

The output of the device can be shutdown by forcing the voltage of the enable pin to less than the maximum EN pin low-level input voltage (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off, internal circuits are shutdown, and the output voltage is actively discharged to ground by an internal discharge circuit from the output to ground.

Product Folder Links: TLV740 TLV740P



# 7 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 7.1 Application Information

# 7.1.1 Recommended Capacitor Types

The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. As a rule of thumb, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.

### 7.1.2 Input and Output Capacitor Requirements

The device requires an input capacitor of 1.0  $\mu$ F or larger, as specified in the *Recommended Operating Conditions* table for stability. A higher value capacitor may be necessary if large, fast rise-time load or line transients are anticipated or if the device is located several inches from the input power source.

The device also requires an output capacitor of 1.0  $\mu$ F or larger, as specified in the *Recommended Operating Conditions* table for stability. Dynamic performance of the device is improved by using a higher capacitor than the minimum output capacitor.

### 7.1.3 Dropout Voltage

The device uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN}-V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(on)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device behaves like a resistor in dropout. As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN}-V_{OUT})$  approaches dropout.

Copyright © 2025 Texas Instruments Incorporated

### 7.1.4 Exiting Dropout

Some applications have transients that place the LDO into dropout, such as slower ramps on  $V_{IN}$  during start-up. As with other LDOs, the output can overshoot on recovery from these conditions. A ramping input supply causes an LDO to overshoot on start-up, as shown in Figure 7-1, when the slew rate and voltage levels are in the correct range. Use an enable signal to delay the LDO startup to avoid  $V_{OUT}$  overshoot resulting from dropout exit. The enable signal can be set high after  $V_{IN}$  is greater than  $V_{OUT(nom)}$ .



Figure 7-1. Start-Up Into Dropout

Line transients out of dropout can also cause overshoot on the output of the regulator. These overshoots are caused by the error amplifier having to drive the gate capacitance of the pass element and bring the gate back to the correct voltage for proper regulation. Figure 7-2 illustrates what is happening internally with the gate voltage and how overshoot can be caused during operation. When the LDO is placed in dropout, the gate voltage ( $V_{\rm GS}$ ) is pulled all the way down to ground to give the pass device the lowest on-resistance as possible. However, if a line transient occurs when the device is in dropout, the loop is not in regulation and can cause the output to overshoot until the loop responds and the output current pulls the output voltage back down into regulation. If these transients are not acceptable, then continue to add input capacitance in the system until the transient is slow enough to reduce the overshoot.

Product Folder Links: TLV740 TLV740P



Figure 7-2. Line Transients From Dropout

# 7.1.5 Transient Response

As with any regulator, increasing the size of the output capacitor reduces over- and undershoot magnitude but increases the duration of the transient response.

### 7.1.6 Reverse Current

As with most LDOs, excessive reverse current can damage this device.

Reverse current flows through the body diode on the pass element instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device, as a result of one of the following conditions:

- · Degradation caused by electromigration
- · Excessive heat dissipation
- · Potential for a latch-up condition



Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} > V_{IN} + 0.3 \text{ V}$ :

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- The output is biased above the input supply

If reverse current flow is expected in the application, external protection must be used to protect the device. Figure 7-3 shows one approach of protecting the device.



Figure 7-3. Example Circuit for Reverse Current Protection Using a Schottky Diode

### 7.1.7 Power Dissipation (P<sub>D</sub>)

Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must be as free as possible of other heat-generating devices that cause added thermal stresses.

As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Use Equation 2 to approximate  $P_D$ :

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (2)

Power dissipation can be minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TLV740P allows for maximum efficiency across a wide range of output voltages.

The main heat conduction path for the device is through the thermal pad on the DQN package. As such, the thermal pad must be soldered to a copper pad area under the device. This pad area contains an array of plated vias that conduct heat to any inner plane areas or to a bottom-side copper plane.

The maximum power dissipation determines the maximum allowable junction temperature  $(T_J)$  for the device. According to Equation 3, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ . Equation 4 rearranges Equation 3 for output current.

$$T_{J} = T_{A} + (R_{\theta,JA} \times P_{D}) \tag{3}$$

$$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$
 (4)

Unfortunately, this thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in the *Recommended Operating Conditions* table is determined by the JEDEC standard, PCB, and copper-spreading area, and is only used as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the X2SON package junction-to-case (bottom) thermal resistance ( $R_{\theta JC(bot)}$ ) plus the thermal resistance contribution by the PCB copper.

Product Folder Links: TLV740 TLV740P

### 7.1.7.1 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi  $(\Psi)$  thermal metrics to estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics  $(\Psi_{JT})$  and  $(\Psi_{JB})$  are used in accordance with Equation 5 and are given in the *Recommended Operating Conditions* table.

$$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D \text{ and } \Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$
(5)

### where:

- P<sub>D</sub> is the power dissipated as explained in Equation 2
- T<sub>T</sub> is the temperature at the center-top of the device package, and
- T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge

### 7.1.7.2 Recommended Area for Continuous Operation

The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is given in Figure 7-4 and can be separated into the following parts:

- Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a
  given output current level. See the *Dropout Voltage* section for more details.
- The rated output currents limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification.
- The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability.
  - The shape of the slope is given by Equation 4. The slope is nonlinear because the maximum rated junction temperature of the LDO is controlled by the power dissipation across the LDO; thus when V<sub>IN</sub> V<sub>OUT</sub> increases the output current must decrease.
- The rated input voltage range governs both the minimum and maximum of V<sub>IN</sub> V<sub>OLIT</sub>.

Figure 7-4 shows the recommended area of operation for this device on a JEDEC-standard high-K board with a  $R_{\theta JA}$  as given in the *Recommended Operating Conditions* table.



Figure 7-4. Region Description of Continuous Operation Regime



### 7.2 Typical Application



Figure 7-5. Operation From a DC/DC Converter

### 7.2.1 Design Requirements

Table 7-1 summarizes the design requirement for this application.

**Table 7-1. Design Parameters** 

| PARAMETER        | DESIGN REQUIREMENT |
|------------------|--------------------|
| Input voltage    | 3.9 V              |
| Output voltage   | 1.8 V              |
| Output load      | 30 mA              |
| Output Capacitor | 1 µF               |

### 7.2.2 Detailed Design Procedure

For this design example, the 1.8-V output voltage device is selected. The device is powered by DC/DC converter connected to a battery. A 2.1-V headroom between  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  is used to keep the device within the dropout voltage specification and to ensure the device stays in regulation under all load conditions for this design.

### 7.2.3 Application Curves



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



### 7.3 Best Design Practices

Place at least one 1-µF ceramic capacitor as close as possible to the OUT pin of the regulator for best transient performance.

Place at least one 1-µF capacitor as close as possible to the IN pin for best transient performance.

Do not place the output capacitor more than 10 mm away from the regulator.

Do not exceed the absolute maximum ratings.

Do not continuously operate the device in current limit or near thermal shutdown.

### 7.4 Power Supply Recommendations

This device is designed to operate from an input supply voltage range of 1.4V to 5.5V. The input supply must be well regulated and free of spurious noise. To verify the output voltage is well regulated and dynamic performance is optimum, the input supply must be at least  $V_{OUT(nom)} + 2.1V$ . TI requires using a 1µF or greater input capacitor to reduce the impedance of the input supply, especially during transients.

### 7.5 Layout

### 7.5.1 Layout Guidelines

- · Place input and output capacitors as close to the device as possible.
- Use copper planes for device connections, in order to optimize thermal performance.
- Place thermal vias around the device to distribute the heat.
- Only place tented thermal vias directly beneath the thermal pad of the DQN package. An untented via
  can wick solder or solder paste away from the thermal pad joint during the soldering process, leading to a
  compromised solder joint on the thermal pad.

# 7.5.2 Layout Examples



Figure 7-8. Layout Example for the DQN Package



Figure 7-9. Layout Example for the DBV Package



# 8 Device and Documentation Support

### 8.1 Device Support

### 8.1.1 Development Support

### 8.1.1.1 Device Nomenclature

Table 8-1. Ordering Information (1) (2)

| PRODUCT                  | Vo                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TLV740 <b>xx(x)Pyyyz</b> | <ul> <li>XX(X) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 28 = 2.8 V; 175 = 1.75 V).</li> <li>P is optional; devices with P have an LDO regulator with an active output discharge.</li> <li>YYY is the package designator.</li> <li>Z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

### 8.2 Documentation Support

### 8.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Universal Low-Dropout (LDO) Linear Voltage Regulator MultiPkgLDOEVM-823 Evaluation
- Texas Instruments, Using New Thermal Metrics application report

### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.4 Support Resources

Module user's guide

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 8.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

Product Folder Links: TLV740 TLV740P

<sup>(2)</sup> Output voltages from 1.0 V to 3.3 V in 50-mV increments are available. Contact the factory for details and availability.



# 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (December 2020) to Revision B (August 2025) | Page |
|---------------------------------------------------------------------|------|
| Added TLV740 device to document                                     |      |
| Added Rpulldown footnote                                            | 5    |
| Added P-version only information to Functional Block Diagram        |      |
| Changes from Revision * (June 2020) to Revision A (December 2020)   | Page |
| Changed status of DQN package from preview to production data       | 1    |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 1-Oct-2025

### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TLV74010PDBVR         | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | 74010            |
| TLV74010PDBVR.A       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | 74010            |
| TLV74010PDQNR         | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 10               |
| TLV74010PDQNR.A       | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 10               |
| TLV74012PDQNR         | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 12               |
| TLV74012PDQNR.A       | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 12               |
| TLV74018PDBVR         | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | 74018            |
| TLV74018PDBVR.A       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 85    | 74018            |
| TLV74018PDQNR         | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 18               |
| TLV74018PDQNR.A       | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 18               |
| TLV74028PDQNR         | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 28               |
| TLV74028PDQNR.A       | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 28               |
| TLV74033PDBVR         | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | 74033            |
| TLV74033PDBVR.A       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 74033            |
| TLV74033PDBVRG4       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 74033            |
| TLV74033PDBVRG4.A     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 74033            |
| TLV74033PDQNR         | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 33               |
| TLV74033PDQNR.A       | Active     | Production    | X2SON (DQN)   4  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 33               |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 1-Oct-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Sep-2025

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS WHO SHOPE THE STATE OF THE

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV74010PDBVR   | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV74010PDQNR   | X2SON           | DQN                | 4 | 3000 | 180.0                    | 8.4                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV74012PDQNR   | X2SON           | DQN                | 4 | 3000 | 180.0                    | 8.4                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV74018PDBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV74018PDQNR   | X2SON           | DQN                | 4 | 3000 | 180.0                    | 8.4                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV74028PDQNR   | X2SON           | DQN                | 4 | 3000 | 180.0                    | 8.4                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |
| TLV74033PDBVR   | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV74033PDBVRG4 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV74033PDQNR   | X2SON           | DQN                | 4 | 3000 | 180.0                    | 8.4                      | 1.16       | 1.16       | 0.5        | 4.0        | 8.0       | Q2               |



www.ti.com 5-Sep-2025



\*All dimensions are nominal

| All difficultions are norminal |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TLV74010PDBVR                  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV74010PDQNR                  | X2SON        | DQN             | 4    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV74012PDQNR                  | X2SON        | DQN             | 4    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV74018PDBVR                  | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| TLV74018PDQNR                  | X2SON        | DQN             | 4    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV74028PDQNR                  | X2SON        | DQN             | 4    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV74033PDBVR                  | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| TLV74033PDBVRG4                | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV74033PDQNR                  | X2SON        | DQN             | 4    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4210367/F



PLASTIC SMALL OUTLINE - NO LEAD



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.
- 4. Features may not exist. Recommend use of pin 1 marking on top of package for orientation purposes.
- 5. Shape of exposed side leads may differ.
- 6. Number and location of exposed tie bars may vary.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 7. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 8. If any vias are implemented, it is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated